blob: 3f3f14dca837321ceeaa28d402365addf40a7aee [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +00002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00007#ifndef ARCH_HELPERS_H
8#define ARCH_HELPERS_H
Achin Gupta4f6ad662013-10-25 09:08:21 +01009
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000010#include <cdefs.h>
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000011#include <stdbool.h>
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010012#include <stdint.h>
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010013#include <string.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010014
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <arch.h>
Govindraj Rajae63794e2024-09-06 15:43:43 +010016#include <lib/extensions/sysreg128.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010018/**********************************************************************
19 * Macros which create inline functions to read or write CPU system
20 * registers
21 *********************************************************************/
22
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000023#define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
Masahiro Yamada6292d772018-02-02 21:19:17 +090024static inline u_register_t read_ ## _name(void) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000025{ \
Masahiro Yamada6292d772018-02-02 21:19:17 +090026 u_register_t v; \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000027 __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \
28 return v; \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010029}
30
Andre Przywara23b57bb2022-11-14 10:39:48 +000031#define _DEFINE_SYSREG_READ_FUNC_NV(_name, _reg_name) \
32static inline u_register_t read_ ## _name(void) \
33{ \
34 u_register_t v; \
35 __asm__ ("mrs %0, " #_reg_name : "=r" (v)); \
36 return v; \
37}
38
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000039#define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \
Masahiro Yamada6292d772018-02-02 21:19:17 +090040static inline void write_ ## _name(u_register_t v) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000041{ \
42 __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010043}
44
Roberto Vargasc51cdb72017-09-18 09:53:25 +010045#define SYSREG_WRITE_CONST(reg_name, v) \
46 __asm__ volatile ("msr " #reg_name ", %0" : : "i" (v))
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010047
48/* Define read function for system register */
49#define DEFINE_SYSREG_READ_FUNC(_name) \
50 _DEFINE_SYSREG_READ_FUNC(_name, _name)
51
52/* Define read & write function for system register */
53#define DEFINE_SYSREG_RW_FUNCS(_name) \
54 _DEFINE_SYSREG_READ_FUNC(_name, _name) \
55 _DEFINE_SYSREG_WRITE_FUNC(_name, _name)
56
57/* Define read & write function for renamed system register */
58#define DEFINE_RENAME_SYSREG_RW_FUNCS(_name, _reg_name) \
59 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
60 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
61
Achin Gupta92712a52015-09-03 14:18:02 +010062/* Define read function for renamed system register */
63#define DEFINE_RENAME_SYSREG_READ_FUNC(_name, _reg_name) \
64 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name)
65
66/* Define write function for renamed system register */
67#define DEFINE_RENAME_SYSREG_WRITE_FUNC(_name, _reg_name) \
68 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
69
Andre Przywara23b57bb2022-11-14 10:39:48 +000070/* Define read function for ID register (w/o volatile qualifier) */
71#define DEFINE_IDREG_READ_FUNC(_name) \
72 _DEFINE_SYSREG_READ_FUNC_NV(_name, _name)
73
74/* Define read function for renamed ID register (w/o volatile qualifier) */
75#define DEFINE_RENAME_IDREG_READ_FUNC(_name, _reg_name) \
76 _DEFINE_SYSREG_READ_FUNC_NV(_name, _reg_name)
77
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010078/**********************************************************************
79 * Macros to create inline functions for system instructions
80 *********************************************************************/
81
82/* Define function for simple system instruction */
83#define DEFINE_SYSOP_FUNC(_op) \
Juan Castillo2d552402014-06-13 17:05:10 +010084static inline void _op(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010085{ \
86 __asm__ (#_op); \
87}
88
Alexei Fedorovb8f26e92020-02-06 17:11:03 +000089/* Define function for system instruction with register parameter */
90#define DEFINE_SYSOP_PARAM_FUNC(_op) \
91static inline void _op(uint64_t v) \
92{ \
93 __asm__ (#_op " %0" : : "r" (v)); \
94}
95
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010096/* Define function for system instruction with type specifier */
97#define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \
Juan Castillo2d552402014-06-13 17:05:10 +010098static inline void _op ## _type(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010099{ \
Andre Przywara5c29cba2020-10-16 18:19:03 +0100100 __asm__ (#_op " " #_type : : : "memory"); \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100101}
102
103/* Define function for system instruction with register parameter */
104#define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \
105static inline void _op ## _type(uint64_t v) \
106{ \
107 __asm__ (#_op " " #_type ", %0" : : "r" (v)); \
108}
Achin Gupta4f6ad662013-10-25 09:08:21 +0100109
110/*******************************************************************************
111 * TLB maintenance accessor prototypes
112 ******************************************************************************/
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000113
Soby Mathew16d006b2019-05-03 13:17:56 +0100114#if ERRATA_A57_813419 || ERRATA_A76_1286807
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000115/*
116 * Define function for TLBI instruction with type specifier that implements
Soby Mathew16d006b2019-05-03 13:17:56 +0100117 * the workaround for errata 813419 of Cortex-A57 or errata 1286807 of
118 * Cortex-A76.
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000119 */
Soby Mathew16d006b2019-05-03 13:17:56 +0100120#define DEFINE_TLBIOP_ERRATA_TYPE_FUNC(_type)\
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000121static inline void tlbi ## _type(void) \
122{ \
123 __asm__("tlbi " #_type "\n" \
124 "dsb ish\n" \
125 "tlbi " #_type); \
126}
127
128/*
129 * Define function for TLBI instruction with register parameter that implements
Soby Mathew16d006b2019-05-03 13:17:56 +0100130 * the workaround for errata 813419 of Cortex-A57 or errata 1286807 of
131 * Cortex-A76.
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000132 */
Soby Mathew16d006b2019-05-03 13:17:56 +0100133#define DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(_type) \
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000134static inline void tlbi ## _type(uint64_t v) \
135{ \
136 __asm__("tlbi " #_type ", %0\n" \
137 "dsb ish\n" \
138 "tlbi " #_type ", %0" : : "r" (v)); \
139}
140#endif /* ERRATA_A57_813419 */
141
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000142#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
143/*
144 * Define function for DC instruction with register parameter that enables
145 * the workaround for errata 819472, 824069 and 827319 of Cortex-A53.
146 */
147#define DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(_name, _type) \
148static inline void dc ## _name(uint64_t v) \
149{ \
150 __asm__("dc " #_type ", %0" : : "r" (v)); \
151}
152#endif /* ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319 */
153
Soby Mathew16d006b2019-05-03 13:17:56 +0100154#if ERRATA_A57_813419
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100155DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
156DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
157DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
158DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
Soby Mathew16d006b2019-05-03 13:17:56 +0100159DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3)
160DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3is)
161DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
162#elif ERRATA_A76_1286807
163DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle1)
164DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle1is)
165DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle2)
166DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle2is)
167DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3)
168DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3is)
169DEFINE_TLBIOP_ERRATA_TYPE_FUNC(vmalle1)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000170#else
Soby Mathew16d006b2019-05-03 13:17:56 +0100171DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
172DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
173DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
174DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100175DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3)
176DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3is)
177DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
Soby Mathew16d006b2019-05-03 13:17:56 +0100178#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179
Soby Mathew16d006b2019-05-03 13:17:56 +0100180#if ERRATA_A57_813419
Antonio Nino Diazac998032017-02-27 17:23:54 +0000181DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is)
182DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is)
183DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is)
184DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is)
Soby Mathew16d006b2019-05-03 13:17:56 +0100185DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae3is)
186DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale3is)
187#elif ERRATA_A76_1286807
188DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vaae1is)
189DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vaale1is)
190DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae2is)
191DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale2is)
192DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae3is)
193DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale3is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000194#else
Soby Mathew16d006b2019-05-03 13:17:56 +0100195DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is)
196DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is)
197DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is)
198DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000199DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae3is)
200DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale3is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000201#endif
Antonio Nino Diazac998032017-02-27 17:23:54 +0000202
Achin Gupta4f6ad662013-10-25 09:08:21 +0100203/*******************************************************************************
204 * Cache maintenance accessor prototypes
205 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100206DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, isw)
207DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cisw)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000208#if ERRATA_A53_827319
209DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(csw, cisw)
210#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100211DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, csw)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000212#endif
213#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
214DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(cvac, civac)
215#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100216DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvac)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000217#endif
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100218DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, ivac)
219DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, civac)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000220#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
221DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(cvau, civac)
222#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100223DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvau)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000224#endif
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100225DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, zva)
226
Varun Wadekar97625e32015-03-13 14:59:03 +0530227/*******************************************************************************
228 * Address translation accessor prototypes
229 ******************************************************************************/
230DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1r)
231DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1w)
232DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0r)
233DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0w)
Douglas Raillard77414632018-08-21 12:54:45 +0100234DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e1r)
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100235DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e2r)
Douglas Raillard77414632018-08-21 12:54:45 +0100236DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e3r)
Varun Wadekar97625e32015-03-13 14:59:03 +0530237
Alexei Fedorovb8f26e92020-02-06 17:11:03 +0000238/*******************************************************************************
239 * Strip Pointer Authentication Code
240 ******************************************************************************/
241DEFINE_SYSOP_PARAM_FUNC(xpaci)
242
Antonio Nino Diaze40306b2017-01-13 15:03:07 +0000243void flush_dcache_range(uintptr_t addr, size_t size);
Robert Wakim48e6b572021-10-21 15:39:56 +0100244void flush_dcache_to_popa_range(uintptr_t addr, size_t size);
Olivier Deprezc80d0de2024-01-17 15:12:04 +0100245void flush_dcache_to_popa_range_mte2(uintptr_t addr, size_t size);
Antonio Nino Diaze40306b2017-01-13 15:03:07 +0000246void clean_dcache_range(uintptr_t addr, size_t size);
247void inv_dcache_range(uintptr_t addr, size_t size);
Masahiro Yamada019b4f82020-04-02 15:35:19 +0900248bool is_dcache_enabled(void);
Antonio Nino Diaze40306b2017-01-13 15:03:07 +0000249
250void dcsw_op_louis(u_register_t op_type);
251void dcsw_op_all(u_register_t op_type);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100252
Antonio Nino Diaz4613d5f2017-10-05 15:19:42 +0100253void disable_mmu_el1(void);
Dan Handleya17fefa2014-05-14 12:38:32 +0100254void disable_mmu_el3(void);
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600255void disable_mpu_el2(void);
Antonio Nino Diaz4613d5f2017-10-05 15:19:42 +0100256void disable_mmu_icache_el1(void);
Dan Handleya17fefa2014-05-14 12:38:32 +0100257void disable_mmu_icache_el3(void);
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600258void disable_mpu_icache_el2(void);
Andrew Thoelke438c63a2014-04-28 12:06:18 +0100259
Achin Gupta4f6ad662013-10-25 09:08:21 +0100260/*******************************************************************************
261 * Misc. accessor prototypes
262 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +0100263
Roberto Vargasc51cdb72017-09-18 09:53:25 +0100264#define write_daifclr(val) SYSREG_WRITE_CONST(daifclr, val)
265#define write_daifset(val) SYSREG_WRITE_CONST(daifset, val)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100266
Govindraj Rajae63794e2024-09-06 15:43:43 +0100267#if ENABLE_FEAT_D128
268DECLARE_SYSREG128_RW_FUNCS(par_el1)
269#else
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000270DEFINE_SYSREG_RW_FUNCS(par_el1)
Govindraj Rajae63794e2024-09-06 15:43:43 +0100271#endif
272
Andre Przywara23b57bb2022-11-14 10:39:48 +0000273DEFINE_IDREG_READ_FUNC(id_pfr1_el1)
274DEFINE_IDREG_READ_FUNC(id_aa64isar0_el1)
275DEFINE_IDREG_READ_FUNC(id_aa64isar1_el1)
276DEFINE_RENAME_IDREG_READ_FUNC(id_aa64isar2_el1, ID_AA64ISAR2_EL1)
277DEFINE_IDREG_READ_FUNC(id_aa64pfr0_el1)
278DEFINE_IDREG_READ_FUNC(id_aa64pfr1_el1)
Maksims Svecovsdf4ad842023-03-24 13:05:09 +0000279DEFINE_RENAME_IDREG_READ_FUNC(id_aa64pfr2_el1, ID_AA64PFR2_EL1)
Andre Przywara23b57bb2022-11-14 10:39:48 +0000280DEFINE_IDREG_READ_FUNC(id_aa64dfr0_el1)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000281DEFINE_IDREG_READ_FUNC(id_aa64dfr1_el1)
Andre Przywara23b57bb2022-11-14 10:39:48 +0000282DEFINE_IDREG_READ_FUNC(id_afr0_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100283DEFINE_SYSREG_READ_FUNC(CurrentEl)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000284DEFINE_SYSREG_READ_FUNC(ctr_el0)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100285DEFINE_SYSREG_RW_FUNCS(daif)
286DEFINE_SYSREG_RW_FUNCS(spsr_el1)
287DEFINE_SYSREG_RW_FUNCS(spsr_el2)
288DEFINE_SYSREG_RW_FUNCS(spsr_el3)
289DEFINE_SYSREG_RW_FUNCS(elr_el1)
290DEFINE_SYSREG_RW_FUNCS(elr_el2)
291DEFINE_SYSREG_RW_FUNCS(elr_el3)
Venkatesh Yadav Abbarapuf80014d2020-11-27 02:58:24 -0700292DEFINE_SYSREG_RW_FUNCS(mdccsr_el0)
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500293DEFINE_SYSREG_RW_FUNCS(mdccint_el1)
Venkatesh Yadav Abbarapuf80014d2020-11-27 02:58:24 -0700294DEFINE_SYSREG_RW_FUNCS(dbgdtrrx_el0)
295DEFINE_SYSREG_RW_FUNCS(dbgdtrtx_el0)
Manish Pandeycabcad52022-06-23 10:43:31 +0100296DEFINE_SYSREG_RW_FUNCS(sp_el1)
297DEFINE_SYSREG_RW_FUNCS(sp_el2)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100298
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100299DEFINE_SYSOP_FUNC(wfi)
300DEFINE_SYSOP_FUNC(wfe)
301DEFINE_SYSOP_FUNC(sev)
302DEFINE_SYSOP_TYPE_FUNC(dsb, sy)
Soby Mathewed995662014-12-30 16:11:42 +0000303DEFINE_SYSOP_TYPE_FUNC(dmb, sy)
Juan Castillo2e86cb12016-01-13 15:01:09 +0000304DEFINE_SYSOP_TYPE_FUNC(dmb, st)
305DEFINE_SYSOP_TYPE_FUNC(dmb, ld)
Soby Mathewed995662014-12-30 16:11:42 +0000306DEFINE_SYSOP_TYPE_FUNC(dsb, ish)
Robert Wakim48e6b572021-10-21 15:39:56 +0100307DEFINE_SYSOP_TYPE_FUNC(dsb, osh)
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100308DEFINE_SYSOP_TYPE_FUNC(dsb, nsh)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000309DEFINE_SYSOP_TYPE_FUNC(dsb, ishst)
Robert Wakim48e6b572021-10-21 15:39:56 +0100310DEFINE_SYSOP_TYPE_FUNC(dsb, oshst)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000311DEFINE_SYSOP_TYPE_FUNC(dmb, oshld)
312DEFINE_SYSOP_TYPE_FUNC(dmb, oshst)
313DEFINE_SYSOP_TYPE_FUNC(dmb, osh)
314DEFINE_SYSOP_TYPE_FUNC(dmb, nshld)
315DEFINE_SYSOP_TYPE_FUNC(dmb, nshst)
316DEFINE_SYSOP_TYPE_FUNC(dmb, nsh)
317DEFINE_SYSOP_TYPE_FUNC(dmb, ishld)
Jeenu Viswambharan62505072017-09-22 08:32:09 +0100318DEFINE_SYSOP_TYPE_FUNC(dmb, ishst)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000319DEFINE_SYSOP_TYPE_FUNC(dmb, ish)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100320DEFINE_SYSOP_FUNC(isb)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100321
Antonio Nino Diazb4e3e4b2018-11-23 15:04:01 +0000322static inline void enable_irq(void)
323{
324 /*
325 * The compiler memory barrier will prevent the compiler from
326 * scheduling non-volatile memory access after the write to the
327 * register.
328 *
329 * This could happen if some initialization code issues non-volatile
330 * accesses to an area used by an interrupt handler, in the assumption
331 * that it is safe as the interrupts are disabled at the time it does
332 * that (according to program order). However, non-volatile accesses
333 * are not necessarily in program order relatively with volatile inline
334 * assembly statements (and volatile accesses).
335 */
336 COMPILER_BARRIER();
337 write_daifclr(DAIF_IRQ_BIT);
338 isb();
339}
340
341static inline void enable_fiq(void)
342{
343 COMPILER_BARRIER();
344 write_daifclr(DAIF_FIQ_BIT);
345 isb();
346}
347
348static inline void enable_serror(void)
349{
350 COMPILER_BARRIER();
351 write_daifclr(DAIF_ABT_BIT);
352 isb();
353}
354
355static inline void enable_debug_exceptions(void)
356{
357 COMPILER_BARRIER();
358 write_daifclr(DAIF_DBG_BIT);
359 isb();
360}
361
362static inline void disable_irq(void)
363{
364 COMPILER_BARRIER();
365 write_daifset(DAIF_IRQ_BIT);
366 isb();
367}
368
369static inline void disable_fiq(void)
370{
371 COMPILER_BARRIER();
372 write_daifset(DAIF_FIQ_BIT);
373 isb();
374}
375
376static inline void disable_serror(void)
377{
378 COMPILER_BARRIER();
379 write_daifset(DAIF_ABT_BIT);
380 isb();
381}
382
383static inline void disable_debug_exceptions(void)
384{
385 COMPILER_BARRIER();
386 write_daifset(DAIF_DBG_BIT);
387 isb();
388}
389
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100390void __dead2 smc(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
391 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100392
393/*******************************************************************************
394 * System register accessor prototypes
395 ******************************************************************************/
Andre Przywara23b57bb2022-11-14 10:39:48 +0000396DEFINE_IDREG_READ_FUNC(midr_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100397DEFINE_SYSREG_READ_FUNC(mpidr_el1)
Andre Przywara23b57bb2022-11-14 10:39:48 +0000398DEFINE_IDREG_READ_FUNC(id_aa64mmfr0_el1)
399DEFINE_IDREG_READ_FUNC(id_aa64mmfr1_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100400
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100401DEFINE_SYSREG_RW_FUNCS(scr_el3)
402DEFINE_SYSREG_RW_FUNCS(hcr_el2)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100403
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100404DEFINE_SYSREG_RW_FUNCS(vbar_el1)
405DEFINE_SYSREG_RW_FUNCS(vbar_el2)
406DEFINE_SYSREG_RW_FUNCS(vbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100407
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100408DEFINE_SYSREG_RW_FUNCS(sctlr_el1)
409DEFINE_SYSREG_RW_FUNCS(sctlr_el2)
410DEFINE_SYSREG_RW_FUNCS(sctlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100411
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100412DEFINE_SYSREG_RW_FUNCS(actlr_el1)
413DEFINE_SYSREG_RW_FUNCS(actlr_el2)
414DEFINE_SYSREG_RW_FUNCS(actlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100415
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100416DEFINE_SYSREG_RW_FUNCS(esr_el1)
417DEFINE_SYSREG_RW_FUNCS(esr_el2)
418DEFINE_SYSREG_RW_FUNCS(esr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100419
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100420DEFINE_SYSREG_RW_FUNCS(afsr0_el1)
421DEFINE_SYSREG_RW_FUNCS(afsr0_el2)
422DEFINE_SYSREG_RW_FUNCS(afsr0_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100423
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100424DEFINE_SYSREG_RW_FUNCS(afsr1_el1)
425DEFINE_SYSREG_RW_FUNCS(afsr1_el2)
426DEFINE_SYSREG_RW_FUNCS(afsr1_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100427
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100428DEFINE_SYSREG_RW_FUNCS(far_el1)
429DEFINE_SYSREG_RW_FUNCS(far_el2)
430DEFINE_SYSREG_RW_FUNCS(far_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100431
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100432DEFINE_SYSREG_RW_FUNCS(mair_el1)
433DEFINE_SYSREG_RW_FUNCS(mair_el2)
434DEFINE_SYSREG_RW_FUNCS(mair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100435
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100436DEFINE_SYSREG_RW_FUNCS(amair_el1)
437DEFINE_SYSREG_RW_FUNCS(amair_el2)
438DEFINE_SYSREG_RW_FUNCS(amair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100439
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100440DEFINE_SYSREG_READ_FUNC(rvbar_el1)
441DEFINE_SYSREG_READ_FUNC(rvbar_el2)
442DEFINE_SYSREG_READ_FUNC(rvbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100443
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100444DEFINE_SYSREG_RW_FUNCS(rmr_el1)
445DEFINE_SYSREG_RW_FUNCS(rmr_el2)
446DEFINE_SYSREG_RW_FUNCS(rmr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100447
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100448DEFINE_SYSREG_RW_FUNCS(tcr_el1)
449DEFINE_SYSREG_RW_FUNCS(tcr_el2)
450DEFINE_SYSREG_RW_FUNCS(tcr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100451
Govindraj Rajae63794e2024-09-06 15:43:43 +0100452#if ENABLE_FEAT_D128
453DECLARE_SYSREG128_RW_FUNCS(ttbr0_el1)
454DECLARE_SYSREG128_RW_FUNCS(ttbr1_el1)
455DECLARE_SYSREG128_RW_FUNCS(ttbr0_el2)
456DECLARE_SYSREG128_RW_FUNCS(ttbr1_el2)
457DECLARE_SYSREG128_RW_FUNCS(vttbr_el2)
458#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100459DEFINE_SYSREG_RW_FUNCS(ttbr0_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100460DEFINE_SYSREG_RW_FUNCS(ttbr1_el1)
Govindraj Rajae63794e2024-09-06 15:43:43 +0100461DEFINE_SYSREG_RW_FUNCS(ttbr0_el2)
462DEFINE_RENAME_SYSREG_RW_FUNCS(ttbr1_el2, TTBR1_EL2)
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000463DEFINE_SYSREG_RW_FUNCS(vttbr_el2)
Govindraj Rajae63794e2024-09-06 15:43:43 +0100464#endif
465
466DEFINE_SYSREG_RW_FUNCS(ttbr0_el3)
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000467
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100468DEFINE_SYSREG_RW_FUNCS(cptr_el2)
469DEFINE_SYSREG_RW_FUNCS(cptr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100470
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100471DEFINE_SYSREG_RW_FUNCS(cpacr_el1)
472DEFINE_SYSREG_RW_FUNCS(cntfrq_el0)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000473DEFINE_SYSREG_RW_FUNCS(cnthp_ctl_el2)
474DEFINE_SYSREG_RW_FUNCS(cnthp_tval_el2)
475DEFINE_SYSREG_RW_FUNCS(cnthp_cval_el2)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100476DEFINE_SYSREG_RW_FUNCS(cntps_ctl_el1)
477DEFINE_SYSREG_RW_FUNCS(cntps_tval_el1)
478DEFINE_SYSREG_RW_FUNCS(cntps_cval_el1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000479DEFINE_SYSREG_RW_FUNCS(cntp_ctl_el0)
480DEFINE_SYSREG_RW_FUNCS(cntp_tval_el0)
481DEFINE_SYSREG_RW_FUNCS(cntp_cval_el0)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100482DEFINE_SYSREG_READ_FUNC(cntpct_el0)
483DEFINE_SYSREG_RW_FUNCS(cnthctl_el2)
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +0000484DEFINE_SYSREG_RW_FUNCS(cntv_ctl_el0)
485DEFINE_SYSREG_RW_FUNCS(cntv_cval_el0)
486DEFINE_SYSREG_RW_FUNCS(cntkctl_el1)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100487
Manish Pandey5693afe2021-10-06 17:28:09 +0100488DEFINE_SYSREG_RW_FUNCS(vtcr_el2)
489
Antonio Nino Diazdc4ed3d2018-11-23 13:54:00 +0000490#define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
491 CNTP_CTL_ENABLE_MASK)
492#define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
493 CNTP_CTL_IMASK_MASK)
494#define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
495 CNTP_CTL_ISTATUS_MASK)
496
497#define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT))
498#define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT))
499
500#define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
501#define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
502
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +0000503DEFINE_SYSREG_RW_FUNCS(tpidr_el0)
504DEFINE_SYSREG_RW_FUNCS(tpidr_el1)
505DEFINE_SYSREG_RW_FUNCS(tpidr_el2)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100506DEFINE_SYSREG_RW_FUNCS(tpidr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100507
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100508DEFINE_SYSREG_RW_FUNCS(cntvoff_el2)
509
Andrew Thoelke4e126072014-06-04 21:10:52 +0100510DEFINE_SYSREG_RW_FUNCS(vpidr_el2)
511DEFINE_SYSREG_RW_FUNCS(vmpidr_el2)
512
Boyan Karatoteva6989892023-05-15 15:09:16 +0100513DEFINE_SYSREG_RW_FUNCS(hacr_el2)
514DEFINE_SYSREG_RW_FUNCS(hpfar_el2)
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +0000515
Boyan Karatoteva6989892023-05-15 15:09:16 +0100516DEFINE_SYSREG_RW_FUNCS(dbgvcr32_el2)
517DEFINE_RENAME_SYSREG_RW_FUNCS(ich_hcr_el2, ICH_HCR_EL2)
518DEFINE_RENAME_SYSREG_RW_FUNCS(ich_vmcr_el2, ICH_VMCR_EL2)
519
Soby Mathew26fb90e2015-01-06 21:36:55 +0000520DEFINE_SYSREG_READ_FUNC(isr_el1)
521
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500522DEFINE_SYSREG_RW_FUNCS(mdscr_el1)
David Cunado5f55e282016-10-31 17:37:34 +0000523DEFINE_SYSREG_RW_FUNCS(mdcr_el2)
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100524DEFINE_SYSREG_RW_FUNCS(mdcr_el3)
David Cunadoc14b08e2016-11-25 00:21:59 +0000525DEFINE_SYSREG_RW_FUNCS(hstr_el2)
David Cunado4168f2f2017-10-02 17:41:39 +0100526DEFINE_SYSREG_RW_FUNCS(pmcr_el0)
David Cunado5f55e282016-10-31 17:37:34 +0000527
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +0000528DEFINE_SYSREG_RW_FUNCS(csselr_el1)
529DEFINE_SYSREG_RW_FUNCS(tpidrro_el0)
530DEFINE_SYSREG_RW_FUNCS(contextidr_el1)
531DEFINE_SYSREG_RW_FUNCS(spsr_abt)
532DEFINE_SYSREG_RW_FUNCS(spsr_und)
533DEFINE_SYSREG_RW_FUNCS(spsr_irq)
534DEFINE_SYSREG_RW_FUNCS(spsr_fiq)
535DEFINE_SYSREG_RW_FUNCS(dacr32_el2)
536DEFINE_SYSREG_RW_FUNCS(ifsr32_el2)
537
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000538/* GICv3 System Registers */
539
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100540DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el1, ICC_SRE_EL1)
541DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el2, ICC_SRE_EL2)
542DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el3, ICC_SRE_EL3)
543DEFINE_RENAME_SYSREG_RW_FUNCS(icc_pmr_el1, ICC_PMR_EL1)
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +0100544DEFINE_RENAME_SYSREG_READ_FUNC(icc_rpr_el1, ICC_RPR_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100545DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el3, ICC_IGRPEN1_EL3)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000546DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el1, ICC_IGRPEN1_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100547DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0_EL1)
548DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir0_el1, ICC_HPPIR0_EL1)
549DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir1_el1, ICC_HPPIR1_EL1)
550DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar0_el1, ICC_IAR0_EL1)
551DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar1_el1, ICC_IAR1_EL1)
552DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir0_el1, ICC_EOIR0_EL1)
553DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir1_el1, ICC_EOIR1_EL1)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100554DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_sgi0r_el1, ICC_SGI0R_EL1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000555DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sgi1r, ICC_SGI1R)
Florian Lugoud4e25032021-09-08 12:40:24 +0200556DEFINE_RENAME_SYSREG_RW_FUNCS(icc_asgi1r, ICC_ASGI1R)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100557
Alexei Fedorov7e6306b2020-07-14 08:17:56 +0100558DEFINE_RENAME_SYSREG_READ_FUNC(amcfgr_el0, AMCFGR_EL0)
559DEFINE_RENAME_SYSREG_READ_FUNC(amcgcr_el0, AMCGCR_EL0)
johpow01fa59c6f2020-10-02 13:41:11 -0500560DEFINE_RENAME_SYSREG_READ_FUNC(amcg1idr_el0, AMCG1IDR_EL0)
561DEFINE_RENAME_SYSREG_RW_FUNCS(amcr_el0, AMCR_EL0)
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100562DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr0_el0, AMCNTENCLR0_EL0)
563DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset0_el0, AMCNTENSET0_EL0)
564DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr1_el0, AMCNTENCLR1_EL0)
565DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset1_el0, AMCNTENSET1_EL0)
566
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100567DEFINE_RENAME_SYSREG_RW_FUNCS(pmblimitr_el1, PMBLIMITR_EL1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100568
David Cunadoce88eee2017-10-20 11:30:57 +0100569DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el3, ZCR_EL3)
570DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el2, ZCR_EL2)
571
Andre Przywara23b57bb2022-11-14 10:39:48 +0000572DEFINE_RENAME_IDREG_READ_FUNC(id_aa64smfr0_el1, ID_AA64SMFR0_EL1)
johpow019baade32021-07-08 14:14:00 -0500573DEFINE_RENAME_SYSREG_RW_FUNCS(smcr_el3, SMCR_EL3)
574
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +0000575DEFINE_RENAME_SYSREG_READ_FUNC(erridr_el1, ERRIDR_EL1)
576DEFINE_RENAME_SYSREG_WRITE_FUNC(errselr_el1, ERRSELR_EL1)
577
578DEFINE_RENAME_SYSREG_READ_FUNC(erxfr_el1, ERXFR_EL1)
579DEFINE_RENAME_SYSREG_RW_FUNCS(erxctlr_el1, ERXCTLR_EL1)
580DEFINE_RENAME_SYSREG_RW_FUNCS(erxstatus_el1, ERXSTATUS_EL1)
581DEFINE_RENAME_SYSREG_READ_FUNC(erxaddr_el1, ERXADDR_EL1)
582DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc0_el1, ERXMISC0_EL1)
583DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc1_el1, ERXMISC1_EL1)
584
Andre Przywara902c9022022-11-17 17:30:43 +0000585DEFINE_RENAME_SYSREG_RW_FUNCS(scxtnum_el2, SCXTNUM_EL2)
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -0500586DEFINE_RENAME_SYSREG_RW_FUNCS(scxtnum_el1, SCXTNUM_EL1)
587DEFINE_RENAME_SYSREG_RW_FUNCS(scxtnum_el0, SCXTNUM_EL0)
Andre Przywara902c9022022-11-17 17:30:43 +0000588
Andre Przywara98908b32022-11-17 16:42:09 +0000589/* Armv8.1 VHE Registers */
590DEFINE_RENAME_SYSREG_RW_FUNCS(contextidr_el2, CONTEXTIDR_EL2)
Andre Przywara98908b32022-11-17 16:42:09 +0000591
Andre Przywara84b86532022-11-17 16:42:09 +0000592/* Armv8.2 ID Registers */
Andre Przywara23b57bb2022-11-14 10:39:48 +0000593DEFINE_RENAME_IDREG_READ_FUNC(id_aa64mmfr2_el1, ID_AA64MMFR2_EL1)
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000594
Andre Przywara870627e2023-01-27 12:25:49 +0000595/* Armv8.2 RAS Registers */
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500596DEFINE_RENAME_SYSREG_RW_FUNCS(disr_el1, DISR_EL1)
Andre Przywara870627e2023-01-27 12:25:49 +0000597DEFINE_RENAME_SYSREG_RW_FUNCS(vdisr_el2, VDISR_EL2)
598DEFINE_RENAME_SYSREG_RW_FUNCS(vsesr_el2, VSESR_EL2)
599
Andre Przywara84b86532022-11-17 16:42:09 +0000600/* Armv8.2 MPAM Registers */
601DEFINE_RENAME_SYSREG_READ_FUNC(mpamidr_el1, MPAMIDR_EL1)
602DEFINE_RENAME_SYSREG_RW_FUNCS(mpam3_el3, MPAM3_EL3)
603DEFINE_RENAME_SYSREG_RW_FUNCS(mpam2_el2, MPAM2_EL2)
604DEFINE_RENAME_SYSREG_RW_FUNCS(mpamhcr_el2, MPAMHCR_EL2)
605DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm0_el2, MPAMVPM0_EL2)
606DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm1_el2, MPAMVPM1_EL2)
607DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm2_el2, MPAMVPM2_EL2)
608DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm3_el2, MPAMVPM3_EL2)
609DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm4_el2, MPAMVPM4_EL2)
610DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm5_el2, MPAMVPM5_EL2)
611DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm6_el2, MPAMVPM6_EL2)
612DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm7_el2, MPAMVPM7_EL2)
613DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpmv_el2, MPAMVPMV_EL2)
614
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000615/* Armv8.3 Pointer Authentication Registers */
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000616DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeyhi_el1, APIAKeyHi_EL1)
617DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeylo_el1, APIAKeyLo_EL1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000618
Daniel Boulby60786e72021-10-22 11:37:34 +0100619/* Armv8.4 Data Independent Timing Register */
620DEFINE_RENAME_SYSREG_RW_FUNCS(dit, DIT)
621
Andre Przywara06ea44e2022-11-17 17:30:43 +0000622/* Armv8.4 FEAT_TRF Register */
623DEFINE_RENAME_SYSREG_RW_FUNCS(trfcr_el2, TRFCR_EL2)
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -0500624DEFINE_RENAME_SYSREG_RW_FUNCS(trfcr_el1, TRFCR_EL1)
Andre Przywaraedc449d2023-01-27 14:09:20 +0000625DEFINE_RENAME_SYSREG_RW_FUNCS(vncr_el2, VNCR_EL2)
Andre Przywara06ea44e2022-11-17 17:30:43 +0000626
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100627/* Armv8.5 MTE Registers */
628DEFINE_RENAME_SYSREG_RW_FUNCS(tfsre0_el1, TFSRE0_EL1)
629DEFINE_RENAME_SYSREG_RW_FUNCS(tfsr_el1, TFSR_EL1)
630DEFINE_RENAME_SYSREG_RW_FUNCS(rgsr_el1, RGSR_EL1)
631DEFINE_RENAME_SYSREG_RW_FUNCS(gcr_el1, GCR_EL1)
Boyan Karatoteva6989892023-05-15 15:09:16 +0100632DEFINE_RENAME_SYSREG_RW_FUNCS(tfsr_el2, TFSR_EL2)
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100633
Tomas Pilar6fd816e2020-10-28 15:34:12 +0000634/* Armv8.5 FEAT_RNG Registers */
Andre Przywarabdc76f12022-11-21 17:07:25 +0000635DEFINE_RENAME_SYSREG_READ_FUNC(rndr, RNDR)
636DEFINE_RENAME_SYSREG_READ_FUNC(rndrrs, RNDRRS)
Tomas Pilar6fd816e2020-10-28 15:34:12 +0000637
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000638/* Armv8.6 FEAT_FGT Registers */
639DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgrtr_el2, HDFGRTR_EL2)
640DEFINE_RENAME_SYSREG_RW_FUNCS(hafgrtr_el2, HAFGRTR_EL2)
641DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgwtr_el2, HDFGWTR_EL2)
642DEFINE_RENAME_SYSREG_RW_FUNCS(hfgitr_el2, HFGITR_EL2)
643DEFINE_RENAME_SYSREG_RW_FUNCS(hfgrtr_el2, HFGRTR_EL2)
644DEFINE_RENAME_SYSREG_RW_FUNCS(hfgwtr_el2, HFGWTR_EL2)
645
Andre Przywarac3464182022-11-17 17:30:43 +0000646/* ARMv8.6 FEAT_ECV Register */
647DEFINE_RENAME_SYSREG_RW_FUNCS(cntpoff_el2, CNTPOFF_EL2)
648
johpow01f91e59f2021-08-04 19:38:18 -0500649/* FEAT_HCX Register */
650DEFINE_RENAME_SYSREG_RW_FUNCS(hcrx_el2, HCRX_EL2)
651
Mark Brownc37eee72023-03-14 20:13:03 +0000652/* Armv8.9 system registers */
653DEFINE_RENAME_IDREG_READ_FUNC(id_aa64mmfr3_el1, ID_AA64MMFR3_EL1)
654
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500655/* Armv8.9 FEAT_FGT2 Registers */
656DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgrtr2_el2, HDFGRTR2_EL2)
657DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgwtr2_el2, HDFGWTR2_EL2)
658DEFINE_RENAME_SYSREG_RW_FUNCS(hfgitr2_el2, HFGITR2_EL2)
659DEFINE_RENAME_SYSREG_RW_FUNCS(hfgrtr2_el2, HFGRTR2_EL2)
660DEFINE_RENAME_SYSREG_RW_FUNCS(hfgwtr2_el2, HFGWTR2_EL2)
661
Mark Brownc37eee72023-03-14 20:13:03 +0000662/* FEAT_TCR2 Register */
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500663DEFINE_RENAME_SYSREG_RW_FUNCS(tcr2_el1, TCR2_EL1)
Mark Brownc37eee72023-03-14 20:13:03 +0000664DEFINE_RENAME_SYSREG_RW_FUNCS(tcr2_el2, TCR2_EL2)
665
Mark Brown293a6612023-03-14 20:48:43 +0000666/* FEAT_SxPIE Registers */
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500667DEFINE_RENAME_SYSREG_RW_FUNCS(pire0_el1, PIRE0_EL1)
Mark Brown293a6612023-03-14 20:48:43 +0000668DEFINE_RENAME_SYSREG_RW_FUNCS(pire0_el2, PIRE0_EL2)
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500669DEFINE_RENAME_SYSREG_RW_FUNCS(pir_el1, PIR_EL1)
Mark Brown293a6612023-03-14 20:48:43 +0000670DEFINE_RENAME_SYSREG_RW_FUNCS(pir_el2, PIR_EL2)
671DEFINE_RENAME_SYSREG_RW_FUNCS(s2pir_el2, S2PIR_EL2)
672
673/* FEAT_SxPOE Registers */
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500674DEFINE_RENAME_SYSREG_RW_FUNCS(por_el1, POR_EL1)
Mark Brown293a6612023-03-14 20:48:43 +0000675DEFINE_RENAME_SYSREG_RW_FUNCS(por_el2, POR_EL2)
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500676DEFINE_RENAME_SYSREG_RW_FUNCS(s2por_el1, S2POR_EL1)
Mark Brown293a6612023-03-14 20:48:43 +0000677
Mark Brown326f2952023-03-14 21:33:04 +0000678/* FEAT_GCS Registers */
679DEFINE_RENAME_SYSREG_RW_FUNCS(gcscr_el2, GCSCR_EL2)
680DEFINE_RENAME_SYSREG_RW_FUNCS(gcspr_el2, GCSPR_EL2)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000681DEFINE_RENAME_SYSREG_RW_FUNCS(gcscr_el1, GCSCR_EL1)
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -0500682DEFINE_RENAME_SYSREG_RW_FUNCS(gcscre0_el1, GCSCRE0_EL1)
683DEFINE_RENAME_SYSREG_RW_FUNCS(gcspr_el1, GCSPR_EL1)
684DEFINE_RENAME_SYSREG_RW_FUNCS(gcspr_el0, GCSPR_EL0)
Mark Brown326f2952023-03-14 21:33:04 +0000685
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +0100686/* FEAT_THE Registers */
Govindraj Rajae63794e2024-09-06 15:43:43 +0100687#if ENABLE_FEAT_D128
688DECLARE_SYSREG128_RW_FUNCS(rcwmask_el1)
689DECLARE_SYSREG128_RW_FUNCS(rcwsmask_el1)
690#else
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +0100691DEFINE_RENAME_SYSREG_RW_FUNCS(rcwmask_el1, RCWMASK_EL1)
692DEFINE_RENAME_SYSREG_RW_FUNCS(rcwsmask_el1, RCWSMASK_EL1)
Govindraj Rajae63794e2024-09-06 15:43:43 +0100693#endif
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +0100694
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +0100695/* FEAT_SCTLR2 Registers */
696DEFINE_RENAME_SYSREG_RW_FUNCS(sctlr2_el1, SCTLR2_EL1)
697DEFINE_RENAME_SYSREG_RW_FUNCS(sctlr2_el2, SCTLR2_EL2)
698
Andre Przywara8fc8e182024-08-09 17:04:22 +0100699/* FEAT_LS64_ACCDATA Registers */
700DEFINE_RENAME_SYSREG_RW_FUNCS(accdata_el1, ACCDATA_EL1)
701
Arvind Ram Prakasheaa90192023-12-21 00:25:52 -0600702/* DynamIQ Control registers */
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500703DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpwrdn_el1, CLUSTERPWRDN_EL1)
Arvind Ram Prakasheaa90192023-12-21 00:25:52 -0600704DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmcr_el1, CLUSTERPMCR_EL1)
705DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmcntenset_el1, CLUSTERPMCNTENSET_EL1)
706DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmccntr_el1, CLUSTERPMCCNTR_EL1)
707DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmovsset_el1, CLUSTERPMOVSSET_EL1)
708DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmovsclr_el1, CLUSTERPMOVSCLR_EL1)
709DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmselr_el1, CLUSTERPMSELR_EL1)
710DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmxevcntr_el1, CLUSTERPMXEVCNTR_EL1)
711DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmxevtyper_el1, CLUSTERPMXEVTYPER_EL1)
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500712
Chris Kay03be39d2021-05-05 13:38:30 +0100713/* CPU Power/Performance Management registers */
714DEFINE_RENAME_SYSREG_RW_FUNCS(cpuppmcr_el3, CPUPPMCR_EL3)
715DEFINE_RENAME_SYSREG_RW_FUNCS(cpumpmmcr_el3, CPUMPMMCR_EL3)
716
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500717/* Armv9.2 RME Registers */
718DEFINE_RENAME_SYSREG_RW_FUNCS(gptbr_el3, GPTBR_EL3)
719DEFINE_RENAME_SYSREG_RW_FUNCS(gpccr_el3, GPCCR_EL3)
720
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -0600721DEFINE_RENAME_SYSREG_RW_FUNCS(fpmr, FPMR)
722
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100723#define IS_IN_EL(x) \
724 (GET_EL(read_CurrentEl()) == MODE_EL##x)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100725
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100726#define IS_IN_EL1() IS_IN_EL(1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000727#define IS_IN_EL2() IS_IN_EL(2)
Douglas Raillard77414632018-08-21 12:54:45 +0100728#define IS_IN_EL3() IS_IN_EL(3)
729
730static inline unsigned int get_current_el(void)
731{
732 return GET_EL(read_CurrentEl());
733}
Achin Gupta4f6ad662013-10-25 09:08:21 +0100734
Masahiro Yamada8a6e9612020-03-26 13:18:48 +0900735static inline unsigned int get_current_el_maybe_constant(void)
736{
737#if defined(IMAGE_AT_EL1)
738 return 1;
739#elif defined(IMAGE_AT_EL2)
740 return 2; /* no use-case in TF-A */
741#elif defined(IMAGE_AT_EL3)
742 return 3;
743#else
744 /*
745 * If we do not know which exception level this is being built for
746 * (e.g. built for library), fall back to run-time detection.
747 */
748 return get_current_el();
749#endif
750}
751
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000752/*
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000753 * Check if an EL is implemented from AA64PFR0 register fields.
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000754 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000755static inline uint64_t el_implemented(unsigned int el)
756{
757 if (el > 3U) {
758 return EL_IMPL_NONE;
759 } else {
760 unsigned int shift = ID_AA64PFR0_EL1_SHIFT * el;
761
762 return (read_id_aa64pfr0_el1() >> shift) & ID_AA64PFR0_ELX_MASK;
763 }
764}
765
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500766/*
AlexeiFedorovebd01912024-03-13 12:31:51 +0000767 * TLBI PAALLOS instruction
768 * (TLB Invalidate GPT Information by PA, All Entries, Outer Shareable)
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500769 */
770static inline void tlbipaallos(void)
771{
AlexeiFedorovebd01912024-03-13 12:31:51 +0000772 __asm__("sys #6, c8, c1, #4");
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500773}
774
775/*
AlexeiFedorovebd01912024-03-13 12:31:51 +0000776 * TLBI RPALOS instructions
777 * (TLB Range Invalidate GPT Information by PA, Last level, Outer Shareable)
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500778 *
AlexeiFedorovebd01912024-03-13 12:31:51 +0000779 * command SIZE, bits [47:44] field:
780 * 0b0000 4KB
781 * 0b0001 16KB
782 * 0b0010 64KB
783 * 0b0011 2MB
784 * 0b0100 32MB
785 * 0b0101 512MB
786 * 0b0110 1GB
787 * 0b0111 16GB
788 * 0b1000 64GB
789 * 0b1001 512GB
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500790 */
AlexeiFedorovebd01912024-03-13 12:31:51 +0000791#define TLBI_SZ_4K 0UL
792#define TLBI_SZ_16K 1UL
793#define TLBI_SZ_64K 2UL
794#define TLBI_SZ_2M 3UL
795#define TLBI_SZ_32M 4UL
796#define TLBI_SZ_512M 5UL
797#define TLBI_SZ_1G 6UL
798#define TLBI_SZ_16G 7UL
799#define TLBI_SZ_64G 8UL
800#define TLBI_SZ_512G 9UL
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500801
AlexeiFedorovebd01912024-03-13 12:31:51 +0000802#define TLBI_ADDR_SHIFT U(12)
803#define TLBI_SIZE_SHIFT U(44)
804
805#define TLBIRPALOS(_addr, _size) \
806{ \
807 u_register_t arg = ((_addr) >> TLBI_ADDR_SHIFT) | \
808 ((_size) << TLBI_SIZE_SHIFT); \
809 __asm__("sys #6, c8, c4, #7, %0" : : "r" (arg)); \
810}
811
812/* Note: addr must be aligned to 4KB */
813static inline void tlbirpalos_4k(uintptr_t addr)
814{
815 TLBIRPALOS(addr, TLBI_SZ_4K);
816}
817
818/* Note: addr must be aligned to 16KB */
819static inline void tlbirpalos_16k(uintptr_t addr)
820{
821 TLBIRPALOS(addr, TLBI_SZ_16K);
822}
823
824/* Note: addr must be aligned to 64KB */
825static inline void tlbirpalos_64k(uintptr_t addr)
826{
827 TLBIRPALOS(addr, TLBI_SZ_64K);
828}
829
830/* Note: addr must be aligned to 2MB */
831static inline void tlbirpalos_2m(uintptr_t addr)
832{
833 TLBIRPALOS(addr, TLBI_SZ_2M);
834}
835
836/* Note: addr must be aligned to 32MB */
837static inline void tlbirpalos_32m(uintptr_t addr)
838{
839 TLBIRPALOS(addr, TLBI_SZ_32M);
840}
841
842/* Note: addr must be aligned to 512MB */
843static inline void tlbirpalos_512m(uintptr_t addr)
844{
845 TLBIRPALOS(addr, TLBI_SZ_512M);
846}
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500847
848/* Previously defined accessor functions with incomplete register names */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100849
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100850#define read_current_el() read_CurrentEl()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100851
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100852#define dsb() dsbsy()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100853
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100854#define read_midr() read_midr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100855
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100856#define read_mpidr() read_mpidr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100857
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100858#define read_scr() read_scr_el3()
859#define write_scr(_v) write_scr_el3(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100860
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100861#define read_hcr() read_hcr_el2()
862#define write_hcr(_v) write_hcr_el2(_v)
Sandrine Bailleux25232af2014-05-09 11:23:11 +0100863
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100864#define read_cpacr() read_cpacr_el1()
865#define write_cpacr(_v) write_cpacr_el1(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100866
Arvind Ram Prakasheaa90192023-12-21 00:25:52 -0600867#define read_clusterpwrdn() read_clusterpwrdn_el1()
868#define write_clusterpwrdn(_v) write_clusterpwrdn_el1(_v)
869
870#define read_clusterpmcr() read_clusterpmcr_el1()
871#define write_clusterpmcr(_v) write_clusterpmcr_el1(_v)
872
873#define read_clusterpmcntenset() read_clusterpmcntenset_el1()
874#define write_clusterpmcntenset(_v) write_clusterpmcntenset_el1(_v)
875
876#define read_clusterpmccntr() read_clusterpmccntr_el1()
877#define write_clusterpmccntr(_v) write_clusterpmccntr_el1(_v)
878
879#define read_clusterpmovsset() read_clusterpmovsset_el1()
880#define write_clusterpmovsset(_v) write_clusterpmovsset_el1(_v)
881
882#define read_clusterpmovsclr() read_clusterpmovsclr_el1()
883#define write_clusterpmovsclr(_v) write_clusterpmovsclr_el1(_v)
884
885#define read_clusterpmselr() read_clusterpmselr_el1()
886#define write_clusterpmselr(_v) write_clusterpmselr_el1(_v)
887
888#define read_clusterpmxevcntr() read_clusterpmxevcntr_el1()
889#define write_clusterpmxevcntr(_v) write_clusterpmxevcntr_el1(_v)
890
891#define read_clusterpmxevtyper() read_clusterpmxevtyper_el1()
892#define write_clusterpmxevtyper(_v) write_clusterpmxevtyper_el1(_v)
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500893
Manish V Badarkhebde5c952020-07-14 14:43:12 +0100894#if ERRATA_SPECULATIVE_AT
895/*
896 * Assuming SCTLR.M bit is already enabled
897 * 1. Enable page table walk by clearing TCR_EL1.EPDx bits
898 * 2. Execute AT instruction for lower EL1/0
899 * 3. Disable page table walk by setting TCR_EL1.EPDx bits
900 */
901#define AT(_at_inst, _va) \
902{ \
903 assert((read_sctlr_el1() & SCTLR_M_BIT) != 0ULL); \
904 write_tcr_el1(read_tcr_el1() & ~(TCR_EPD0_BIT | TCR_EPD1_BIT)); \
905 isb(); \
906 _at_inst(_va); \
907 write_tcr_el1(read_tcr_el1() | (TCR_EPD0_BIT | TCR_EPD1_BIT)); \
908 isb(); \
909}
910#else
Elyes Haouas183638f2023-02-13 10:05:41 +0100911#define AT(_at_inst, _va) _at_inst(_va)
Manish V Badarkhebde5c952020-07-14 14:43:12 +0100912#endif
913
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000914#endif /* ARCH_HELPERS_H */