blob: ba368b1f103a24c99904db73b336839fd4d7f86a [file] [log] [blame]
Dan Handley610e7e12018-03-01 18:44:00 +00001Trusted Firmware-A User Guide
2=============================
Douglas Raillardd7c21b72017-06-28 15:23:03 +01003
4
5.. section-numbering::
6 :suffix: .
7
8.. contents::
9
Dan Handley610e7e12018-03-01 18:44:00 +000010This document describes how to build Trusted Firmware-A (TF-A) and run it with a
Douglas Raillardd7c21b72017-06-28 15:23:03 +010011tested set of other software components using defined configurations on the Juno
Dan Handley610e7e12018-03-01 18:44:00 +000012Arm development platform and Arm Fixed Virtual Platform (FVP) models. It is
Douglas Raillardd7c21b72017-06-28 15:23:03 +010013possible to use other software components, configurations and platforms but that
14is outside the scope of this document.
15
16This document assumes that the reader has previous experience running a fully
17bootable Linux software stack on Juno or FVP using the prebuilt binaries and
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010018filesystems provided by `Linaro`_. Further information may be found in the
19`Linaro instructions`_. It also assumes that the user understands the role of
20the different software components required to boot a Linux system:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010021
22- Specific firmware images required by the platform (e.g. SCP firmware on Juno)
23- Normal world bootloader (e.g. UEFI or U-Boot)
24- Device tree
25- Linux kernel image
26- Root filesystem
27
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010028This document also assumes that the user is familiar with the `FVP models`_ and
Douglas Raillardd7c21b72017-06-28 15:23:03 +010029the different command line options available to launch the model.
30
31This document should be used in conjunction with the `Firmware Design`_.
32
33Host machine requirements
34-------------------------
35
36The minimum recommended machine specification for building the software and
37running the FVP models is a dual-core processor running at 2GHz with 12GB of
38RAM. For best performance, use a machine with a quad-core processor running at
392.6GHz with 16GB of RAM.
40
Joel Huttonfe027712018-03-19 11:59:57 +000041The software has been tested on Ubuntu 16.04 LTS (64-bit). Packages used for
Douglas Raillardd7c21b72017-06-28 15:23:03 +010042building the software were installed from that distribution unless otherwise
43specified.
44
45The software has also been built on Windows 7 Enterprise SP1, using CMD.EXE,
David Cunadob2de0992017-06-29 12:01:33 +010046Cygwin, and Msys (MinGW) shells, using version 5.3.1 of the GNU toolchain.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010047
48Tools
49-----
50
Dan Handley610e7e12018-03-01 18:44:00 +000051Install the required packages to build TF-A with the following command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010052
53::
54
Sathees Balya2d0aeb02018-07-10 14:46:51 +010055 sudo apt-get install device-tree-compiler build-essential gcc make git libssl-dev
Douglas Raillardd7c21b72017-06-28 15:23:03 +010056
David Cunado05845bf2017-12-19 16:33:25 +000057TF-A has been tested with Linaro Release 18.04.
David Cunadob2de0992017-06-29 12:01:33 +010058
Douglas Raillardd7c21b72017-06-28 15:23:03 +010059Download and install the AArch32 or AArch64 little-endian GCC cross compiler.
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +010060The `Linaro Release Notes`_ documents which version of the compiler to use for a
61given Linaro Release. Also, these `Linaro instructions`_ provide further
62guidance and a script, which can be used to download Linaro deliverables
63automatically.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010064
Roberto Vargas0489bc02018-04-16 15:43:26 +010065Optionally, TF-A can be built using clang version 4.0 or newer or Arm
66Compiler 6. See instructions below on how to switch the default compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010067
68In addition, the following optional packages and tools may be needed:
69
Sathees Balya017a67e2018-08-17 10:22:01 +010070- ``device-tree-compiler`` (dtc) package if you need to rebuild the Flattened Device
71 Tree (FDT) source files (``.dts`` files) provided with this software. The
72 version of dtc must be 1.4.6 or above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010073
Dan Handley610e7e12018-03-01 18:44:00 +000074- For debugging, Arm `Development Studio 5 (DS-5)`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010075
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010076- To create and modify the diagram files included in the documentation, `Dia`_.
77 This tool can be found in most Linux distributions. Inkscape is needed to
Antonio Nino Diaz80914a82018-08-08 16:28:43 +010078 generate the actual \*.png files.
Antonio Nino Diazb5d68092017-05-23 11:49:22 +010079
Dan Handley610e7e12018-03-01 18:44:00 +000080Getting the TF-A source code
81----------------------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010082
Dan Handley610e7e12018-03-01 18:44:00 +000083Download the TF-A source code from Github:
Douglas Raillardd7c21b72017-06-28 15:23:03 +010084
85::
86
87 git clone https://github.com/ARM-software/arm-trusted-firmware.git
88
Dan Handley610e7e12018-03-01 18:44:00 +000089Building TF-A
90-------------
Douglas Raillardd7c21b72017-06-28 15:23:03 +010091
Dan Handley610e7e12018-03-01 18:44:00 +000092- Before building TF-A, the environment variable ``CROSS_COMPILE`` must point
93 to the Linaro cross compiler.
Douglas Raillardd7c21b72017-06-28 15:23:03 +010094
95 For AArch64:
96
97 ::
98
99 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
100
101 For AArch32:
102
103 ::
104
105 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
106
Roberto Vargas07b1e242018-04-23 08:38:12 +0100107 It is possible to build TF-A using Clang or Arm Compiler 6. To do so
108 ``CC`` needs to point to the clang or armclang binary, which will
109 also select the clang or armclang assembler. Be aware that the
110 GNU linker is used by default. In case of being needed the linker
111 can be overriden using the ``LD`` variable. Clang linker version 6 is
112 known to work with TF-A.
113
114 In both cases ``CROSS_COMPILE`` should be set as described above.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100115
Dan Handley610e7e12018-03-01 18:44:00 +0000116 Arm Compiler 6 will be selected when the base name of the path assigned
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100117 to ``CC`` matches the string 'armclang'.
118
Dan Handley610e7e12018-03-01 18:44:00 +0000119 For AArch64 using Arm Compiler 6:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100120
121 ::
122
123 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
124 make CC=<path-to-armclang>/bin/armclang PLAT=<platform> all
125
126 Clang will be selected when the base name of the path assigned to ``CC``
127 contains the string 'clang'. This is to allow both clang and clang-X.Y
128 to work.
129
130 For AArch64 using clang:
131
132 ::
133
134 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
135 make CC=<path-to-clang>/bin/clang PLAT=<platform> all
136
Dan Handley610e7e12018-03-01 18:44:00 +0000137- Change to the root directory of the TF-A source tree and build.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100138
139 For AArch64:
140
141 ::
142
143 make PLAT=<platform> all
144
145 For AArch32:
146
147 ::
148
149 make PLAT=<platform> ARCH=aarch32 AARCH32_SP=sp_min all
150
151 Notes:
152
153 - If ``PLAT`` is not specified, ``fvp`` is assumed by default. See the
154 `Summary of build options`_ for more information on available build
155 options.
156
157 - (AArch32 only) Currently only ``PLAT=fvp`` is supported.
158
159 - (AArch32 only) ``AARCH32_SP`` is the AArch32 EL3 Runtime Software and it
160 corresponds to the BL32 image. A minimal ``AARCH32_SP``, sp\_min, is
Dan Handley610e7e12018-03-01 18:44:00 +0000161 provided by TF-A to demonstrate how PSCI Library can be integrated with
162 an AArch32 EL3 Runtime Software. Some AArch32 EL3 Runtime Software may
163 include other runtime services, for example Trusted OS services. A guide
164 to integrate PSCI library with AArch32 EL3 Runtime Software can be found
165 `here`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100166
167 - (AArch64 only) The TSP (Test Secure Payload), corresponding to the BL32
168 image, is not compiled in by default. Refer to the
169 `Building the Test Secure Payload`_ section below.
170
171 - By default this produces a release version of the build. To produce a
172 debug version instead, refer to the "Debugging options" section below.
173
174 - The build process creates products in a ``build`` directory tree, building
175 the objects and binaries for each boot loader stage in separate
176 sub-directories. The following boot loader binary files are created
177 from the corresponding ELF files:
178
179 - ``build/<platform>/<build-type>/bl1.bin``
180 - ``build/<platform>/<build-type>/bl2.bin``
181 - ``build/<platform>/<build-type>/bl31.bin`` (AArch64 only)
182 - ``build/<platform>/<build-type>/bl32.bin`` (mandatory for AArch32)
183
184 where ``<platform>`` is the name of the chosen platform and ``<build-type>``
185 is either ``debug`` or ``release``. The actual number of images might differ
186 depending on the platform.
187
188- Build products for a specific build variant can be removed using:
189
190 ::
191
192 make DEBUG=<D> PLAT=<platform> clean
193
194 ... where ``<D>`` is ``0`` or ``1``, as specified when building.
195
196 The build tree can be removed completely using:
197
198 ::
199
200 make realclean
201
202Summary of build options
203~~~~~~~~~~~~~~~~~~~~~~~~
204
Dan Handley610e7e12018-03-01 18:44:00 +0000205The TF-A build system supports the following build options. Unless mentioned
206otherwise, these options are expected to be specified at the build command
207line and are not to be modified in any component makefiles. Note that the
208build system doesn't track dependency for build options. Therefore, if any of
209the build options are changed from a previous build, a clean build must be
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100210performed.
211
212Common build options
213^^^^^^^^^^^^^^^^^^^^
214
Antonio Nino Diaz80914a82018-08-08 16:28:43 +0100215- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
216 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
217 code having a smaller resulting size.
218
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100219- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
220 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
221 directory containing the SP source, relative to the ``bl32/``; the directory
222 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
223
Dan Handley610e7e12018-03-01 18:44:00 +0000224- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
225 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
226 ``aarch64``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100227
Dan Handley610e7e12018-03-01 18:44:00 +0000228- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
229 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
230 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
231 `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100232
Dan Handley610e7e12018-03-01 18:44:00 +0000233- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
234 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
235 *Armv8 Architecture Extensions* in `Firmware Design`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100236
Dan Handley610e7e12018-03-01 18:44:00 +0000237- ``ARM_PLAT_MT``: This flag determines whether the Arm platform layer has to
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000238 cater for the multi-threading ``MT`` bit when accessing MPIDR. When this flag
239 is set, the functions which deal with MPIDR assume that the ``MT`` bit in
240 MPIDR is set and access the bit-fields in MPIDR accordingly. Default value of
241 this flag is 0. Note that this option is not used on FVP platforms.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100242
243- ``BL2``: This is an optional build option which specifies the path to BL2
Dan Handley610e7e12018-03-01 18:44:00 +0000244 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
245 built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100246
247- ``BL2U``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000248 BL2U image. In this case, the BL2U in TF-A will not be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100249
John Tsichritzisee10e792018-06-06 09:38:10 +0100250- ``BL2_AT_EL3``: This is an optional build option that enables the use of
Roberto Vargasb1584272017-11-20 13:36:10 +0000251 BL2 at EL3 execution level.
252
John Tsichritzisee10e792018-06-06 09:38:10 +0100253- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
Jiafei Pan43a7bf42018-03-21 07:20:09 +0000254 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
255 the RW sections in RAM, while leaving the RO sections in place. This option
256 enable this use-case. For now, this option is only supported when BL2_AT_EL3
257 is set to '1'.
258
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100259- ``BL31``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000260 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
261 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100262
263- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
264 file that contains the BL31 private key in PEM format. If ``SAVE_KEYS=1``,
265 this file name will be used to save the key.
266
267- ``BL32``: This is an optional build option which specifies the path to
Dan Handley610e7e12018-03-01 18:44:00 +0000268 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
269 be built.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100270
John Tsichritzisee10e792018-06-06 09:38:10 +0100271- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100272 Trusted OS Extra1 image for the ``fip`` target.
273
John Tsichritzisee10e792018-06-06 09:38:10 +0100274- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
Summer Qin80726782017-04-20 16:28:39 +0100275 Trusted OS Extra2 image for the ``fip`` target.
276
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100277- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
278 file that contains the BL32 private key in PEM format. If ``SAVE_KEYS=1``,
279 this file name will be used to save the key.
280
281- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
Dan Handley610e7e12018-03-01 18:44:00 +0000282 ``fip`` target in case TF-A BL2 is used.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100283
284- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
285 file that contains the BL33 private key in PEM format. If ``SAVE_KEYS=1``,
286 this file name will be used to save the key.
287
288- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
289 compilation of each build. It must be set to a C string (including quotes
290 where applicable). Defaults to a string that contains the time and date of
291 the compilation.
292
Dan Handley610e7e12018-03-01 18:44:00 +0000293- ``BUILD_STRING``: Input string for VERSION\_STRING, which allows the TF-A
294 build to be uniquely identified. Defaults to the current git commit id.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100295
296- ``CFLAGS``: Extra user options appended on the compiler's command line in
297 addition to the options set by the build system.
298
299- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
300 release several CPUs out of reset. It can take either 0 (several CPUs may be
301 brought up) or 1 (only one CPU will ever be brought up during cold reset).
302 Default is 0. If the platform always brings up a single CPU, there is no
303 need to distinguish between primary and secondary CPUs and the boot path can
304 be optimised. The ``plat_is_my_cpu_primary()`` and
305 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
306 to be implemented in this case.
307
308- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
309 register state when an unexpected exception occurs during execution of
310 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
311 this is only enabled for a debug build of the firmware.
312
313- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
314 certificate generation tool to create new keys in case no valid keys are
315 present or specified. Allowed options are '0' or '1'. Default is '1'.
316
317- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
318 the AArch32 system registers to be included when saving and restoring the
319 CPU context. The option must be set to 0 for AArch64-only platforms (that
320 is on hardware that does not implement AArch32, or at least not at EL1 and
321 higher ELs). Default value is 1.
322
323- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
324 registers to be included when saving and restoring the CPU context. Default
325 is 0.
326
327- ``DEBUG``: Chooses between a debug and release build. It can take either 0
328 (release) or 1 (debug) as values. 0 is the default.
329
John Tsichritzisee10e792018-06-06 09:38:10 +0100330- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
331 Board Boot authentication at runtime. This option is meant to be enabled only
Roberto Vargas025946a2018-09-24 17:20:48 +0100332 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
333 flag has to be enabled. 0 is the default.
Soby Mathew9fe88042018-03-26 12:43:37 +0100334
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100335- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
336 the normal boot flow. It must specify the entry point address of the EL3
337 payload. Please refer to the "Booting an EL3 payload" section for more
338 details.
339
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100340- ``ENABLE_AMU``: Boolean option to enable Activity Monitor Unit extensions.
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100341 This is an optional architectural feature available on v8.4 onwards. Some
342 v8.2 implementations also implement an AMU and this option can be used to
343 enable this feature on those systems as well. Default is 0.
Dimitris Papastamosfcedb692017-10-16 11:40:10 +0100344
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100345- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
346 are compiled out. For debug builds, this option defaults to 1, and calls to
347 ``assert()`` are left in place. For release builds, this option defaults to 0
348 and calls to ``assert()`` function are compiled out. This option can be set
349 independently of ``DEBUG``. It can also be used to hide any auxiliary code
350 that is only required for the assertion and does not fit in the assertion
351 itself.
352
Douglas Raillard77414632018-08-21 12:54:45 +0100353- ``ENABLE_BACKTRACE``: This option controls whether to enables backtrace
354 dumps or not. It is supported in both AArch64 and AArch32. However, in
355 AArch32 the format of the frame records are not defined in the AAPCS and they
356 are defined by the implementation. This implementation of backtrace only
357 supports the format used by GCC when T32 interworking is disabled. For this
358 reason enabling this option in AArch32 will force the compiler to only
359 generate A32 code. This option is enabled by default only in AArch64 debug
360 builds, but this behaviour can be overriden in each platform's Makefile or in
361 the build command line.
362
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100363- ``ENABLE_MPAM_FOR_LOWER_ELS``: Boolean option to enable lower ELs to use MPAM
364 feature. MPAM is an optional Armv8.4 extension that enables various memory
365 system components and resources to define partitions; software running at
366 various ELs can assign themselves to desired partition to control their
367 performance aspects.
368
369 When this option is set to ``1``, EL3 allows lower ELs to access their own
370 MPAM registers without trapping into EL3. This option doesn't make use of
371 partitioning in EL3, however. Platform initialisation code should configure
372 and use partitions in EL3 as required. This option defaults to ``0``.
373
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100374- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
375 Measurement Framework(PMF). Default is 0.
376
377- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
378 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
379 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
380 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
381 software.
382
383- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
Dan Handley610e7e12018-03-01 18:44:00 +0000384 instrumentation which injects timestamp collection points into TF-A to
385 allow runtime performance to be measured. Currently, only PSCI is
386 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
387 as well. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100388
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100389- ``ENABLE_SPE_FOR_LOWER_ELS`` : Boolean option to enable Statistical Profiling
Dimitris Papastamos9da09cd2017-10-13 15:07:45 +0100390 extensions. This is an optional architectural feature for AArch64.
391 The default is 1 but is automatically disabled when the target architecture
392 is AArch32.
Jeenu Viswambharand73dcf32017-07-19 13:52:12 +0100393
Sandrine Bailleux604f0a42018-09-20 12:44:39 +0200394- ``ENABLE_SPM`` : Boolean option to enable the Secure Partition Manager (SPM).
395 Refer to the `Secure Partition Manager Design guide`_ for more details about
396 this feature. Default is 0.
397
David Cunadoce88eee2017-10-20 11:30:57 +0100398- ``ENABLE_SVE_FOR_NS``: Boolean option to enable Scalable Vector Extension
399 (SVE) for the Non-secure world only. SVE is an optional architectural feature
400 for AArch64. Note that when SVE is enabled for the Non-secure world, access
401 to SIMD and floating-point functionality from the Secure world is disabled.
402 This is to avoid corruption of the Non-secure world data in the Z-registers
403 which are aliased by the SIMD and FP registers. The build option is not
404 compatible with the ``CTX_INCLUDE_FPREGS`` build option, and will raise an
405 assert on platforms where SVE is implemented and ``ENABLE_SVE_FOR_NS`` set to
406 1. The default is 1 but is automatically disabled when the target
407 architecture is AArch32.
408
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100409- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
410 checks in GCC. Allowed values are "all", "strong" and "0" (default).
411 "strong" is the recommended stack protection level if this feature is
412 desired. 0 disables the stack protection. For all values other than 0, the
413 ``plat_get_stack_protector_canary()`` platform hook needs to be implemented.
414 The value is passed as the last component of the option
415 ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
416
417- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
418 deprecated platform APIs, helper functions or drivers within Trusted
419 Firmware as error. It can take the value 1 (flag the use of deprecated
420 APIs as error) or 0. The default is 0.
421
Jeenu Viswambharan10a67272017-09-22 08:32:10 +0100422- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
423 targeted at EL3. When set ``0`` (default), no exceptions are expected or
424 handled at EL3, and a panic will result. This is supported only for AArch64
425 builds.
426
Jeenu Viswambharanf00da742017-12-08 12:13:51 +0000427- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 externsions introduced support for fault
428 injection from lower ELs, and this build option enables lower ELs to use
429 Error Records accessed via System Registers to inject faults. This is
430 applicable only to AArch64 builds.
431
432 This feature is intended for testing purposes only, and is advisable to keep
433 disabled for production images.
434
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100435- ``FIP_NAME``: This is an optional build option which specifies the FIP
436 filename for the ``fip`` target. Default is ``fip.bin``.
437
438- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
439 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
440
441- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
442 tool to create certificates as per the Chain of Trust described in
443 `Trusted Board Boot`_. The build system then calls ``fiptool`` to
444 include the certificates in the FIP and FWU\_FIP. Default value is '0'.
445
446 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
447 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
448 the corresponding certificates, and to include those certificates in the
449 FIP and FWU\_FIP.
450
451 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
452 images will not include support for Trusted Board Boot. The FIP will still
453 include the corresponding certificates. This FIP can be used to verify the
454 Chain of Trust on the host machine through other mechanisms.
455
456 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
457 images will include support for Trusted Board Boot, but the FIP and FWU\_FIP
458 will not include the corresponding certificates, causing a boot failure.
459
Jeenu Viswambharanc06f05c2017-09-22 08:32:09 +0100460- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
461 inherent support for specific EL3 type interrupts. Setting this build option
462 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
463 by `platform abstraction layer`__ and `Interrupt Management Framework`__.
464 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
465 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
466 the Secure Payload interrupts needs to be synchronously handed over to Secure
467 EL1 for handling. The default value of this option is ``0``, which means the
468 Group 0 interrupts are assumed to be handled by Secure EL1.
469
470 .. __: `platform-interrupt-controller-API.rst`
471 .. __: `interrupt-framework-design.rst`
472
Julius Wernerc51a2ec2018-08-28 14:45:43 -0700473- ``HANDLE_EA_EL3_FIRST``: When set to ``1``, External Aborts and SError
474 Interrupts will be always trapped in EL3 i.e. in BL31 at runtime. When set to
475 ``0`` (default), these exceptions will be trapped in the current exception
476 level (or in EL1 if the current exception level is EL0).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100477
Dan Handley610e7e12018-03-01 18:44:00 +0000478- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100479 software operations are required for CPUs to enter and exit coherency.
480 However, there exists newer systems where CPUs' entry to and exit from
481 coherency is managed in hardware. Such systems require software to only
482 initiate the operations, and the rest is managed in hardware, minimizing
Dan Handley610e7e12018-03-01 18:44:00 +0000483 active software management. In such systems, this boolean option enables
484 TF-A to carry out build and run-time optimizations during boot and power
485 management operations. This option defaults to 0 and if it is enabled,
486 then it implies ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100487
Jeenu Viswambharane834ee12018-04-27 15:17:03 +0100488 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
489 translation library (xlat tables v2) must be used; version 1 of translation
490 library is not supported.
491
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100492- ``JUNO_AARCH32_EL3_RUNTIME``: This build flag enables you to execute EL3
493 runtime software in AArch32 mode, which is required to run AArch32 on Juno.
494 By default this flag is set to '0'. Enabling this flag builds BL1 and BL2 in
495 AArch64 and facilitates the loading of ``SP_MIN`` and BL33 as AArch32 executable
496 images.
497
Soby Mathew13b16052017-08-31 11:49:32 +0100498- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
499 used for generating the PKCS keys and subsequent signing of the certificate.
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800500 It accepts 3 values viz. ``rsa``, ``rsa_1_5``, ``ecdsa``. The ``rsa_1_5`` is
Soby Mathew2fd70f62017-08-31 11:50:29 +0100501 the legacy PKCS#1 RSA 1.5 algorithm which is not TBBR compliant and is
502 retained only for compatibility. The default value of this flag is ``rsa``
503 which is the TBBR compliant PKCS#1 RSA 2.1 scheme.
Soby Mathew13b16052017-08-31 11:49:32 +0100504
Qixiang Xu1a1f2912017-11-09 13:56:29 +0800505- ``HASH_ALG``: This build flag enables the user to select the secure hash
506 algorithm. It accepts 3 values viz. ``sha256``, ``sha384``, ``sha512``.
507 The default value of this flag is ``sha256``.
508
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100509- ``LDFLAGS``: Extra user options appended to the linkers' command line in
510 addition to the one set by the build system.
511
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100512- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
513 output compiled into the build. This should be one of the following:
514
515 ::
516
517 0 (LOG_LEVEL_NONE)
Daniel Boulby86c6b072018-06-14 10:07:40 +0100518 10 (LOG_LEVEL_ERROR)
519 20 (LOG_LEVEL_NOTICE)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100520 30 (LOG_LEVEL_WARNING)
521 40 (LOG_LEVEL_INFO)
522 50 (LOG_LEVEL_VERBOSE)
523
524 All log output up to and including the log level is compiled into the build.
525 The default value is 40 in debug builds and 20 in release builds.
526
527- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
528 specifies the file that contains the Non-Trusted World private key in PEM
529 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
530
531- ``NS_BL2U``: Path to NS\_BL2U image in the host file system. This image is
532 optional. It is only needed if the platform makefile specifies that it
533 is required in order to build the ``fwu_fip`` target.
534
535- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
536 contents upon world switch. It can take either 0 (don't save and restore) or
537 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
538 wants the timer registers to be saved and restored.
539
540- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
541 the underlying hardware is not a full PL011 UART but a minimally compliant
542 generic UART, which is a subset of the PL011. The driver will not access
543 any register that is not part of the SBSA generic UART specification.
544 Default value is 0 (a full PL011 compliant UART is present).
545
Dan Handley610e7e12018-03-01 18:44:00 +0000546- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
547 must be subdirectory of any depth under ``plat/``, and must contain a
548 platform makefile named ``platform.mk``. For example, to build TF-A for the
549 Arm Juno board, select PLAT=juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100550
551- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
552 instead of the normal boot flow. When defined, it must specify the entry
553 point address for the preloaded BL33 image. This option is incompatible with
554 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
555 over ``PRELOADED_BL33_BASE``.
556
557- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
558 vector address can be programmed or is fixed on the platform. It can take
559 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
560 programmable reset address, it is expected that a CPU will start executing
561 code directly at the right address, both on a cold and warm reset. In this
562 case, there is no need to identify the entrypoint on boot and the boot path
563 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
564 does not need to be implemented in this case.
565
566- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
567 possible for the PSCI power-state parameter viz original and extended
568 State-ID formats. This flag if set to 1, configures the generic PSCI layer
569 to use the extended format. The default value of this flag is 0, which
570 means by default the original power-state format is used by the PSCI
571 implementation. This flag should be specified by the platform makefile
572 and it governs the return value of PSCI\_FEATURES API for CPU\_SUSPEND
Dan Handley610e7e12018-03-01 18:44:00 +0000573 smc function id. When this option is enabled on Arm platforms, the
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100574 option ``ARM_RECOM_STATE_ID_ENC`` needs to be set to 1 as well.
575
Jeenu Viswambharan9a7ce2f2018-04-04 16:07:11 +0100576- ``RAS_EXTENSION``: When set to ``1``, enable Armv8.2 RAS features. RAS features
577 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
578 or later CPUs.
579
580 When ``RAS_EXTENSION`` is set to ``1``, ``HANDLE_EA_EL3_FIRST`` must also be
581 set to ``1``.
582
583 This option is disabled by default.
584
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100585- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
586 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
587 entrypoint) or 1 (CPU reset to BL31 entrypoint).
588 The default value is 0.
589
Dan Handley610e7e12018-03-01 18:44:00 +0000590- ``RESET_TO_SP_MIN``: SP\_MIN is the minimal AArch32 Secure Payload provided
591 in TF-A. This flag configures SP\_MIN entrypoint as the CPU reset vector
592 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
593 entrypoint) or 1 (CPU reset to SP\_MIN entrypoint). The default value is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100594
595- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
596 file that contains the ROT private key in PEM format. If ``SAVE_KEYS=1``, this
597 file name will be used to save the key.
598
599- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
600 certificate generation tool to save the keys used to establish the Chain of
601 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
602
603- ``SCP_BL2``: Path to SCP\_BL2 image in the host file system. This image is optional.
604 If a SCP\_BL2 image is present then this option must be passed for the ``fip``
605 target.
606
607- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies the
608 file that contains the SCP\_BL2 private key in PEM format. If ``SAVE_KEYS=1``,
609 this file name will be used to save the key.
610
611- ``SCP_BL2U``: Path to SCP\_BL2U image in the host file system. This image is
612 optional. It is only needed if the platform makefile specifies that it
613 is required in order to build the ``fwu_fip`` target.
614
Jeenu Viswambharan04e3a7f2017-10-16 08:43:14 +0100615- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
616 Delegated Exception Interface to BL31 image. This defaults to ``0``.
617
618 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
619 set to ``1``.
620
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100621- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
622 isolated on separate memory pages. This is a trade-off between security and
623 memory usage. See "Isolating code and read-only data on separate memory
624 pages" section in `Firmware Design`_. This flag is disabled by default and
625 affects all BL images.
626
Antonio Nino Diaz35c8cfc2018-04-23 15:43:29 +0100627- ``SMCCC_MAJOR_VERSION``: Numeric value that indicates the major version of
628 the SMC Calling Convention that the Trusted Firmware supports. The only two
629 allowed values are 1 and 2, and it defaults to 1. The minor version is
630 determined using this value.
631
Dan Handley610e7e12018-03-01 18:44:00 +0000632- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
633 This build option is only valid if ``ARCH=aarch64``. The value should be
634 the path to the directory containing the SPD source, relative to
635 ``services/spd/``; the directory is expected to contain a makefile called
636 ``<spd-value>.mk``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100637
638- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
639 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
640 execution in BL1 just before handing over to BL31. At this point, all
641 firmware images have been loaded in memory, and the MMU and caches are
642 turned off. Refer to the "Debugging options" section for more details.
643
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100644- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
Etienne Carrieredc0fea72017-08-09 15:48:53 +0200645 secure interrupts (caught through the FIQ line). Platforms can enable
646 this directive if they need to handle such interruption. When enabled,
647 the FIQ are handled in monitor mode and non secure world is not allowed
648 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
649 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
650
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100651- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
652 Boot feature. When set to '1', BL1 and BL2 images include support to load
653 and verify the certificates and images in a FIP, and BL1 includes support
654 for the Firmware Update. The default value is '0'. Generation and inclusion
655 of certificates in the FIP and FWU\_FIP depends upon the value of the
656 ``GENERATE_COT`` option.
657
658 Note: This option depends on ``CREATE_KEYS`` to be enabled. If the keys
659 already exist in disk, they will be overwritten without further notice.
660
661- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
662 specifies the file that contains the Trusted World private key in PEM
663 format. If ``SAVE_KEYS=1``, this file name will be used to save the key.
664
665- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
666 synchronous, (see "Initializing a BL32 Image" section in
667 `Firmware Design`_). It can take the value 0 (BL32 is initialized using
668 synchronous method) or 1 (BL32 is initialized using asynchronous method).
669 Default is 0.
670
671- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
672 routing model which routes non-secure interrupts asynchronously from TSP
673 to EL3 causing immediate preemption of TSP. The EL3 is responsible
674 for saving and restoring the TSP context in this routing model. The
675 default routing model (when the value is 0) is to route non-secure
676 interrupts to TSP allowing it to save its context and hand over
677 synchronously to EL3 via an SMC.
678
Jeenu Viswambharan2f40f322018-01-11 14:30:22 +0000679 Note: when ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
680 must also be set to ``1``.
681
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100682- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
683 memory region in the BL memory map or not (see "Use of Coherent memory in
Dan Handley610e7e12018-03-01 18:44:00 +0000684 TF-A" section in `Firmware Design`_). It can take the value 1
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100685 (Coherent memory region is included) or 0 (Coherent memory region is
686 excluded). Default is 1.
687
688- ``V``: Verbose build. If assigned anything other than 0, the build commands
689 are printed. Default is 0.
690
Dan Handley610e7e12018-03-01 18:44:00 +0000691- ``VERSION_STRING``: String used in the log output for each TF-A image.
692 Defaults to a string formed by concatenating the version number, build type
693 and build string.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100694
695- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
696 the CPU after warm boot. This is applicable for platforms which do not
697 require interconnect programming to enable cache coherency (eg: single
698 cluster platforms). If this option is enabled, then warm boot path
699 enables D-caches immediately after enabling MMU. This option defaults to 0.
700
Dan Handley610e7e12018-03-01 18:44:00 +0000701Arm development platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100702^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
703
704- ``ARM_BL31_IN_DRAM``: Boolean option to select loading of BL31 in TZC secured
705 DRAM. By default, BL31 is in the secure SRAM. Set this flag to 1 to load
706 BL31 in TZC secured DRAM. If TSP is present, then setting this option also
707 sets the TSP location to DRAM and ignores the ``ARM_TSP_RAM_LOCATION`` build
708 flag.
709
710- ``ARM_BOARD_OPTIMISE_MEM``: Boolean option to enable or disable optimisation
711 of the memory reserved for each image. This affects the maximum size of each
712 BL image as well as the number of allocated memory regions and translation
713 tables. By default this flag is 0, which means it uses the default
Dan Handley610e7e12018-03-01 18:44:00 +0000714 unoptimised values for these macros. Arm development platforms that wish to
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100715 optimise memory usage need to set this flag to 1 and must override the
716 related macros.
717
718- ``ARM_CONFIG_CNTACR``: boolean option to unlock access to the ``CNTBase<N>``
719 frame registers by setting the ``CNTCTLBase.CNTACR<N>`` register bits. The
720 frame number ``<N>`` is defined by ``PLAT_ARM_NSTIMER_FRAME_ID``, which should
721 match the frame used by the Non-Secure image (normally the Linux kernel).
722 Default is true (access to the frame is allowed).
723
724- ``ARM_DISABLE_TRUSTED_WDOG``: boolean option to disable the Trusted Watchdog.
Dan Handley610e7e12018-03-01 18:44:00 +0000725 By default, Arm platforms use a watchdog to trigger a system reset in case
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100726 an error is encountered during the boot process (for example, when an image
727 could not be loaded or authenticated). The watchdog is enabled in the early
728 platform setup hook at BL1 and disabled in the BL1 prepare exit hook. The
729 Trusted Watchdog may be disabled at build time for testing or development
730 purposes.
731
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100732- ``ARM_LINUX_KERNEL_AS_BL33``: The Linux kernel expects registers x0-x3 to
733 have specific values at boot. This boolean option allows the Trusted Firmware
734 to have a Linux kernel image as BL33 by preparing the registers to these
735 values before jumping to BL33. This option defaults to 0 (disabled). For now,
736 it only supports AArch64 kernels. ``RESET_TO_BL31`` must be 1 when using it.
737 If this option is set to 1, ``ARM_PRELOADED_DTB_BASE`` must be set to the
738 location of a device tree blob (DTB) already loaded in memory. The Linux
739 Image address must be specified using the ``PRELOADED_BL33_BASE`` option.
740
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100741- ``ARM_RECOM_STATE_ID_ENC``: The PSCI1.0 specification recommends an encoding
742 for the construction of composite state-ID in the power-state parameter.
743 The existing PSCI clients currently do not support this encoding of
744 State-ID yet. Hence this flag is used to configure whether to use the
745 recommended State-ID encoding or not. The default value of this flag is 0,
746 in which case the platform is configured to expect NULL in the State-ID
747 field of power-state parameter.
748
749- ``ARM_ROTPK_LOCATION``: used when ``TRUSTED_BOARD_BOOT=1``. It specifies the
750 location of the ROTPK hash returned by the function ``plat_get_rotpk_info()``
Dan Handley610e7e12018-03-01 18:44:00 +0000751 for Arm platforms. Depending on the selected option, the proper private key
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100752 must be specified using the ``ROT_KEY`` option when building the Trusted
753 Firmware. This private key will be used by the certificate generation tool
754 to sign the BL2 and Trusted Key certificates. Available options for
755 ``ARM_ROTPK_LOCATION`` are:
756
757 - ``regs`` : return the ROTPK hash stored in the Trusted root-key storage
758 registers. The private key corresponding to this ROTPK hash is not
759 currently available.
760 - ``devel_rsa`` : return a development public key hash embedded in the BL1
761 and BL2 binaries. This hash has been obtained from the RSA public key
762 ``arm_rotpk_rsa.der``, located in ``plat/arm/board/common/rotpk``. To use
763 this option, ``arm_rotprivk_rsa.pem`` must be specified as ``ROT_KEY`` when
764 creating the certificates.
Qixiang Xu1c2aef12017-08-24 15:12:20 +0800765 - ``devel_ecdsa`` : return a development public key hash embedded in the BL1
766 and BL2 binaries. This hash has been obtained from the ECDSA public key
767 ``arm_rotpk_ecdsa.der``, located in ``plat/arm/board/common/rotpk``. To use
768 this option, ``arm_rotprivk_ecdsa.pem`` must be specified as ``ROT_KEY``
769 when creating the certificates.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100770
771- ``ARM_TSP_RAM_LOCATION``: location of the TSP binary. Options:
772
Qixiang Xuc7b12c52017-10-13 09:04:12 +0800773 - ``tsram`` : Trusted SRAM (default option when TBB is not enabled)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100774 - ``tdram`` : Trusted DRAM (if available)
John Tsichritzisee10e792018-06-06 09:38:10 +0100775 - ``dram`` : Secure region in DRAM (default option when TBB is enabled,
776 configured by the TrustZone controller)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100777
Dan Handley610e7e12018-03-01 18:44:00 +0000778- ``ARM_XLAT_TABLES_LIB_V1``: boolean option to compile TF-A with version 1
779 of the translation tables library instead of version 2. It is set to 0 by
780 default, which selects version 2.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100781
Dan Handley610e7e12018-03-01 18:44:00 +0000782- ``ARM_CRYPTOCELL_INTEG`` : bool option to enable TF-A to invoke Arm®
783 TrustZone® CryptoCell functionality for Trusted Board Boot on capable Arm
784 platforms. If this option is specified, then the path to the CryptoCell
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100785 SBROM library must be specified via ``CCSBROM_LIB_PATH`` flag.
786
Dan Handley610e7e12018-03-01 18:44:00 +0000787For a better understanding of these options, the Arm development platform memory
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100788map is explained in the `Firmware Design`_.
789
Dan Handley610e7e12018-03-01 18:44:00 +0000790Arm CSS platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100791^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
792
793- ``CSS_DETECT_PRE_1_7_0_SCP``: Boolean flag to detect SCP version
794 incompatibility. Version 1.7.0 of the SCP firmware made a non-backwards
795 compatible change to the MTL protocol, used for AP/SCP communication.
Dan Handley610e7e12018-03-01 18:44:00 +0000796 TF-A no longer supports earlier SCP versions. If this option is set to 1
797 then TF-A will detect if an earlier version is in use. Default is 1.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100798
799- ``CSS_LOAD_SCP_IMAGES``: Boolean flag, which when set, adds SCP\_BL2 and
800 SCP\_BL2U to the FIP and FWU\_FIP respectively, and enables them to be loaded
801 during boot. Default is 1.
802
Soby Mathew1ced6b82017-06-12 12:37:10 +0100803- ``CSS_USE_SCMI_SDS_DRIVER``: Boolean flag which selects SCMI/SDS drivers
804 instead of SCPI/BOM driver for communicating with the SCP during power
805 management operations and for SCP RAM Firmware transfer. If this option
806 is set to 1, then SCMI/SDS drivers will be used. Default is 0.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100807
Dan Handley610e7e12018-03-01 18:44:00 +0000808Arm FVP platform specific build options
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100809^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
810
811- ``FVP_CLUSTER_COUNT`` : Configures the cluster count to be used to
Dan Handley610e7e12018-03-01 18:44:00 +0000812 build the topology tree within TF-A. By default TF-A is configured for dual
813 cluster topology and this option can be used to override the default value.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100814
815- ``FVP_INTERCONNECT_DRIVER``: Selects the interconnect driver to be built. The
816 default interconnect driver depends on the value of ``FVP_CLUSTER_COUNT`` as
817 explained in the options below:
818
819 - ``FVP_CCI`` : The CCI driver is selected. This is the default
820 if 0 < ``FVP_CLUSTER_COUNT`` <= 2.
821 - ``FVP_CCN`` : The CCN driver is selected. This is the default
822 if ``FVP_CLUSTER_COUNT`` > 2.
823
Jeenu Viswambharan75421132018-01-31 14:52:08 +0000824- ``FVP_MAX_CPUS_PER_CLUSTER``: Sets the maximum number of CPUs implemented in
825 a single cluster. This option defaults to 4.
826
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +0000827- ``FVP_MAX_PE_PER_CPU``: Sets the maximum number of PEs implemented on any CPU
828 in the system. This option defaults to 1. Note that the build option
829 ``ARM_PLAT_MT`` doesn't have any effect on FVP platforms.
830
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100831- ``FVP_USE_GIC_DRIVER`` : Selects the GIC driver to be built. Options:
832
833 - ``FVP_GIC600`` : The GIC600 implementation of GICv3 is selected
834 - ``FVP_GICV2`` : The GICv2 only driver is selected
835 - ``FVP_GICV3`` : The GICv3 only driver is selected (default option)
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100836
837- ``FVP_USE_SP804_TIMER`` : Use the SP804 timer instead of the Generic Timer
838 for functions that wait for an arbitrary time length (udelay and mdelay).
839 The default value is 0.
840
Soby Mathewb1bf0442018-02-16 14:52:52 +0000841- ``FVP_HW_CONFIG_DTS`` : Specify the path to the DTS file to be compiled
842 to DTB and packaged in FIP as the HW_CONFIG. See `Firmware Design`_ for
843 details on HW_CONFIG. By default, this is initialized to a sensible DTS
844 file in ``fdts/`` folder depending on other build options. But some cases,
845 like shifted affinity format for MPIDR, cannot be detected at build time
846 and this option is needed to specify the appropriate DTS file.
847
848- ``FVP_HW_CONFIG`` : Specify the path to the HW_CONFIG blob to be packaged in
849 FIP. See `Firmware Design`_ for details on HW_CONFIG. This option is
850 similar to the ``FVP_HW_CONFIG_DTS`` option, but it directly specifies the
851 HW_CONFIG blob instead of the DTS file. This option is useful to override
852 the default HW_CONFIG selected by the build system.
853
Summer Qin13b95c22018-03-02 15:51:14 +0800854ARM JUNO platform specific build options
855^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
856
857- ``JUNO_TZMP1`` : Boolean option to configure Juno to be used for TrustZone
858 Media Protection (TZ-MP1). Default value of this flag is 0.
859
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100860Debugging options
861~~~~~~~~~~~~~~~~~
862
863To compile a debug version and make the build more verbose use
864
865::
866
867 make PLAT=<platform> DEBUG=1 V=1 all
868
869AArch64 GCC uses DWARF version 4 debugging symbols by default. Some tools (for
870example DS-5) might not support this and may need an older version of DWARF
871symbols to be emitted by GCC. This can be achieved by using the
872``-gdwarf-<version>`` flag, with the version being set to 2 or 3. Setting the
873version to 2 is recommended for DS-5 versions older than 5.16.
874
875When debugging logic problems it might also be useful to disable all compiler
876optimizations by using ``-O0``.
877
878NOTE: Using ``-O0`` could cause output images to be larger and base addresses
Dan Handley610e7e12018-03-01 18:44:00 +0000879might need to be recalculated (see the **Memory layout on Arm development
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100880platforms** section in the `Firmware Design`_).
881
882Extra debug options can be passed to the build system by setting ``CFLAGS`` or
883``LDFLAGS``:
884
885.. code:: makefile
886
887 CFLAGS='-O0 -gdwarf-2' \
888 make PLAT=<platform> DEBUG=1 V=1 all
889
890Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
891ignored as the linker is called directly.
892
893It is also possible to introduce an infinite loop to help in debugging the
Dan Handley610e7e12018-03-01 18:44:00 +0000894post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
895``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the `Summary of build options`_
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100896section. In this case, the developer may take control of the target using a
897debugger when indicated by the console output. When using DS-5, the following
898commands can be used:
899
900::
901
902 # Stop target execution
903 interrupt
904
905 #
906 # Prepare your debugging environment, e.g. set breakpoints
907 #
908
909 # Jump over the debug loop
910 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
911
912 # Resume execution
913 continue
914
915Building the Test Secure Payload
916~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
917
918The TSP is coupled with a companion runtime service in the BL31 firmware,
919called the TSPD. Therefore, if you intend to use the TSP, the BL31 image
920must be recompiled as well. For more information on SPs and SPDs, see the
921`Secure-EL1 Payloads and Dispatchers`_ section in the `Firmware Design`_.
922
Dan Handley610e7e12018-03-01 18:44:00 +0000923First clean the TF-A build directory to get rid of any previous BL31 binary.
924Then to build the TSP image use:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100925
926::
927
928 make PLAT=<platform> SPD=tspd all
929
930An additional boot loader binary file is created in the ``build`` directory:
931
932::
933
934 build/<platform>/<build-type>/bl32.bin
935
936Checking source code style
937~~~~~~~~~~~~~~~~~~~~~~~~~~
938
939When making changes to the source for submission to the project, the source
940must be in compliance with the Linux style guide, and to assist with this check
941the project Makefile contains two targets, which both utilise the
942``checkpatch.pl`` script that ships with the Linux source tree.
943
Joel Huttonfe027712018-03-19 11:59:57 +0000944To check the entire source tree, you must first download copies of
945``checkpatch.pl``, ``spelling.txt`` and ``const_structs.checkpatch`` available
946in the `Linux master tree`_ scripts directory, then set the ``CHECKPATCH``
947environment variable to point to ``checkpatch.pl`` (with the other 2 files in
John Tsichritzisee10e792018-06-06 09:38:10 +0100948the same directory) and build the target checkcodebase:
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100949
950::
951
952 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkcodebase
953
954To just check the style on the files that differ between your local branch and
955the remote master, use:
956
957::
958
959 make CHECKPATCH=<path-to-linux>/linux/scripts/checkpatch.pl checkpatch
960
961If you wish to check your patch against something other than the remote master,
962set the ``BASE_COMMIT`` variable to your desired branch. By default, ``BASE_COMMIT``
963is set to ``origin/master``.
964
965Building and using the FIP tool
966~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
967
Dan Handley610e7e12018-03-01 18:44:00 +0000968Firmware Image Package (FIP) is a packaging format used by TF-A to package
969firmware images in a single binary. The number and type of images that should
970be packed in a FIP is platform specific and may include TF-A images and other
971firmware images required by the platform. For example, most platforms require
972a BL33 image which corresponds to the normal world bootloader (e.g. UEFI or
973U-Boot).
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100974
Dan Handley610e7e12018-03-01 18:44:00 +0000975The TF-A build system provides the make target ``fip`` to create a FIP file
976for the specified platform using the FIP creation tool included in the TF-A
977project. Examples below show how to build a FIP file for FVP, packaging TF-A
978and BL33 images.
Douglas Raillardd7c21b72017-06-28 15:23:03 +0100979
980For AArch64:
981
982::
983
984 make PLAT=fvp BL33=<path/to/bl33.bin> fip
985
986For AArch32:
987
988::
989
990 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=<path/to/bl33.bin> fip
991
992Note that AArch32 support for Normal world boot loader (BL33), like U-boot or
993UEFI, on FVP is not available upstream. Hence custom solutions are required to
994allow Linux boot on FVP. These instructions assume such a custom boot loader
995(BL33) is available.
996
997The resulting FIP may be found in:
998
999::
1000
1001 build/fvp/<build-type>/fip.bin
1002
1003For advanced operations on FIP files, it is also possible to independently build
1004the tool and create or modify FIPs using this tool. To do this, follow these
1005steps:
1006
1007It is recommended to remove old artifacts before building the tool:
1008
1009::
1010
1011 make -C tools/fiptool clean
1012
1013Build the tool:
1014
1015::
1016
1017 make [DEBUG=1] [V=1] fiptool
1018
1019The tool binary can be located in:
1020
1021::
1022
1023 ./tools/fiptool/fiptool
1024
1025Invoking the tool with ``--help`` will print a help message with all available
1026options.
1027
1028Example 1: create a new Firmware package ``fip.bin`` that contains BL2 and BL31:
1029
1030::
1031
1032 ./tools/fiptool/fiptool create \
1033 --tb-fw build/<platform>/<build-type>/bl2.bin \
1034 --soc-fw build/<platform>/<build-type>/bl31.bin \
1035 fip.bin
1036
1037Example 2: view the contents of an existing Firmware package:
1038
1039::
1040
1041 ./tools/fiptool/fiptool info <path-to>/fip.bin
1042
1043Example 3: update the entries of an existing Firmware package:
1044
1045::
1046
1047 # Change the BL2 from Debug to Release version
1048 ./tools/fiptool/fiptool update \
1049 --tb-fw build/<platform>/release/bl2.bin \
1050 build/<platform>/debug/fip.bin
1051
1052Example 4: unpack all entries from an existing Firmware package:
1053
1054::
1055
1056 # Images will be unpacked to the working directory
1057 ./tools/fiptool/fiptool unpack <path-to>/fip.bin
1058
1059Example 5: remove an entry from an existing Firmware package:
1060
1061::
1062
1063 ./tools/fiptool/fiptool remove \
1064 --tb-fw build/<platform>/debug/fip.bin
1065
1066Note that if the destination FIP file exists, the create, update and
1067remove operations will automatically overwrite it.
1068
1069The unpack operation will fail if the images already exist at the
1070destination. In that case, use -f or --force to continue.
1071
1072More information about FIP can be found in the `Firmware Design`_ document.
1073
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001074Building FIP images with support for Trusted Board Boot
1075~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1076
1077Trusted Board Boot primarily consists of the following two features:
1078
1079- Image Authentication, described in `Trusted Board Boot`_, and
1080- Firmware Update, described in `Firmware Update`_
1081
1082The following steps should be followed to build FIP and (optionally) FWU\_FIP
1083images with support for these features:
1084
1085#. Fulfill the dependencies of the ``mbedtls`` cryptographic and image parser
1086 modules by checking out a recent version of the `mbed TLS Repository`_. It
Dan Handley610e7e12018-03-01 18:44:00 +00001087 is important to use a version that is compatible with TF-A and fixes any
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001088 known security vulnerabilities. See `mbed TLS Security Center`_ for more
Dan Handley610e7e12018-03-01 18:44:00 +00001089 information. The latest version of TF-A is tested with tag
David Cunado05845bf2017-12-19 16:33:25 +00001090 ``mbedtls-2.12.0``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001091
1092 The ``drivers/auth/mbedtls/mbedtls_*.mk`` files contain the list of mbed TLS
1093 source files the modules depend upon.
1094 ``include/drivers/auth/mbedtls/mbedtls_config.h`` contains the configuration
1095 options required to build the mbed TLS sources.
1096
1097 Note that the mbed TLS library is licensed under the Apache version 2.0
Dan Handley610e7e12018-03-01 18:44:00 +00001098 license. Using mbed TLS source code will affect the licensing of TF-A
1099 binaries that are built using this library.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001100
1101#. To build the FIP image, ensure the following command line variables are set
Dan Handley610e7e12018-03-01 18:44:00 +00001102 while invoking ``make`` to build TF-A:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001103
1104 - ``MBEDTLS_DIR=<path of the directory containing mbed TLS sources>``
1105 - ``TRUSTED_BOARD_BOOT=1``
1106 - ``GENERATE_COT=1``
1107
Dan Handley610e7e12018-03-01 18:44:00 +00001108 In the case of Arm platforms, the location of the ROTPK hash must also be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001109 specified at build time. Two locations are currently supported (see
1110 ``ARM_ROTPK_LOCATION`` build option):
1111
1112 - ``ARM_ROTPK_LOCATION=regs``: the ROTPK hash is obtained from the Trusted
1113 root-key storage registers present in the platform. On Juno, this
1114 registers are read-only. On FVP Base and Cortex models, the registers
1115 are read-only, but the value can be specified using the command line
1116 option ``bp.trusted_key_storage.public_key`` when launching the model.
1117 On both Juno and FVP models, the default value corresponds to an
1118 ECDSA-SECP256R1 public key hash, whose private part is not currently
1119 available.
1120
1121 - ``ARM_ROTPK_LOCATION=devel_rsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001122 in the Arm platform port. The private/public RSA key pair may be
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001123 found in ``plat/arm/board/common/rotpk``.
1124
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001125 - ``ARM_ROTPK_LOCATION=devel_ecdsa``: use the ROTPK hash that is hardcoded
Dan Handley610e7e12018-03-01 18:44:00 +00001126 in the Arm platform port. The private/public ECDSA key pair may be
Qixiang Xu1c2aef12017-08-24 15:12:20 +08001127 found in ``plat/arm/board/common/rotpk``.
1128
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001129 Example of command line using RSA development keys:
1130
1131 ::
1132
1133 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1134 make PLAT=<platform> TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1135 ARM_ROTPK_LOCATION=devel_rsa \
1136 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1137 BL33=<path-to>/<bl33_image> \
1138 all fip
1139
1140 The result of this build will be the bl1.bin and the fip.bin binaries. This
1141 FIP will include the certificates corresponding to the Chain of Trust
1142 described in the TBBR-client document. These certificates can also be found
1143 in the output build directory.
1144
1145#. The optional FWU\_FIP contains any additional images to be loaded from
1146 Non-Volatile storage during the `Firmware Update`_ process. To build the
1147 FWU\_FIP, any FWU images required by the platform must be specified on the
Dan Handley610e7e12018-03-01 18:44:00 +00001148 command line. On Arm development platforms like Juno, these are:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001149
1150 - NS\_BL2U. The AP non-secure Firmware Updater image.
1151 - SCP\_BL2U. The SCP Firmware Update Configuration image.
1152
1153 Example of Juno command line for generating both ``fwu`` and ``fwu_fip``
1154 targets using RSA development:
1155
1156 ::
1157
1158 MBEDTLS_DIR=<path of the directory containing mbed TLS sources> \
1159 make PLAT=juno TRUSTED_BOARD_BOOT=1 GENERATE_COT=1 \
1160 ARM_ROTPK_LOCATION=devel_rsa \
1161 ROT_KEY=plat/arm/board/common/rotpk/arm_rotprivk_rsa.pem \
1162 BL33=<path-to>/<bl33_image> \
1163 SCP_BL2=<path-to>/<scp_bl2_image> \
1164 SCP_BL2U=<path-to>/<scp_bl2u_image> \
1165 NS_BL2U=<path-to>/<ns_bl2u_image> \
1166 all fip fwu_fip
1167
1168 Note: The BL2U image will be built by default and added to the FWU\_FIP.
1169 The user may override this by adding ``BL2U=<path-to>/<bl2u_image>``
1170 to the command line above.
1171
1172 Note: Building and installing the non-secure and SCP FWU images (NS\_BL1U,
1173 NS\_BL2U and SCP\_BL2U) is outside the scope of this document.
1174
1175 The result of this build will be bl1.bin, fip.bin and fwu\_fip.bin binaries.
1176 Both the FIP and FWU\_FIP will include the certificates corresponding to the
1177 Chain of Trust described in the TBBR-client document. These certificates
1178 can also be found in the output build directory.
1179
1180Building the Certificate Generation Tool
1181~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1182
Dan Handley610e7e12018-03-01 18:44:00 +00001183The ``cert_create`` tool is built as part of the TF-A build process when the
1184``fip`` make target is specified and TBB is enabled (as described in the
1185previous section), but it can also be built separately with the following
1186command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001187
1188::
1189
1190 make PLAT=<platform> [DEBUG=1] [V=1] certtool
1191
Antonio Nino Diazd8d734c2018-09-25 09:41:08 +01001192For platforms that require their own IDs in certificate files, the generic
1193'cert\_create' tool can be built with the following command:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001194
1195::
1196
Antonio Nino Diazd8d734c2018-09-25 09:41:08 +01001197 make USE_TBBR_DEFS=0 [DEBUG=1] [V=1] certtool
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001198
1199``DEBUG=1`` builds the tool in debug mode. ``V=1`` makes the build process more
1200verbose. The following command should be used to obtain help about the tool:
1201
1202::
1203
1204 ./tools/cert_create/cert_create -h
1205
1206Building a FIP for Juno and FVP
1207-------------------------------
1208
1209This section provides Juno and FVP specific instructions to build Trusted
1210Firmware, obtain the additional required firmware, and pack it all together in
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001211a single FIP binary. It assumes that a `Linaro Release`_ has been installed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001212
David Cunadob2de0992017-06-29 12:01:33 +01001213Note: Pre-built binaries for AArch32 are available from Linaro Release 16.12
1214onwards. Before that release, pre-built binaries are only available for AArch64.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001215
Joel Huttonfe027712018-03-19 11:59:57 +00001216Note: Follow the full instructions for one platform before switching to a
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001217different one. Mixing instructions for different platforms may result in
1218corrupted binaries.
1219
Joel Huttonfe027712018-03-19 11:59:57 +00001220Note: The uboot image downloaded by the Linaro workspace script does not always
1221match the uboot image packaged as BL33 in the corresponding fip file. It is
1222recommended to use the version that is packaged in the fip file using the
1223instructions below.
1224
Soby Mathewecd94ad2018-05-09 13:59:29 +01001225Note: For the FVP, the kernel FDT is packaged in FIP during build and loaded
1226by the firmware at runtime. See `Obtaining the Flattened Device Trees`_
1227section for more info on selecting the right FDT to use.
1228
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001229#. Clean the working directory
1230
1231 ::
1232
1233 make realclean
1234
1235#. Obtain SCP\_BL2 (Juno) and BL33 (all platforms)
1236
1237 Use the fiptool to extract the SCP\_BL2 and BL33 images from the FIP
1238 package included in the Linaro release:
1239
1240 ::
1241
1242 # Build the fiptool
1243 make [DEBUG=1] [V=1] fiptool
1244
1245 # Unpack firmware images from Linaro FIP
1246 ./tools/fiptool/fiptool unpack \
1247 <path/to/linaro/release>/fip.bin
1248
1249 The unpack operation will result in a set of binary images extracted to the
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001250 current working directory. The SCP\_BL2 image corresponds to
1251 ``scp-fw.bin`` and BL33 corresponds to ``nt-fw.bin``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001252
Joel Huttonfe027712018-03-19 11:59:57 +00001253 Note: The fiptool will complain if the images to be unpacked already
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001254 exist in the current directory. If that is the case, either delete those
1255 files or use the ``--force`` option to overwrite.
1256
Joel Huttonfe027712018-03-19 11:59:57 +00001257 Note: For AArch32, the instructions below assume that nt-fw.bin is a custom
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001258 Normal world boot loader that supports AArch32.
1259
Dan Handley610e7e12018-03-01 18:44:00 +00001260#. Build TF-A images and create a new FIP for FVP
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001261
1262 ::
1263
1264 # AArch64
1265 make PLAT=fvp BL33=nt-fw.bin all fip
1266
1267 # AArch32
1268 make PLAT=fvp ARCH=aarch32 AARCH32_SP=sp_min BL33=nt-fw.bin all fip
1269
Dan Handley610e7e12018-03-01 18:44:00 +00001270#. Build TF-A images and create a new FIP for Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001271
1272 For AArch64:
1273
1274 Building for AArch64 on Juno simply requires the addition of ``SCP_BL2``
1275 as a build parameter.
1276
1277 ::
1278
1279 make PLAT=juno all fip \
1280 BL33=<path-to-juno-oe-uboot>/SOFTWARE/bl33-uboot.bin \
1281 SCP_BL2=<path-to-juno-busybox-uboot>/SOFTWARE/scp_bl2.bin
1282
1283 For AArch32:
1284
1285 Hardware restrictions on Juno prevent cold reset into AArch32 execution mode,
1286 therefore BL1 and BL2 must be compiled for AArch64, and BL32 is compiled
1287 separately for AArch32.
1288
1289 - Before building BL32, the environment variable ``CROSS_COMPILE`` must point
1290 to the AArch32 Linaro cross compiler.
1291
1292 ::
1293
1294 export CROSS_COMPILE=<path-to-aarch32-gcc>/bin/arm-linux-gnueabihf-
1295
1296 - Build BL32 in AArch32.
1297
1298 ::
1299
1300 make ARCH=aarch32 PLAT=juno AARCH32_SP=sp_min \
1301 RESET_TO_SP_MIN=1 JUNO_AARCH32_EL3_RUNTIME=1 bl32
1302
1303 - Before building BL1 and BL2, the environment variable ``CROSS_COMPILE``
1304 must point to the AArch64 Linaro cross compiler.
1305
1306 ::
1307
1308 export CROSS_COMPILE=<path-to-aarch64-gcc>/bin/aarch64-linux-gnu-
1309
1310 - The following parameters should be used to build BL1 and BL2 in AArch64
1311 and point to the BL32 file.
1312
1313 ::
1314
1315 make ARCH=aarch64 PLAT=juno LOAD_IMAGE_V2=1 JUNO_AARCH32_EL3_RUNTIME=1 \
1316 BL33=<path-to-juno32-oe-uboot>/SOFTWARE/bl33-uboot.bin \
Soby Mathewbf169232017-11-14 14:10:10 +00001317 SCP_BL2=<path-to-juno32-oe-uboot>/SOFTWARE/scp_bl2.bin \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001318 BL32=<path-to-bl32>/bl32.bin all fip
1319
1320The resulting BL1 and FIP images may be found in:
1321
1322::
1323
1324 # Juno
1325 ./build/juno/release/bl1.bin
1326 ./build/juno/release/fip.bin
1327
1328 # FVP
1329 ./build/fvp/release/bl1.bin
1330 ./build/fvp/release/fip.bin
1331
Roberto Vargas096f3a02017-10-17 10:19:00 +01001332
1333Booting Firmware Update images
1334-------------------------------------
1335
1336When Firmware Update (FWU) is enabled there are at least 2 new images
1337that have to be loaded, the Non-Secure FWU ROM (NS-BL1U), and the
1338FWU FIP.
1339
1340Juno
1341~~~~
1342
1343The new images must be programmed in flash memory by adding
1344an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1345on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1346Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1347programming" for more information. User should ensure these do not
1348overlap with any other entries in the file.
1349
1350::
1351
1352 NOR10UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1353 NOR10ADDRESS: 0x00400000 ;Image Flash Address [ns_bl2u_base_address]
1354 NOR10FILE: \SOFTWARE\fwu_fip.bin ;Image File Name
1355 NOR10LOAD: 00000000 ;Image Load Address
1356 NOR10ENTRY: 00000000 ;Image Entry Point
1357
1358 NOR11UPDATE: AUTO ;Image Update:NONE/AUTO/FORCE
1359 NOR11ADDRESS: 0x03EB8000 ;Image Flash Address [ns_bl1u_base_address]
1360 NOR11FILE: \SOFTWARE\ns_bl1u.bin ;Image File Name
1361 NOR11LOAD: 00000000 ;Image Load Address
1362
1363The address ns_bl1u_base_address is the value of NS_BL1U_BASE - 0x8000000.
1364In the same way, the address ns_bl2u_base_address is the value of
1365NS_BL2U_BASE - 0x8000000.
1366
1367FVP
1368~~~
1369
1370The additional fip images must be loaded with:
1371
1372::
1373
1374 --data cluster0.cpu0="<path_to>/ns_bl1u.bin"@0x0beb8000 [ns_bl1u_base_address]
1375 --data cluster0.cpu0="<path_to>/fwu_fip.bin"@0x08400000 [ns_bl2u_base_address]
1376
1377The address ns_bl1u_base_address is the value of NS_BL1U_BASE.
1378In the same way, the address ns_bl2u_base_address is the value of
1379NS_BL2U_BASE.
1380
1381
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001382EL3 payloads alternative boot flow
1383----------------------------------
1384
1385On a pre-production system, the ability to execute arbitrary, bare-metal code at
1386the highest exception level is required. It allows full, direct access to the
1387hardware, for example to run silicon soak tests.
1388
1389Although it is possible to implement some baremetal secure firmware from
1390scratch, this is a complex task on some platforms, depending on the level of
1391configuration required to put the system in the expected state.
1392
1393Rather than booting a baremetal application, a possible compromise is to boot
Dan Handley610e7e12018-03-01 18:44:00 +00001394``EL3 payloads`` through TF-A instead. This is implemented as an alternative
1395boot flow, where a modified BL2 boots an EL3 payload, instead of loading the
1396other BL images and passing control to BL31. It reduces the complexity of
1397developing EL3 baremetal code by:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001398
1399- putting the system into a known architectural state;
1400- taking care of platform secure world initialization;
1401- loading the SCP\_BL2 image if required by the platform.
1402
Dan Handley610e7e12018-03-01 18:44:00 +00001403When booting an EL3 payload on Arm standard platforms, the configuration of the
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001404TrustZone controller is simplified such that only region 0 is enabled and is
1405configured to permit secure access only. This gives full access to the whole
1406DRAM to the EL3 payload.
1407
1408The system is left in the same state as when entering BL31 in the default boot
1409flow. In particular:
1410
1411- Running in EL3;
1412- Current state is AArch64;
1413- Little-endian data access;
1414- All exceptions disabled;
1415- MMU disabled;
1416- Caches disabled.
1417
1418Booting an EL3 payload
1419~~~~~~~~~~~~~~~~~~~~~~
1420
1421The EL3 payload image is a standalone image and is not part of the FIP. It is
Dan Handley610e7e12018-03-01 18:44:00 +00001422not loaded by TF-A. Therefore, there are 2 possible scenarios:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001423
1424- The EL3 payload may reside in non-volatile memory (NVM) and execute in
1425 place. In this case, booting it is just a matter of specifying the right
Dan Handley610e7e12018-03-01 18:44:00 +00001426 address in NVM through ``EL3_PAYLOAD_BASE`` when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001427
1428- The EL3 payload needs to be loaded in volatile memory (e.g. DRAM) at
1429 run-time.
1430
1431To help in the latter scenario, the ``SPIN_ON_BL1_EXIT=1`` build option can be
1432used. The infinite loop that it introduces in BL1 stops execution at the right
1433moment for a debugger to take control of the target and load the payload (for
1434example, over JTAG).
1435
1436It is expected that this loading method will work in most cases, as a debugger
1437connection is usually available in a pre-production system. The user is free to
1438use any other platform-specific mechanism to load the EL3 payload, though.
1439
1440Booting an EL3 payload on FVP
1441^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1442
1443The EL3 payloads boot flow requires the CPU's mailbox to be cleared at reset for
1444the secondary CPUs holding pen to work properly. Unfortunately, its reset value
1445is undefined on the FVP platform and the FVP platform code doesn't clear it.
1446Therefore, one must modify the way the model is normally invoked in order to
1447clear the mailbox at start-up.
1448
1449One way to do that is to create an 8-byte file containing all zero bytes using
1450the following command:
1451
1452::
1453
1454 dd if=/dev/zero of=mailbox.dat bs=1 count=8
1455
1456and pre-load it into the FVP memory at the mailbox address (i.e. ``0x04000000``)
1457using the following model parameters:
1458
1459::
1460
1461 --data cluster0.cpu0=mailbox.dat@0x04000000 [Base FVPs]
1462 --data=mailbox.dat@0x04000000 [Foundation FVP]
1463
1464To provide the model with the EL3 payload image, the following methods may be
1465used:
1466
1467#. If the EL3 payload is able to execute in place, it may be programmed into
1468 flash memory. On Base Cortex and AEM FVPs, the following model parameter
1469 loads it at the base address of the NOR FLASH1 (the NOR FLASH0 is already
1470 used for the FIP):
1471
1472 ::
1473
1474 -C bp.flashloader1.fname="/path/to/el3-payload"
1475
1476 On Foundation FVP, there is no flash loader component and the EL3 payload
1477 may be programmed anywhere in flash using method 3 below.
1478
1479#. When using the ``SPIN_ON_BL1_EXIT=1`` loading method, the following DS-5
1480 command may be used to load the EL3 payload ELF image over JTAG:
1481
1482 ::
1483
1484 load /path/to/el3-payload.elf
1485
1486#. The EL3 payload may be pre-loaded in volatile memory using the following
1487 model parameters:
1488
1489 ::
1490
1491 --data cluster0.cpu0="/path/to/el3-payload"@address [Base FVPs]
1492 --data="/path/to/el3-payload"@address [Foundation FVP]
1493
1494 The address provided to the FVP must match the ``EL3_PAYLOAD_BASE`` address
Dan Handley610e7e12018-03-01 18:44:00 +00001495 used when building TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001496
1497Booting an EL3 payload on Juno
1498^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1499
1500If the EL3 payload is able to execute in place, it may be programmed in flash
1501memory by adding an entry in the ``SITE1/HBI0262x/images.txt`` configuration file
1502on the Juno SD card (where ``x`` depends on the revision of the Juno board).
1503Refer to the `Juno Getting Started Guide`_, section 2.3 "Flash memory
1504programming" for more information.
1505
1506Alternatively, the same DS-5 command mentioned in the FVP section above can
1507be used to load the EL3 payload's ELF file over JTAG on Juno.
1508
1509Preloaded BL33 alternative boot flow
1510------------------------------------
1511
1512Some platforms have the ability to preload BL33 into memory instead of relying
Dan Handley610e7e12018-03-01 18:44:00 +00001513on TF-A to load it. This may simplify packaging of the normal world code and
1514improve performance in a development environment. When secure world cold boot
1515is complete, TF-A simply jumps to a BL33 base address provided at build time.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001516
1517For this option to be used, the ``PRELOADED_BL33_BASE`` build option has to be
Dan Handley610e7e12018-03-01 18:44:00 +00001518used when compiling TF-A. For example, the following command will create a FIP
1519without a BL33 and prepare to jump to a BL33 image loaded at address
15200x80000000:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001521
1522::
1523
1524 make PRELOADED_BL33_BASE=0x80000000 PLAT=fvp all fip
1525
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001526Boot of a preloaded kernel image on Base FVP
1527~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001528
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001529The following example uses a simplified boot flow by directly jumping from the
1530TF-A to the Linux kernel, which will use a ramdisk as filesystem. This can be
1531useful if both the kernel and the device tree blob (DTB) are already present in
1532memory (like in FVP).
1533
1534For example, if the kernel is loaded at ``0x80080000`` and the DTB is loaded at
1535address ``0x82000000``, the firmware can be built like this:
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001536
1537::
1538
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001539 CROSS_COMPILE=aarch64-linux-gnu- \
1540 make PLAT=fvp DEBUG=1 \
1541 RESET_TO_BL31=1 \
1542 ARM_LINUX_KERNEL_AS_BL33=1 \
1543 PRELOADED_BL33_BASE=0x80080000 \
1544 ARM_PRELOADED_DTB_BASE=0x82000000 \
1545 all fip
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001546
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001547Now, it is needed to modify the DTB so that the kernel knows the address of the
1548ramdisk. The following script generates a patched DTB from the provided one,
1549assuming that the ramdisk is loaded at address ``0x84000000``. Note that this
1550script assumes that the user is using a ramdisk image prepared for U-Boot, like
1551the ones provided by Linaro. If using a ramdisk without this header,the ``0x40``
1552offset in ``INITRD_START`` has to be removed.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001553
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001554.. code:: bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001555
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001556 #!/bin/bash
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001557
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001558 # Path to the input DTB
1559 KERNEL_DTB=<path-to>/<fdt>
1560 # Path to the output DTB
1561 PATCHED_KERNEL_DTB=<path-to>/<patched-fdt>
1562 # Base address of the ramdisk
1563 INITRD_BASE=0x84000000
1564 # Path to the ramdisk
1565 INITRD=<path-to>/<ramdisk.img>
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001566
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001567 # Skip uboot header (64 bytes)
1568 INITRD_START=$(printf "0x%x" $((${INITRD_BASE} + 0x40)) )
1569 INITRD_SIZE=$(stat -Lc %s ${INITRD})
1570 INITRD_END=$(printf "0x%x" $((${INITRD_BASE} + ${INITRD_SIZE})) )
1571
1572 CHOSEN_NODE=$(echo \
1573 "/ { \
1574 chosen { \
1575 linux,initrd-start = <${INITRD_START}>; \
1576 linux,initrd-end = <${INITRD_END}>; \
1577 }; \
1578 };")
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001579
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001580 echo $(dtc -O dts -I dtb ${KERNEL_DTB}) ${CHOSEN_NODE} | \
1581 dtc -O dtb -o ${PATCHED_KERNEL_DTB} -
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001582
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001583And the FVP binary can be run with the following command:
1584
1585::
1586
1587 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1588 -C pctl.startup=0.0.0.0 \
1589 -C bp.secure_memory=1 \
1590 -C cluster0.NUM_CORES=4 \
1591 -C cluster1.NUM_CORES=4 \
1592 -C cache_state_modelled=1 \
1593 -C cluster0.cpu0.RVBAR=0x04020000 \
1594 -C cluster0.cpu1.RVBAR=0x04020000 \
1595 -C cluster0.cpu2.RVBAR=0x04020000 \
1596 -C cluster0.cpu3.RVBAR=0x04020000 \
1597 -C cluster1.cpu0.RVBAR=0x04020000 \
1598 -C cluster1.cpu1.RVBAR=0x04020000 \
1599 -C cluster1.cpu2.RVBAR=0x04020000 \
1600 -C cluster1.cpu3.RVBAR=0x04020000 \
1601 --data cluster0.cpu0="<path-to>/bl31.bin"@0x04020000 \
1602 --data cluster0.cpu0="<path-to>/<patched-fdt>"@0x82000000 \
1603 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
1604 --data cluster0.cpu0="<path-to>/<ramdisk.img>"@0x84000000
1605
1606Boot of a preloaded kernel image on Juno
1607~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001608
Antonio Nino Diazb1881552018-05-14 09:12:34 +01001609The Trusted Firmware must be compiled in a similar way as for FVP explained
1610above. The process to load binaries to memory is the one explained in
1611`Booting an EL3 payload on Juno`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001612
1613Running the software on FVP
1614---------------------------
1615
David Cunado7c032642018-03-12 18:47:05 +00001616The latest version of the AArch64 build of TF-A has been tested on the following
1617Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1618(64-bit host machine only).
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001619
David Cunado05845bf2017-12-19 16:33:25 +00001620NOTE: Unless otherwise stated, the model version is Version 11.4 Build 37.
David Cunado124415e2017-06-27 17:31:12 +01001621
David Cunado05845bf2017-12-19 16:33:25 +00001622- ``FVP_Base_Aresx4``
1623- ``FVP_Base_AEMv8A-AEMv8A``
1624- ``FVP_Base_AEMv8A-AEMv8A-AEMv8A-AEMv8A-CCN502``
1625- ``FVP_Base_AEMv8A-AEMv8A``
1626- ``FVP_Base_RevC-2xAEMv8A``
1627- ``FVP_Base_Cortex-A32x4``
David Cunado124415e2017-06-27 17:31:12 +01001628- ``FVP_Base_Cortex-A35x4``
1629- ``FVP_Base_Cortex-A53x4``
David Cunado05845bf2017-12-19 16:33:25 +00001630- ``FVP_Base_Cortex-A55x4+Cortex-A75x4``
1631- ``FVP_Base_Cortex-A55x4``
David Cunado124415e2017-06-27 17:31:12 +01001632- ``FVP_Base_Cortex-A57x4-A53x4``
1633- ``FVP_Base_Cortex-A57x4``
1634- ``FVP_Base_Cortex-A72x4-A53x4``
1635- ``FVP_Base_Cortex-A72x4``
1636- ``FVP_Base_Cortex-A73x4-A53x4``
1637- ``FVP_Base_Cortex-A73x4``
David Cunado05845bf2017-12-19 16:33:25 +00001638- ``FVP_Base_Cortex-A75x4``
1639- ``FVP_Base_Cortex-A76x4``
1640- ``FVP_CSS_SGI-575`` (Version 11.3 build 40)
1641- ``Foundation_Platform``
David Cunado7c032642018-03-12 18:47:05 +00001642
1643The latest version of the AArch32 build of TF-A has been tested on the following
1644Arm FVPs without shifted affinities, and that do not support threaded CPU cores
1645(64-bit host machine only).
1646
1647- ``FVP_Base_AEMv8A-AEMv8A``
David Cunado124415e2017-06-27 17:31:12 +01001648- ``FVP_Base_Cortex-A32x4``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001649
David Cunado7c032642018-03-12 18:47:05 +00001650NOTE: The ``FVP_Base_RevC-2xAEMv8A`` FVP only supports shifted affinities, which
1651is not compatible with legacy GIC configurations. Therefore this FVP does not
1652support these legacy GIC configurations.
1653
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001654NOTE: The build numbers quoted above are those reported by launching the FVP
1655with the ``--version`` parameter.
1656
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001657NOTE: Linaro provides a ramdisk image in prebuilt FVP configurations and full
1658file systems that can be downloaded separately. To run an FVP with a virtio
1659file system image an additional FVP configuration option
1660``-C bp.virtioblockdevice.image_path="<path-to>/<file-system-image>`` can be
1661used.
1662
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001663NOTE: The software will not work on Version 1.0 of the Foundation FVP.
1664The commands below would report an ``unhandled argument`` error in this case.
1665
1666NOTE: FVPs can be launched with ``--cadi-server`` option such that a
Dan Handley610e7e12018-03-01 18:44:00 +00001667CADI-compliant debugger (for example, Arm DS-5) can connect to and control its
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001668execution.
1669
Eleanor Bonnicie124dc42017-10-04 15:03:33 +01001670NOTE: Since FVP model Version 11.0 Build 11.0.34 and Version 8.5 Build 0.8.5202
David Cunado97309462017-07-31 12:24:51 +01001671the internal synchronisation timings changed compared to older versions of the
1672models. The models can be launched with ``-Q 100`` option if they are required
1673to match the run time characteristics of the older versions.
1674
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001675The Foundation FVP is a cut down version of the AArch64 Base FVP. It can be
Dan Handley610e7e12018-03-01 18:44:00 +00001676downloaded for free from `Arm's website`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001677
David Cunado124415e2017-06-27 17:31:12 +01001678The Cortex-A models listed above are also available to download from
Dan Handley610e7e12018-03-01 18:44:00 +00001679`Arm's website`_.
David Cunado124415e2017-06-27 17:31:12 +01001680
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001681Please refer to the FVP documentation for a detailed description of the model
Dan Handley610e7e12018-03-01 18:44:00 +00001682parameter options. A brief description of the important ones that affect TF-A
1683and normal world software behavior is provided below.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001684
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001685Obtaining the Flattened Device Trees
1686~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1687
1688Depending on the FVP configuration and Linux configuration used, different
Soby Mathewecd94ad2018-05-09 13:59:29 +01001689FDT files are required. FDT source files for the Foundation and Base FVPs can
1690be found in the TF-A source directory under ``fdts/``. The Foundation FVP has
1691a subset of the Base FVP components. For example, the Foundation FVP lacks
1692CLCD and MMC support, and has only one CPU cluster.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001693
1694Note: It is not recommended to use the FDTs built along the kernel because not
1695all FDTs are available from there.
1696
Soby Mathewecd94ad2018-05-09 13:59:29 +01001697The dynamic configuration capability is enabled in the firmware for FVPs.
1698This means that the firmware can authenticate and load the FDT if present in
1699FIP. A default FDT is packaged into FIP during the build based on
1700the build configuration. This can be overridden by using the ``FVP_HW_CONFIG``
1701or ``FVP_HW_CONFIG_DTS`` build options (refer to the
1702`Arm FVP platform specific build options`_ section for detail on the options).
1703
1704- ``fvp-base-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001705
David Cunado7c032642018-03-12 18:47:05 +00001706 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1707 affinities and with Base memory map configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001708
Soby Mathewecd94ad2018-05-09 13:59:29 +01001709- ``fvp-base-gicv2-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001710
David Cunado7c032642018-03-12 18:47:05 +00001711 For use with models such as the Cortex-A32 Base FVPs without shifted
1712 affinities and running Linux in AArch32 state with Base memory map
1713 configuration.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001714
Soby Mathewecd94ad2018-05-09 13:59:29 +01001715- ``fvp-base-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001716
David Cunado7c032642018-03-12 18:47:05 +00001717 For use with models such as the Cortex-A57-A53 Base FVPs without shifted
1718 affinities and with Base memory map configuration and Linux GICv3 support.
1719
Soby Mathewecd94ad2018-05-09 13:59:29 +01001720- ``fvp-base-gicv3-psci-1t.dts``
David Cunado7c032642018-03-12 18:47:05 +00001721
1722 For use with models such as the AEMv8-RevC Base FVP with shifted affinities,
1723 single threaded CPUs, Base memory map configuration and Linux GICv3 support.
1724
Soby Mathewecd94ad2018-05-09 13:59:29 +01001725- ``fvp-base-gicv3-psci-dynamiq.dts``
David Cunado7c032642018-03-12 18:47:05 +00001726
1727 For use with models as the Cortex-A55-A75 Base FVPs with shifted affinities,
1728 single cluster, single threaded CPUs, Base memory map configuration and Linux
1729 GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001730
Soby Mathewecd94ad2018-05-09 13:59:29 +01001731- ``fvp-base-gicv3-psci-aarch32.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001732
David Cunado7c032642018-03-12 18:47:05 +00001733 For use with models such as the Cortex-A32 Base FVPs without shifted
1734 affinities and running Linux in AArch32 state with Base memory map
1735 configuration and Linux GICv3 support.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001736
Soby Mathewecd94ad2018-05-09 13:59:29 +01001737- ``fvp-foundation-gicv2-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001738
1739 For use with Foundation FVP with Base memory map configuration.
1740
Soby Mathewecd94ad2018-05-09 13:59:29 +01001741- ``fvp-foundation-gicv3-psci.dts``
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001742
1743 (Default) For use with Foundation FVP with Base memory map configuration
1744 and Linux GICv3 support.
1745
1746Running on the Foundation FVP with reset to BL1 entrypoint
1747~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1748
1749The following ``Foundation_Platform`` parameters should be used to boot Linux with
Dan Handley610e7e12018-03-01 18:44:00 +000017504 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001751
1752::
1753
1754 <path-to>/Foundation_Platform \
1755 --cores=4 \
Antonio Nino Diazb44eda52018-02-23 11:01:31 +00001756 --arm-v8.0 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001757 --secure-memory \
1758 --visualization \
1759 --gicv3 \
1760 --data="<path-to>/<bl1-binary>"@0x0 \
1761 --data="<path-to>/<FIP-binary>"@0x08000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001762 --data="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001763 --data="<path-to>/<ramdisk-binary>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001764
1765Notes:
1766
1767- BL1 is loaded at the start of the Trusted ROM.
1768- The Firmware Image Package is loaded at the start of NOR FLASH0.
Soby Mathewecd94ad2018-05-09 13:59:29 +01001769- The firmware loads the FDT packaged in FIP to the DRAM. The FDT load address
1770 is specified via the ``hw_config_addr`` property in `TB_FW_CONFIG for FVP`_.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001771- The default use-case for the Foundation FVP is to use the ``--gicv3`` option
1772 and enable the GICv3 device in the model. Note that without this option,
1773 the Foundation FVP defaults to legacy (Versatile Express) memory map which
Dan Handley610e7e12018-03-01 18:44:00 +00001774 is not supported by TF-A.
1775- In order for TF-A to run correctly on the Foundation FVP, the architecture
1776 versions must match. The Foundation FVP defaults to the highest v8.x
1777 version it supports but the default build for TF-A is for v8.0. To avoid
1778 issues either start the Foundation FVP to use v8.0 architecture using the
1779 ``--arm-v8.0`` option, or build TF-A with an appropriate value for
1780 ``ARM_ARCH_MINOR``.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001781
1782Running on the AEMv8 Base FVP with reset to BL1 entrypoint
1783~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1784
David Cunado7c032642018-03-12 18:47:05 +00001785The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001786with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001787
1788::
1789
David Cunado7c032642018-03-12 18:47:05 +00001790 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001791 -C pctl.startup=0.0.0.0 \
1792 -C bp.secure_memory=1 \
1793 -C bp.tzc_400.diagnostics=1 \
1794 -C cluster0.NUM_CORES=4 \
1795 -C cluster1.NUM_CORES=4 \
1796 -C cache_state_modelled=1 \
1797 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1798 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001799 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001800 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001801
1802Running on the AEMv8 Base FVP (AArch32) with reset to BL1 entrypoint
1803~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1804
1805The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001806with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001807
1808::
1809
1810 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1811 -C pctl.startup=0.0.0.0 \
1812 -C bp.secure_memory=1 \
1813 -C bp.tzc_400.diagnostics=1 \
1814 -C cluster0.NUM_CORES=4 \
1815 -C cluster1.NUM_CORES=4 \
1816 -C cache_state_modelled=1 \
1817 -C cluster0.cpu0.CONFIG64=0 \
1818 -C cluster0.cpu1.CONFIG64=0 \
1819 -C cluster0.cpu2.CONFIG64=0 \
1820 -C cluster0.cpu3.CONFIG64=0 \
1821 -C cluster1.cpu0.CONFIG64=0 \
1822 -C cluster1.cpu1.CONFIG64=0 \
1823 -C cluster1.cpu2.CONFIG64=0 \
1824 -C cluster1.cpu3.CONFIG64=0 \
1825 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1826 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001827 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001828 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001829
1830Running on the Cortex-A57-A53 Base FVP with reset to BL1 entrypoint
1831~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1832
1833The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001834boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001835
1836::
1837
1838 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1839 -C pctl.startup=0.0.0.0 \
1840 -C bp.secure_memory=1 \
1841 -C bp.tzc_400.diagnostics=1 \
1842 -C cache_state_modelled=1 \
1843 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1844 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001845 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001846 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001847
1848Running on the Cortex-A32 Base FVP (AArch32) with reset to BL1 entrypoint
1849~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1850
1851The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001852boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001853
1854::
1855
1856 <path-to>/FVP_Base_Cortex-A32x4 \
1857 -C pctl.startup=0.0.0.0 \
1858 -C bp.secure_memory=1 \
1859 -C bp.tzc_400.diagnostics=1 \
1860 -C cache_state_modelled=1 \
1861 -C bp.secureflashloader.fname="<path-to>/<bl1-binary>" \
1862 -C bp.flashloader0.fname="<path-to>/<FIP-binary>" \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001863 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001864 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001865
1866Running on the AEMv8 Base FVP with reset to BL31 entrypoint
1867~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1868
David Cunado7c032642018-03-12 18:47:05 +00001869The following ``FVP_Base_RevC-2xAEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001870with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001871
1872::
1873
David Cunado7c032642018-03-12 18:47:05 +00001874 <path-to>/FVP_Base_RevC-2xAEMv8A \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001875 -C pctl.startup=0.0.0.0 \
1876 -C bp.secure_memory=1 \
1877 -C bp.tzc_400.diagnostics=1 \
1878 -C cluster0.NUM_CORES=4 \
1879 -C cluster1.NUM_CORES=4 \
1880 -C cache_state_modelled=1 \
Qixiang Xua5f72812017-08-31 11:45:32 +08001881 -C cluster0.cpu0.RVBAR=0x04020000 \
1882 -C cluster0.cpu1.RVBAR=0x04020000 \
1883 -C cluster0.cpu2.RVBAR=0x04020000 \
1884 -C cluster0.cpu3.RVBAR=0x04020000 \
1885 -C cluster1.cpu0.RVBAR=0x04020000 \
1886 -C cluster1.cpu1.RVBAR=0x04020000 \
1887 -C cluster1.cpu2.RVBAR=0x04020000 \
1888 -C cluster1.cpu3.RVBAR=0x04020000 \
1889 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04020000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001890 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04001000 \
1891 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001892 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001893 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001894 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001895
1896Notes:
1897
1898- Since a FIP is not loaded when using BL31 as reset entrypoint, the
1899 ``--data="<path-to><bl31|bl32|bl33-binary>"@<base-address-of-binary>``
1900 parameter is needed to load the individual bootloader images in memory.
1901 BL32 image is only needed if BL31 has been built to expect a Secure-EL1
Soby Mathewecd94ad2018-05-09 13:59:29 +01001902 Payload. For the same reason, the FDT needs to be compiled from the DT source
1903 and loaded via the ``--data cluster0.cpu0="<path-to>/<fdt>"@0x82000000``
1904 parameter.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001905
1906- The ``-C cluster<X>.cpu<Y>.RVBAR=@<base-address-of-bl31>`` parameter, where
1907 X and Y are the cluster and CPU numbers respectively, is used to set the
1908 reset vector for each core.
1909
1910- Changing the default value of ``ARM_TSP_RAM_LOCATION`` will also require
1911 changing the value of
1912 ``--data="<path-to><bl32-binary>"@<base-address-of-bl32>`` to the new value of
1913 ``BL32_BASE``.
1914
1915Running on the AEMv8 Base FVP (AArch32) with reset to SP\_MIN entrypoint
1916~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1917
1918The following ``FVP_Base_AEMv8A-AEMv8A`` parameters should be used to boot Linux
Dan Handley610e7e12018-03-01 18:44:00 +00001919with 8 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001920
1921::
1922
1923 <path-to>/FVP_Base_AEMv8A-AEMv8A \
1924 -C pctl.startup=0.0.0.0 \
1925 -C bp.secure_memory=1 \
1926 -C bp.tzc_400.diagnostics=1 \
1927 -C cluster0.NUM_CORES=4 \
1928 -C cluster1.NUM_CORES=4 \
1929 -C cache_state_modelled=1 \
1930 -C cluster0.cpu0.CONFIG64=0 \
1931 -C cluster0.cpu1.CONFIG64=0 \
1932 -C cluster0.cpu2.CONFIG64=0 \
1933 -C cluster0.cpu3.CONFIG64=0 \
1934 -C cluster1.cpu0.CONFIG64=0 \
1935 -C cluster1.cpu1.CONFIG64=0 \
1936 -C cluster1.cpu2.CONFIG64=0 \
1937 -C cluster1.cpu3.CONFIG64=0 \
1938 -C cluster0.cpu0.RVBAR=0x04001000 \
1939 -C cluster0.cpu1.RVBAR=0x04001000 \
1940 -C cluster0.cpu2.RVBAR=0x04001000 \
1941 -C cluster0.cpu3.RVBAR=0x04001000 \
1942 -C cluster1.cpu0.RVBAR=0x04001000 \
1943 -C cluster1.cpu1.RVBAR=0x04001000 \
1944 -C cluster1.cpu2.RVBAR=0x04001000 \
1945 -C cluster1.cpu3.RVBAR=0x04001000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01001946 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001947 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001948 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001949 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001950 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001951
1952Note: The load address of ``<bl32-binary>`` depends on the value ``BL32_BASE``.
1953It should match the address programmed into the RVBAR register as well.
1954
1955Running on the Cortex-A57-A53 Base FVP with reset to BL31 entrypoint
1956~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1957
1958The following ``FVP_Base_Cortex-A57x4-A53x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001959boot Linux with 8 CPUs using the AArch64 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001960
1961::
1962
1963 <path-to>/FVP_Base_Cortex-A57x4-A53x4 \
1964 -C pctl.startup=0.0.0.0 \
1965 -C bp.secure_memory=1 \
1966 -C bp.tzc_400.diagnostics=1 \
1967 -C cache_state_modelled=1 \
Qixiang Xua5f72812017-08-31 11:45:32 +08001968 -C cluster0.cpu0.RVBARADDR=0x04020000 \
1969 -C cluster0.cpu1.RVBARADDR=0x04020000 \
1970 -C cluster0.cpu2.RVBARADDR=0x04020000 \
1971 -C cluster0.cpu3.RVBARADDR=0x04020000 \
1972 -C cluster1.cpu0.RVBARADDR=0x04020000 \
1973 -C cluster1.cpu1.RVBARADDR=0x04020000 \
1974 -C cluster1.cpu2.RVBARADDR=0x04020000 \
1975 -C cluster1.cpu3.RVBARADDR=0x04020000 \
1976 --data cluster0.cpu0="<path-to>/<bl31-binary>"@0x04020000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01001977 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001978 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001979 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001980 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01001981 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001982
1983Running on the Cortex-A32 Base FVP (AArch32) with reset to SP\_MIN entrypoint
1984~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
1985
1986The following ``FVP_Base_Cortex-A32x4`` model parameters should be used to
Dan Handley610e7e12018-03-01 18:44:00 +00001987boot Linux with 4 CPUs using the AArch32 build of TF-A.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01001988
1989::
1990
1991 <path-to>/FVP_Base_Cortex-A32x4 \
1992 -C pctl.startup=0.0.0.0 \
1993 -C bp.secure_memory=1 \
1994 -C bp.tzc_400.diagnostics=1 \
1995 -C cache_state_modelled=1 \
1996 -C cluster0.cpu0.RVBARADDR=0x04001000 \
1997 -C cluster0.cpu1.RVBARADDR=0x04001000 \
1998 -C cluster0.cpu2.RVBARADDR=0x04001000 \
1999 -C cluster0.cpu3.RVBARADDR=0x04001000 \
Soby Mathewaf14b462018-06-01 16:53:38 +01002000 --data cluster0.cpu0="<path-to>/<bl32-binary>"@0x04002000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002001 --data cluster0.cpu0="<path-to>/<bl33-binary>"@0x88000000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002002 --data cluster0.cpu0="<path-to>/<fdt>"@0x82000000 \
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002003 --data cluster0.cpu0="<path-to>/<kernel-binary>"@0x80080000 \
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002004 --data cluster0.cpu0="<path-to>/<ramdisk>"@0x84000000
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002005
2006Running the software on Juno
2007----------------------------
2008
Dan Handley610e7e12018-03-01 18:44:00 +00002009This version of TF-A has been tested on variants r0, r1 and r2 of Juno.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002010
2011To execute the software stack on Juno, the version of the Juno board recovery
2012image indicated in the `Linaro Release Notes`_ must be installed. If you have an
2013earlier version installed or are unsure which version is installed, please
2014re-install the recovery image by following the
2015`Instructions for using Linaro's deliverables on Juno`_.
2016
Dan Handley610e7e12018-03-01 18:44:00 +00002017Preparing TF-A images
2018~~~~~~~~~~~~~~~~~~~~~
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002019
Dan Handley610e7e12018-03-01 18:44:00 +00002020After building TF-A, the files ``bl1.bin`` and ``fip.bin`` need copying to the
2021``SOFTWARE/`` directory of the Juno SD card.
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002022
2023Other Juno software information
2024~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2025
Dan Handley610e7e12018-03-01 18:44:00 +00002026Please visit the `Arm Platforms Portal`_ to get support and obtain any other Juno
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002027software information. Please also refer to the `Juno Getting Started Guide`_ to
Dan Handley610e7e12018-03-01 18:44:00 +00002028get more detailed information about the Juno Arm development platform and how to
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002029configure it.
2030
2031Testing SYSTEM SUSPEND on Juno
2032~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
2033
2034The SYSTEM SUSPEND is a PSCI API which can be used to implement system suspend
2035to RAM. For more details refer to section 5.16 of `PSCI`_. To test system suspend
2036on Juno, at the linux shell prompt, issue the following command:
2037
2038::
2039
2040 echo +10 > /sys/class/rtc/rtc0/wakealarm
2041 echo -n mem > /sys/power/state
2042
2043The Juno board should suspend to RAM and then wakeup after 10 seconds due to
2044wakeup interrupt from RTC.
2045
2046--------------
2047
Dan Handley610e7e12018-03-01 18:44:00 +00002048*Copyright (c) 2013-2018, Arm Limited and Contributors. All rights reserved.*
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002049
David Cunadob2de0992017-06-29 12:01:33 +01002050.. _Linaro: `Linaro Release Notes`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002051.. _Linaro Release: `Linaro Release Notes`_
David Cunado82509be2017-12-19 16:33:25 +00002052.. _Linaro Release Notes: https://community.arm.com/dev-platforms/w/docs/226/old-linaro-release-notes
David Cunado82509be2017-12-19 16:33:25 +00002053.. _Linaro instructions: https://community.arm.com/dev-platforms/w/docs/304/linaro-software-deliverables
2054.. _Instructions for using Linaro's deliverables on Juno: https://community.arm.com/dev-platforms/w/docs/303/juno
Dan Handley610e7e12018-03-01 18:44:00 +00002055.. _Arm Platforms Portal: https://community.arm.com/dev-platforms/
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002056.. _Development Studio 5 (DS-5): http://www.arm.com/products/tools/software-tools/ds-5/index.php
Sandrine Bailleux771535b2018-09-20 10:27:13 +02002057.. _Linux master tree: https://github.com/torvalds/linux/tree/master/
Antonio Nino Diazb5d68092017-05-23 11:49:22 +01002058.. _Dia: https://wiki.gnome.org/Apps/Dia/Download
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002059.. _here: psci-lib-integration-guide.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002060.. _Trusted Board Boot: trusted-board-boot.rst
Soby Mathewecd94ad2018-05-09 13:59:29 +01002061.. _TB_FW_CONFIG for FVP: ../plat/arm/board/fvp/fdts/fvp_tb_fw_config.dts
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002062.. _Secure-EL1 Payloads and Dispatchers: firmware-design.rst#user-content-secure-el1-payloads-and-dispatchers
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002063.. _Firmware Update: firmware-update.rst
2064.. _Firmware Design: firmware-design.rst
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002065.. _mbed TLS Repository: https://github.com/ARMmbed/mbedtls.git
2066.. _mbed TLS Security Center: https://tls.mbed.org/security
Dan Handley610e7e12018-03-01 18:44:00 +00002067.. _Arm's website: `FVP models`_
Eleanor Bonnicic61b22e2017-07-07 14:33:24 +01002068.. _FVP models: https://developer.arm.com/products/system-design/fixed-virtual-platforms
Douglas Raillardd7c21b72017-06-28 15:23:03 +01002069.. _Juno Getting Started Guide: http://infocenter.arm.com/help/topic/com.arm.doc.dui0928e/DUI0928E_juno_arm_development_platform_gsg.pdf
David Cunadob2de0992017-06-29 12:01:33 +01002070.. _PSCI: http://infocenter.arm.com/help/topic/com.arm.doc.den0022d/Power_State_Coordination_Interface_PDD_v1_1_DEN0022D.pdf
Sandrine Bailleux604f0a42018-09-20 12:44:39 +02002071.. _Secure Partition Manager Design guide: secure-partition-manager-design.rst