blob: ef372068aaa89605eb8bf9a66670dd848f828ff6 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Manish V Badarkhedd6f2522021-02-22 17:30:17 +00002 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Yatharth Kocharf9a0f162016-09-13 17:07:57 +01007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <string.h>
9
10#include <platform_def.h>
11
Zelalem Aweke5085abd2021-07-13 17:19:54 -050012#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <arch_helpers.h>
14#include <common/bl_common.h>
15#include <common/debug.h>
16#include <common/desc_image_load.h>
17#include <drivers/generic_delay_timer.h>
Manish V Badarkhedd6f2522021-02-22 17:30:17 +000018#include <drivers/partition/partition.h>
Louis Mayencourt81bd9162019-10-17 15:14:25 +010019#include <lib/fconf/fconf.h>
Manish V Badarkhe99a8e142020-06-11 22:32:11 +010020#include <lib/fconf/fconf_dyn_cfg_getter.h>
Zelalem Aweke5085abd2021-07-13 17:19:54 -050021#include <lib/gpt/gpt.h>
Summer Qin9db8f2e2017-04-24 16:49:28 +010022#ifdef SPD_opteed
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023#include <lib/optee_utils.h>
Summer Qin9db8f2e2017-04-24 16:49:28 +010024#endif
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000025#include <lib/utils.h>
Zelalem Aweke5085abd2021-07-13 17:19:54 -050026#include <plat/arm/common/arm_pas_def.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000027#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000028#include <plat/common/platform.h>
29
Dan Handley9df48042015-03-19 18:58:55 +000030/* Data structure which holds the extents of the trusted SRAM for BL2 */
31static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
32
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +010033/* Base address of fw_config received from BL1 */
Jimmy Brissond7297c72020-08-05 14:05:53 -050034static uintptr_t config_base;
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +010035
Soby Mathewc44110d2018-02-20 12:50:47 +000036/*
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010037 * Check that BL2_BASE is above ARM_FW_CONFIG_LIMIT. This reserved page is
Soby Mathewaf14b462018-06-01 16:53:38 +010038 * for `meminfo_t` data structure and fw_configs passed from BL1.
Soby Mathewc44110d2018-02-20 12:50:47 +000039 */
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010040CASSERT(BL2_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl2_base_overflows);
Soby Mathewc44110d2018-02-20 12:50:47 +000041
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010042/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000043#pragma weak bl2_early_platform_setup2
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010044#pragma weak bl2_platform_setup
45#pragma weak bl2_plat_arch_setup
46#pragma weak bl2_plat_sec_mem_layout
Alexei Fedorovc7176172020-07-13 12:11:05 +010047#if MEASURED_BOOT
48#pragma weak bl2_plat_get_hash
49#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010050
Zelalem Aweke65e92632021-07-12 22:33:55 -050051#if ENABLE_RME
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010052#define MAP_BL2_TOTAL MAP_REGION_FLAT( \
53 bl2_tzram_layout.total_base, \
54 bl2_tzram_layout.total_size, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050055 MT_MEMORY | MT_RW | MT_ROOT)
56#else
57#define MAP_BL2_TOTAL MAP_REGION_FLAT( \
58 bl2_tzram_layout.total_base, \
59 bl2_tzram_layout.total_size, \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010060 MT_MEMORY | MT_RW | MT_SECURE)
Zelalem Aweke65e92632021-07-12 22:33:55 -050061#endif /* ENABLE_RME */
Dimitris Papastamos9576baa2018-06-08 13:17:26 +010062
Daniel Boulby07d26872018-06-27 16:45:48 +010063#pragma weak arm_bl2_plat_handle_post_image_load
Dimitris Papastamos9576baa2018-06-08 13:17:26 +010064
Dan Handley9df48042015-03-19 18:58:55 +000065/*******************************************************************************
66 * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
67 * in x0. This memory layout is sitting at the base of the free trusted SRAM.
68 * Copy it to a safe location before its reclaimed by later BL2 functionality.
69 ******************************************************************************/
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010070void arm_bl2_early_platform_setup(uintptr_t fw_config,
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020071 struct meminfo *mem_layout)
Dan Handley9df48042015-03-19 18:58:55 +000072{
73 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010074 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000075
76 /* Setup the BL2 memory layout */
77 bl2_tzram_layout = *mem_layout;
78
Jimmy Brissond7297c72020-08-05 14:05:53 -050079 config_base = fw_config;
Louis Mayencourt81bd9162019-10-17 15:14:25 +010080
Dan Handley9df48042015-03-19 18:58:55 +000081 /* Initialise the IO layer and register platform IO devices */
82 plat_arm_io_setup();
Manish V Badarkhedd6f2522021-02-22 17:30:17 +000083
84 /* Load partition table */
85#if ARM_GPT_SUPPORT
86 partition_init(GPT_IMAGE_ID);
87#endif /* ARM_GPT_SUPPORT */
88
Dan Handley9df48042015-03-19 18:58:55 +000089}
90
Soby Mathew7d5a2e72018-01-10 15:59:31 +000091void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
Dan Handley9df48042015-03-19 18:58:55 +000092{
Soby Mathew96a1c6b2018-01-15 14:45:33 +000093 arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
94
Soby Mathew1ced6b82017-06-12 12:37:10 +010095 generic_delay_timer_init();
Dan Handley9df48042015-03-19 18:58:55 +000096}
97
98/*
Soby Mathew45e39e22018-03-26 15:16:46 +010099 * Perform BL2 preload setup. Currently we initialise the dynamic
100 * configuration here.
Dan Handley9df48042015-03-19 18:58:55 +0000101 */
Soby Mathew45e39e22018-03-26 15:16:46 +0100102void bl2_plat_preload_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000103{
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000104 arm_bl2_dyn_cfg_init();
Manish V Badarkhedd6f2522021-02-22 17:30:17 +0000105
Manish V Badarkhed2f0a7a2021-06-25 23:43:33 +0100106#if ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT
107 /* Always use the FIP from bank 0 */
108 arm_set_fip_addr(0U);
109#endif /* ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT */
Soby Mathew45e39e22018-03-26 15:16:46 +0100110}
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000111
Soby Mathew45e39e22018-03-26 15:16:46 +0100112/*
113 * Perform ARM standard platform setup.
114 */
115void arm_bl2_platform_setup(void)
116{
Zelalem Aweke5085abd2021-07-13 17:19:54 -0500117#if !ENABLE_RME
Dan Handley9df48042015-03-19 18:58:55 +0000118 /* Initialize the secure environment */
119 plat_arm_security_setup();
Zelalem Aweke5085abd2021-07-13 17:19:54 -0500120#endif
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100121
122#if defined(PLAT_ARM_MEM_PROT_ADDR)
Roberto Vargas550eb082018-01-05 16:00:05 +0000123 arm_nor_psci_do_static_mem_protect();
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100124#endif
Dan Handley9df48042015-03-19 18:58:55 +0000125}
126
127void bl2_platform_setup(void)
128{
129 arm_bl2_platform_setup();
130}
Zelalem Aweke5085abd2021-07-13 17:19:54 -0500131
132#if ENABLE_RME
133static void arm_bl2_plat_gpt_setup(void)
134{
135 /*
136 * The GPT library might modify the gpt regions structure to optimize
137 * the layout, so the array cannot be constant.
138 */
139 pas_region_t pas_regions[] = {
140 ARM_PAS_GPI_ANY,
141 ARM_PAS_KERNEL,
142 ARM_PAS_TZC,
143 ARM_PAS_REALM,
144 ARM_PAS_EL3_DRAM,
145 ARM_PAS_GPTS
146 };
147
148 gpt_init_params_t gpt_params = {
149 PLATFORM_PGS,
150 PLATFORM_PPS,
151 PLATFORM_L0GPTSZ,
152 pas_regions,
153 (unsigned int)(sizeof(pas_regions)/sizeof(pas_region_t)),
154 ARM_L0_GPT_ADDR_BASE, ARM_L0_GPT_SIZE,
155 ARM_L1_GPT_ADDR_BASE, ARM_L1_GPT_SIZE
156 };
157
158 /* Initialise the global granule tables */
159 INFO("Enabling Granule Protection Checks\n");
160 if (gpt_init(&gpt_params) < 0) {
161 panic();
162 }
163
164 gpt_enable();
165}
166#endif /* ENABLE_RME */
Dan Handley9df48042015-03-19 18:58:55 +0000167
168/*******************************************************************************
Zelalem Aweke5085abd2021-07-13 17:19:54 -0500169 * Perform the very early platform specific architectural setup here.
170 * When RME is enabled the secure environment is initialised before
171 * initialising and enabling Granule Protection.
172 * This function initialises the MMU in a quick and dirty way.
Dan Handley9df48042015-03-19 18:58:55 +0000173 ******************************************************************************/
174void arm_bl2_plat_arch_setup(void)
175{
Soby Mathewb9856482018-09-18 11:42:42 +0100176#if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
177 /*
178 * Ensure ARM platforms don't use coherent memory in BL2 unless
179 * cryptocell integration is enabled.
180 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100181 assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
Dan Handley9df48042015-03-19 18:58:55 +0000182#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100183
184 const mmap_region_t bl_regions[] = {
185 MAP_BL2_TOTAL,
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100186 ARM_MAP_BL_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100187#if USE_ROMLIB
188 ARM_MAP_ROMLIB_CODE,
189 ARM_MAP_ROMLIB_DATA,
190#endif
Soby Mathewb9856482018-09-18 11:42:42 +0100191#if ARM_CRYPTOCELL_INTEG
192 ARM_MAP_BL_COHERENT_RAM,
193#endif
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100194 ARM_MAP_BL_CONFIG_REGION,
Zelalem Awekec43c5632021-07-12 23:41:05 -0500195#if ENABLE_RME
196 ARM_MAP_L0_GPT_REGION,
197#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100198 {0}
199 };
200
Zelalem Aweke5085abd2021-07-13 17:19:54 -0500201#if ENABLE_RME
202 /* Initialise the secure environment */
203 plat_arm_security_setup();
204
205 /* Initialise and enable Granule Protection */
206 arm_bl2_plat_gpt_setup();
207#endif
Roberto Vargas344ff022018-10-19 16:44:18 +0100208 setup_page_tables(bl_regions, plat_arm_get_mmap());
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100209
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700210#ifdef __aarch64__
Zelalem Aweke5085abd2021-07-13 17:19:54 -0500211#if ENABLE_RME
212 /* BL2 runs in EL3 when RME enabled. */
213 assert(get_armv9_2_feat_rme_support() != 0U);
214 enable_mmu_el3(0);
215#else
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100216 enable_mmu_el1(0);
Zelalem Aweke5085abd2021-07-13 17:19:54 -0500217#endif
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700218#else
219 enable_mmu_svc_mon(0);
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100220#endif
Roberto Vargase3adc372018-05-23 09:27:06 +0100221
222 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000223}
224
225void bl2_plat_arch_setup(void)
226{
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100227 const struct dyn_cfg_dtb_info_t *tb_fw_config_info;
228
Dan Handley9df48042015-03-19 18:58:55 +0000229 arm_bl2_plat_arch_setup();
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100230
231 /* Fill the properties struct with the info from the config dtb */
Jimmy Brissond7297c72020-08-05 14:05:53 -0500232 fconf_populate("FW_CONFIG", config_base);
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100233
234 /* TB_FW_CONFIG was also loaded by BL1 */
235 tb_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, TB_FW_CONFIG_ID);
236 assert(tb_fw_config_info != NULL);
237
238 fconf_populate("TB_FW", tb_fw_config_info->config_addr);
Dan Handley9df48042015-03-19 18:58:55 +0000239}
240
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000241int arm_bl2_handle_post_image_load(unsigned int image_id)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100242{
243 int err = 0;
244 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
Summer Qin9db8f2e2017-04-24 16:49:28 +0100245#ifdef SPD_opteed
246 bl_mem_params_node_t *pager_mem_params = NULL;
247 bl_mem_params_node_t *paged_mem_params = NULL;
248#endif
Zelaleme8dadb12020-02-05 14:12:39 -0600249 assert(bl_mem_params != NULL);
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100250
251 switch (image_id) {
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700252#ifdef __aarch64__
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100253 case BL32_IMAGE_ID:
Summer Qin9db8f2e2017-04-24 16:49:28 +0100254#ifdef SPD_opteed
255 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
256 assert(pager_mem_params);
257
258 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
259 assert(paged_mem_params);
260
261 err = parse_optee_header(&bl_mem_params->ep_info,
262 &pager_mem_params->image_info,
263 &paged_mem_params->image_info);
264 if (err != 0) {
265 WARN("OPTEE header parse error.\n");
266 }
267#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100268 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
269 break;
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100270#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100271
272 case BL33_IMAGE_ID:
273 /* BL33 expects to receive the primary CPU MPID (through r0) */
274 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
275 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
276 break;
277
278#ifdef SCP_BL2_BASE
279 case SCP_BL2_IMAGE_ID:
280 /* The subsequent handling of SCP_BL2 is platform specific */
281 err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
282 if (err) {
283 WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
284 }
285 break;
286#endif
Jonathan Wrightff957ed2018-03-14 15:24:00 +0000287 default:
288 /* Do nothing in default case */
289 break;
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100290 }
291
292 return err;
293}
294
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000295/*******************************************************************************
296 * This function can be used by the platforms to update/use image
297 * information for given `image_id`.
298 ******************************************************************************/
Daniel Boulby07d26872018-06-27 16:45:48 +0100299int arm_bl2_plat_handle_post_image_load(unsigned int image_id)
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000300{
Balint Dobszay719ba9c2021-03-26 16:23:18 +0100301#if defined(SPD_spmd) && BL2_ENABLE_SP_LOAD
Manish Pandey1fa6ecb2020-02-25 11:38:19 +0000302 /* For Secure Partitions we don't need post processing */
303 if ((image_id >= (MAX_NUMBER_IDS - MAX_SP_IDS)) &&
304 (image_id < MAX_NUMBER_IDS)) {
305 return 0;
306 }
307#endif
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000308 return arm_bl2_handle_post_image_load(image_id);
309}
310
Daniel Boulby07d26872018-06-27 16:45:48 +0100311int bl2_plat_handle_post_image_load(unsigned int image_id)
312{
313 return arm_bl2_plat_handle_post_image_load(image_id);
314}
Alexei Fedorovc7176172020-07-13 12:11:05 +0100315
316#if MEASURED_BOOT
317/* Read TCG_DIGEST_SIZE bytes of BL2 hash data */
318void bl2_plat_get_hash(void *data)
319{
320 arm_bl2_get_hash(data);
321}
322#endif