Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 1 | # |
johpow01 | aef12f2 | 2020-10-15 13:40:04 -0500 | [diff] [blame] | 2 | # Copyright (c) 2013-2021, Arm Limited and Contributors. All rights reserved. |
Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 3 | # |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | # SPDX-License-Identifier: BSD-3-Clause |
Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 5 | # |
| 6 | |
Soby Mathew | b6f3b1f | 2016-04-07 17:40:04 +0100 | [diff] [blame] | 7 | # Use the GICv3 driver on the FVP by default |
| 8 | FVP_USE_GIC_DRIVER := FVP_GICV3 |
Jeenu Viswambharan | 528d21b | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 9 | |
Jeenu Viswambharan | 528d21b | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 10 | # Default cluster count for FVP |
| 11 | FVP_CLUSTER_COUNT := 2 |
| 12 | |
Jeenu Viswambharan | 7542113 | 2018-01-31 14:52:08 +0000 | [diff] [blame] | 13 | # Default number of CPUs per cluster on FVP |
| 14 | FVP_MAX_CPUS_PER_CLUSTER := 4 |
| 15 | |
Jeenu Viswambharan | 528d21b | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 16 | # Default number of threads per CPU on FVP |
| 17 | FVP_MAX_PE_PER_CPU := 1 |
| 18 | |
Manish V Badarkhe | b24c637 | 2021-01-24 03:26:50 +0000 | [diff] [blame] | 19 | # Disable redistributor frame of inactive/fused CPU cores by marking it as read |
| 20 | # only; enable redistributor frames of all CPU cores by default. |
| 21 | FVP_GICR_REGION_PROTECTION := 0 |
| 22 | |
Soby Mathew | 5f6412a | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 23 | FVP_DT_PREFIX := fvp-base-gicv3-psci |
| 24 | |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 25 | # The FVP platform depends on this macro to build with correct GIC driver. |
| 26 | $(eval $(call add_define,FVP_USE_GIC_DRIVER)) |
| 27 | |
Jeenu Viswambharan | 528d21b | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 28 | # Pass FVP_CLUSTER_COUNT to the build system. |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 29 | $(eval $(call add_define,FVP_CLUSTER_COUNT)) |
Soby Mathew | 7356b1e | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 30 | |
Jeenu Viswambharan | 7542113 | 2018-01-31 14:52:08 +0000 | [diff] [blame] | 31 | # Pass FVP_MAX_CPUS_PER_CLUSTER to the build system. |
| 32 | $(eval $(call add_define,FVP_MAX_CPUS_PER_CLUSTER)) |
| 33 | |
Jeenu Viswambharan | 528d21b | 2016-11-15 13:53:57 +0000 | [diff] [blame] | 34 | # Pass FVP_MAX_PE_PER_CPU to the build system. |
| 35 | $(eval $(call add_define,FVP_MAX_PE_PER_CPU)) |
| 36 | |
Manish V Badarkhe | b24c637 | 2021-01-24 03:26:50 +0000 | [diff] [blame] | 37 | # Pass FVP_GICR_REGION_PROTECTION to the build system. |
| 38 | $(eval $(call add_define,FVP_GICR_REGION_PROTECTION)) |
| 39 | |
Soby Mathew | 7356b1e | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 40 | # Sanity check the cluster count and if FVP_CLUSTER_COUNT <= 2, |
| 41 | # choose the CCI driver , else the CCN driver |
| 42 | ifeq ($(FVP_CLUSTER_COUNT), 0) |
| 43 | $(error "Incorrect cluster count specified for FVP port") |
| 44 | else ifeq ($(FVP_CLUSTER_COUNT),$(filter $(FVP_CLUSTER_COUNT),1 2)) |
| 45 | FVP_INTERCONNECT_DRIVER := FVP_CCI |
| 46 | else |
| 47 | FVP_INTERCONNECT_DRIVER := FVP_CCN |
Soby Mathew | 47e43f2 | 2016-02-01 14:04:34 +0000 | [diff] [blame] | 48 | endif |
| 49 | |
Soby Mathew | 7356b1e | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 50 | $(eval $(call add_define,FVP_INTERCONNECT_DRIVER)) |
| 51 | |
Alexei Fedorov | 84f1b5d | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 52 | # Choose the GIC sources depending upon the how the FVP will be invoked |
Andre Przywara | e1cc130 | 2020-03-25 15:50:38 +0000 | [diff] [blame] | 53 | ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV3) |
Alexei Fedorov | 84f1b5d | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 54 | |
Andre Przywara | e1cc130 | 2020-03-25 15:50:38 +0000 | [diff] [blame] | 55 | # The GIC model (GIC-600 or GIC-500) will be detected at runtime |
| 56 | GICV3_SUPPORT_GIC600 := 1 |
Alexei Fedorov | 84f1b5d | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 57 | GICV3_OVERRIDE_DISTIF_PWR_OPS := 1 |
| 58 | |
| 59 | # Include GICv3 driver files |
| 60 | include drivers/arm/gic/v3/gicv3.mk |
| 61 | |
| 62 | FVP_GIC_SOURCES := ${GICV3_SOURCES} \ |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 63 | plat/common/plat_gicv3.c \ |
| 64 | plat/arm/common/arm_gicv3.c |
Jeenu Viswambharan | d7a901e | 2016-12-06 16:15:22 +0000 | [diff] [blame] | 65 | |
laurenw-arm | dc5e9a2 | 2020-05-12 10:58:11 -0500 | [diff] [blame] | 66 | ifeq ($(filter 1,${BL2_AT_EL3} ${RESET_TO_BL31} ${RESET_TO_SP_MIN}),) |
| 67 | FVP_GIC_SOURCES += plat/arm/board/fvp/fvp_gicv3.c |
| 68 | endif |
| 69 | |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 70 | else ifeq (${FVP_USE_GIC_DRIVER}, FVP_GICV2) |
Alexei Fedorov | fc4f80e | 2020-04-07 11:48:00 +0100 | [diff] [blame] | 71 | |
| 72 | # No GICv4 extension |
| 73 | GIC_ENABLE_V4_EXTN := 0 |
| 74 | $(eval $(call add_define,GIC_ENABLE_V4_EXTN)) |
| 75 | |
Alexei Fedorov | caa1802 | 2020-07-14 10:47:25 +0100 | [diff] [blame] | 76 | # Include GICv2 driver files |
| 77 | include drivers/arm/gic/v2/gicv2.mk |
Alexei Fedorov | fc4f80e | 2020-04-07 11:48:00 +0100 | [diff] [blame] | 78 | |
Alexei Fedorov | caa1802 | 2020-07-14 10:47:25 +0100 | [diff] [blame] | 79 | FVP_GIC_SOURCES := ${GICV2_SOURCES} \ |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 80 | plat/common/plat_gicv2.c \ |
| 81 | plat/arm/common/arm_gicv2.c |
Soby Mathew | 5f6412a | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 82 | |
| 83 | FVP_DT_PREFIX := fvp-base-gicv2-psci |
Achin Gupta | 1fa7eb6 | 2015-11-03 14:18:34 +0000 | [diff] [blame] | 84 | else |
| 85 | $(error "Incorrect GIC driver chosen on FVP port") |
| 86 | endif |
| 87 | |
Soby Mathew | 7356b1e | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 88 | ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCI) |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 89 | FVP_INTERCONNECT_SOURCES := drivers/arm/cci/cci.c |
Soby Mathew | 7356b1e | 2016-03-24 10:12:42 +0000 | [diff] [blame] | 90 | else ifeq (${FVP_INTERCONNECT_DRIVER}, FVP_CCN) |
| 91 | FVP_INTERCONNECT_SOURCES := drivers/arm/ccn/ccn.c \ |
| 92 | plat/arm/common/arm_ccn.c |
| 93 | else |
| 94 | $(error "Incorrect CCN driver chosen on FVP port") |
| 95 | endif |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 96 | |
Soby Mathew | 9c708b5 | 2016-02-26 14:23:19 +0000 | [diff] [blame] | 97 | FVP_SECURITY_SOURCES := drivers/arm/tzc/tzc400.c \ |
Vikram Kanigiri | 70752bb | 2016-02-10 14:50:53 +0000 | [diff] [blame] | 98 | plat/arm/board/fvp/fvp_security.c \ |
| 99 | plat/arm/common/arm_tzc400.c |
| 100 | |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 101 | |
Juan Castillo | 31a68f0 | 2015-04-14 12:49:03 +0100 | [diff] [blame] | 102 | PLAT_INCLUDES := -Iplat/arm/board/fvp/include |
Sandrine Bailleux | e701e30 | 2014-05-20 17:28:25 +0100 | [diff] [blame] | 103 | |
Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 104 | |
Soby Mathew | cc037c1 | 2016-04-08 16:42:58 +0100 | [diff] [blame] | 105 | PLAT_BL_COMMON_SOURCES := plat/arm/board/fvp/fvp_common.c |
Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 106 | |
Soby Mathew | 0d268dc | 2016-07-11 14:13:56 +0100 | [diff] [blame] | 107 | FVP_CPU_LIBS := lib/cpus/${ARCH}/aem_generic.S |
| 108 | |
| 109 | ifeq (${ARCH}, aarch64) |
John Tsichritzis | fe6df39 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 110 | |
John Tsichritzis | 7557c66 | 2019-06-03 13:54:30 +0100 | [diff] [blame] | 111 | # select a different set of CPU files, depending on whether we compile for |
| 112 | # hardware assisted coherency cores or not |
John Tsichritzis | fe6df39 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 113 | ifeq (${HW_ASSISTED_COHERENCY}, 0) |
John Tsichritzis | c0c104a | 2019-08-13 10:11:41 +0100 | [diff] [blame] | 114 | # Cores used without DSU |
John Tsichritzis | fe6df39 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 115 | FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a35.S \ |
Soby Mathew | c704cbc | 2014-08-14 11:33:56 +0100 | [diff] [blame] | 116 | lib/cpus/aarch64/cortex_a53.S \ |
| 117 | lib/cpus/aarch64/cortex_a57.S \ |
Yatharth Kochar | 63af687 | 2016-02-09 12:00:03 +0000 | [diff] [blame] | 118 | lib/cpus/aarch64/cortex_a72.S \ |
John Tsichritzis | fe6df39 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 119 | lib/cpus/aarch64/cortex_a73.S |
| 120 | else |
John Tsichritzis | c0c104a | 2019-08-13 10:11:41 +0100 | [diff] [blame] | 121 | # Cores used with DSU only |
John Tsichritzis | 7557c66 | 2019-06-03 13:54:30 +0100 | [diff] [blame] | 122 | ifeq (${CTX_INCLUDE_AARCH32_REGS}, 0) |
John Tsichritzis | c0c104a | 2019-08-13 10:11:41 +0100 | [diff] [blame] | 123 | # AArch64-only cores |
John Tsichritzis | 7557c66 | 2019-06-03 13:54:30 +0100 | [diff] [blame] | 124 | FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a76.S \ |
| 125 | lib/cpus/aarch64/cortex_a76ae.S \ |
Balint Dobszay | cc94264 | 2019-07-03 13:02:56 +0200 | [diff] [blame] | 126 | lib/cpus/aarch64/cortex_a77.S \ |
Jimmy Brisson | 7ec175e | 2020-06-01 16:49:34 -0500 | [diff] [blame] | 127 | lib/cpus/aarch64/cortex_a78.S \ |
Javier Almansa Sobrino | 9faad3c | 2020-10-23 13:22:07 +0100 | [diff] [blame] | 128 | lib/cpus/aarch64/neoverse_n_common.S \ |
John Tsichritzis | 7557c66 | 2019-06-03 13:54:30 +0100 | [diff] [blame] | 129 | lib/cpus/aarch64/neoverse_n1.S \ |
Javier Almansa Sobrino | 9faad3c | 2020-10-23 13:22:07 +0100 | [diff] [blame] | 130 | lib/cpus/aarch64/neoverse_n2.S \ |
John Tsichritzis | 7557c66 | 2019-06-03 13:54:30 +0100 | [diff] [blame] | 131 | lib/cpus/aarch64/neoverse_e1.S \ |
Jimmy Brisson | 958a0b1 | 2020-09-30 15:28:03 -0500 | [diff] [blame] | 132 | lib/cpus/aarch64/neoverse_v1.S \ |
Jimmy Brisson | 7cc90c4 | 2020-09-30 15:34:51 -0500 | [diff] [blame] | 133 | lib/cpus/aarch64/cortex_a78_ae.S \ |
johpow01 | a3810e8 | 2021-05-18 15:23:31 -0500 | [diff] [blame] | 134 | lib/cpus/aarch64/cortex_a510.S \ |
| 135 | lib/cpus/aarch64/cortex_a710.S \ |
johpow01 | aef12f2 | 2020-10-15 13:40:04 -0500 | [diff] [blame] | 136 | lib/cpus/aarch64/cortex_makalu.S \ |
johpow01 | 4c42c0d | 2021-04-20 17:05:04 -0500 | [diff] [blame] | 137 | lib/cpus/aarch64/cortex_makalu_elp_arm.S \ |
johpow01 | f0c8b26 | 2021-07-07 17:06:07 -0500 | [diff] [blame] | 138 | lib/cpus/aarch64/cortex_demeter.S \ |
Imre Kis | 584410e | 2019-07-22 14:36:30 +0200 | [diff] [blame] | 139 | lib/cpus/aarch64/cortex_a65.S \ |
Bipin Ravi | 4da1b0b | 2021-03-16 15:20:58 -0500 | [diff] [blame] | 140 | lib/cpus/aarch64/cortex_a65ae.S \ |
johpow01 | 449d5d7 | 2021-08-19 16:12:50 -0500 | [diff] [blame] | 141 | lib/cpus/aarch64/cortex_a78c.S \ |
| 142 | lib/cpus/aarch64/cortex_hayes.S |
John Tsichritzis | 7557c66 | 2019-06-03 13:54:30 +0100 | [diff] [blame] | 143 | endif |
John Tsichritzis | c0c104a | 2019-08-13 10:11:41 +0100 | [diff] [blame] | 144 | # AArch64/AArch32 cores |
| 145 | FVP_CPU_LIBS += lib/cpus/aarch64/cortex_a55.S \ |
| 146 | lib/cpus/aarch64/cortex_a75.S |
John Tsichritzis | fe6df39 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 147 | endif |
John Tsichritzis | 6deaf9c | 2018-10-08 17:09:43 +0100 | [diff] [blame] | 148 | |
Yatharth Kochar | a4c219a | 2016-07-12 15:47:03 +0100 | [diff] [blame] | 149 | else |
| 150 | FVP_CPU_LIBS += lib/cpus/aarch32/cortex_a32.S |
Soby Mathew | 0d268dc | 2016-07-11 14:13:56 +0100 | [diff] [blame] | 151 | endif |
Sandrine Bailleux | dd50579 | 2016-01-13 09:04:26 +0000 | [diff] [blame] | 152 | |
Alexei Fedorov | 896799a | 2019-05-09 12:14:40 +0100 | [diff] [blame] | 153 | BL1_SOURCES += drivers/arm/smmu/smmu_v3.c \ |
| 154 | drivers/arm/sp805/sp805.c \ |
Alexei Fedorov | 7131d83 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 155 | drivers/delay_timer/delay_timer.c \ |
Aditya Angadi | 20b4841 | 2019-04-16 11:29:14 +0530 | [diff] [blame] | 156 | drivers/io/io_semihosting.c \ |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 157 | lib/semihosting/semihosting.c \ |
Yatharth Kochar | 88ac53b | 2016-07-04 11:03:49 +0100 | [diff] [blame] | 158 | lib/semihosting/${ARCH}/semihosting_call.S \ |
| 159 | plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ |
Dan Handley | d617f66 | 2015-04-27 19:17:18 +0100 | [diff] [blame] | 160 | plat/arm/board/fvp/fvp_bl1_setup.c \ |
Ambroise Vincent | fa42c9e | 2019-07-04 14:58:45 +0100 | [diff] [blame] | 161 | plat/arm/board/fvp/fvp_err.c \ |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 162 | plat/arm/board/fvp/fvp_io_storage.c \ |
| 163 | ${FVP_CPU_LIBS} \ |
| 164 | ${FVP_INTERCONNECT_SOURCES} |
| 165 | |
Madhukar Pappireddy | 7a554a1 | 2020-08-12 13:18:19 -0500 | [diff] [blame] | 166 | ifeq (${USE_SP804_TIMER},1) |
Alexei Fedorov | 7131d83 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 167 | BL1_SOURCES += drivers/arm/sp804/sp804_delay_timer.c |
| 168 | else |
| 169 | BL1_SOURCES += drivers/delay_timer/generic_delay_timer.c |
| 170 | endif |
| 171 | |
Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 172 | |
Ambroise Vincent | fa42c9e | 2019-07-04 14:58:45 +0100 | [diff] [blame] | 173 | BL2_SOURCES += drivers/arm/sp805/sp805.c \ |
| 174 | drivers/io/io_semihosting.c \ |
Roberto Vargas | b96ee4b | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 175 | lib/utils/mem_region.c \ |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 176 | lib/semihosting/semihosting.c \ |
Yatharth Kochar | a5f77d3 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 177 | lib/semihosting/${ARCH}/semihosting_call.S \ |
Dan Handley | d617f66 | 2015-04-27 19:17:18 +0100 | [diff] [blame] | 178 | plat/arm/board/fvp/fvp_bl2_setup.c \ |
Ambroise Vincent | fa42c9e | 2019-07-04 14:58:45 +0100 | [diff] [blame] | 179 | plat/arm/board/fvp/fvp_err.c \ |
Dan Handley | d617f66 | 2015-04-27 19:17:18 +0100 | [diff] [blame] | 180 | plat/arm/board/fvp/fvp_io_storage.c \ |
Roberto Vargas | b96ee4b | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 181 | plat/arm/common/arm_nor_psci_mem_protect.c \ |
Vikram Kanigiri | 70752bb | 2016-02-10 14:50:53 +0000 | [diff] [blame] | 182 | ${FVP_SECURITY_SOURCES} |
Ryan Harkin | 25cff83 | 2014-01-13 12:37:03 +0000 | [diff] [blame] | 183 | |
Roberto Vargas | b96ee4b | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 184 | |
Manish V Badarkhe | 09a192c | 2020-08-23 09:58:44 +0100 | [diff] [blame] | 185 | ifeq (${COT_DESC_IN_DTB},1) |
| 186 | BL2_SOURCES += plat/arm/common/fconf/fconf_nv_cntr_getter.c |
| 187 | endif |
Roberto Vargas | b96ee4b | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 188 | |
Zelalem Aweke | 96c0bab | 2021-07-11 18:39:39 -0500 | [diff] [blame] | 189 | ifeq (${ENABLE_RME},1) |
| 190 | BL2_SOURCES += plat/arm/board/fvp/aarch64/fvp_helpers.S |
| 191 | endif |
| 192 | |
Roberto Vargas | 5220780 | 2017-11-17 13:22:18 +0000 | [diff] [blame] | 193 | ifeq (${BL2_AT_EL3},1) |
| 194 | BL2_SOURCES += plat/arm/board/fvp/${ARCH}/fvp_helpers.S \ |
| 195 | plat/arm/board/fvp/fvp_bl2_el3_setup.c \ |
| 196 | ${FVP_CPU_LIBS} \ |
| 197 | ${FVP_INTERCONNECT_SOURCES} |
| 198 | endif |
| 199 | |
Madhukar Pappireddy | 7a554a1 | 2020-08-12 13:18:19 -0500 | [diff] [blame] | 200 | ifeq (${USE_SP804_TIMER},1) |
Antonio Nino Diaz | 664adb6 | 2016-05-17 09:48:10 +0100 | [diff] [blame] | 201 | BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c |
Antonio Nino Diaz | 664adb6 | 2016-05-17 09:48:10 +0100 | [diff] [blame] | 202 | endif |
| 203 | |
Yatharth Kochar | 3a11eda | 2015-10-14 15:28:11 +0100 | [diff] [blame] | 204 | BL2U_SOURCES += plat/arm/board/fvp/fvp_bl2u_setup.c \ |
Vikram Kanigiri | 70752bb | 2016-02-10 14:50:53 +0000 | [diff] [blame] | 205 | ${FVP_SECURITY_SOURCES} |
Yatharth Kochar | 3a11eda | 2015-10-14 15:28:11 +0100 | [diff] [blame] | 206 | |
Madhukar Pappireddy | 7a554a1 | 2020-08-12 13:18:19 -0500 | [diff] [blame] | 207 | ifeq (${USE_SP804_TIMER},1) |
Alexei Fedorov | 7131d83 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 208 | BL2U_SOURCES += drivers/arm/sp804/sp804_delay_timer.c |
| 209 | endif |
| 210 | |
Antonio Nino Diaz | f13d09a | 2019-01-23 21:50:09 +0000 | [diff] [blame] | 211 | BL31_SOURCES += drivers/arm/fvp/fvp_pwrc.c \ |
| 212 | drivers/arm/smmu/smmu_v3.c \ |
Alexei Fedorov | 7131d83 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 213 | drivers/delay_timer/delay_timer.c \ |
Antonio Nino Diaz | d7da2f8 | 2018-10-10 11:14:44 +0100 | [diff] [blame] | 214 | drivers/cfi/v2m/v2m_flash.c \ |
Roberto Vargas | b96ee4b | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 215 | lib/utils/mem_region.c \ |
Jeenu Viswambharan | 9e78b92 | 2017-07-18 15:42:50 +0100 | [diff] [blame] | 216 | plat/arm/board/fvp/fvp_bl31_setup.c \ |
Madhukar Pappireddy | d0cf0a9 | 2020-04-16 17:54:25 -0500 | [diff] [blame] | 217 | plat/arm/board/fvp/fvp_console.c \ |
Dan Handley | d617f66 | 2015-04-27 19:17:18 +0100 | [diff] [blame] | 218 | plat/arm/board/fvp/fvp_pm.c \ |
Dan Handley | d617f66 | 2015-04-27 19:17:18 +0100 | [diff] [blame] | 219 | plat/arm/board/fvp/fvp_topology.c \ |
| 220 | plat/arm/board/fvp/aarch64/fvp_helpers.S \ |
Roberto Vargas | b96ee4b | 2018-08-06 13:35:31 +0100 | [diff] [blame] | 221 | plat/arm/common/arm_nor_psci_mem_protect.c \ |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 222 | ${FVP_CPU_LIBS} \ |
Vikram Kanigiri | 70752bb | 2016-02-10 14:50:53 +0000 | [diff] [blame] | 223 | ${FVP_GIC_SOURCES} \ |
Vikram Kanigiri | fbb1301 | 2016-02-15 11:54:14 +0000 | [diff] [blame] | 224 | ${FVP_INTERCONNECT_SOURCES} \ |
Vikram Kanigiri | 70752bb | 2016-02-10 14:50:53 +0000 | [diff] [blame] | 225 | ${FVP_SECURITY_SOURCES} |
Juan Castillo | 5e29c75 | 2015-01-07 10:39:25 +0000 | [diff] [blame] | 226 | |
Madhukar Pappireddy | ae9677b | 2020-01-27 13:37:51 -0600 | [diff] [blame] | 227 | # Support for fconf in BL31 |
| 228 | # Added separately from the above list for better readability |
Madhukar Pappireddy | aa1121f | 2020-03-13 13:00:17 -0500 | [diff] [blame] | 229 | ifeq ($(filter 1,${BL2_AT_EL3} ${RESET_TO_BL31}),) |
Madhukar Pappireddy | ae9677b | 2020-01-27 13:37:51 -0600 | [diff] [blame] | 230 | BL31_SOURCES += common/fdt_wrappers.c \ |
| 231 | lib/fconf/fconf.c \ |
Manish V Badarkhe | 8717e03 | 2020-05-30 17:40:44 +0100 | [diff] [blame] | 232 | lib/fconf/fconf_dyn_cfg_getter.c \ |
Madhukar Pappireddy | ae9677b | 2020-01-27 13:37:51 -0600 | [diff] [blame] | 233 | plat/arm/board/fvp/fconf/fconf_hw_config_getter.c |
Madhukar Pappireddy | 02cc3ff | 2020-06-02 09:26:30 -0500 | [diff] [blame] | 234 | |
| 235 | ifeq (${SEC_INT_DESC_IN_FCONF},1) |
| 236 | BL31_SOURCES += plat/arm/common/fconf/fconf_sec_intr_config.c |
| 237 | endif |
| 238 | |
Madhukar Pappireddy | aa1121f | 2020-03-13 13:00:17 -0500 | [diff] [blame] | 239 | endif |
Madhukar Pappireddy | ae9677b | 2020-01-27 13:37:51 -0600 | [diff] [blame] | 240 | |
Madhukar Pappireddy | 7a554a1 | 2020-08-12 13:18:19 -0500 | [diff] [blame] | 241 | ifeq (${USE_SP804_TIMER},1) |
Alexei Fedorov | 7131d83 | 2019-08-16 14:15:59 +0100 | [diff] [blame] | 242 | BL31_SOURCES += drivers/arm/sp804/sp804_delay_timer.c |
| 243 | else |
| 244 | BL31_SOURCES += drivers/delay_timer/generic_delay_timer.c |
| 245 | endif |
| 246 | |
Soby Mathew | a684e58 | 2018-02-27 11:17:14 +0000 | [diff] [blame] | 247 | # Add the FDT_SOURCES and options for Dynamic Config (only for Unix env) |
| 248 | ifdef UNIX_MK |
Soby Mathew | 5f6412a | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 249 | FVP_HW_CONFIG_DTS := fdts/${FVP_DT_PREFIX}.dts |
Soby Mathew | b681484 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 250 | FDT_SOURCES += $(addprefix plat/arm/board/fvp/fdts/, \ |
Louis Mayencourt | 6d2b573 | 2019-12-17 13:17:25 +0000 | [diff] [blame] | 251 | ${PLAT}_fw_config.dts \ |
Manish V Badarkhe | 64616a5 | 2020-05-31 08:53:40 +0100 | [diff] [blame] | 252 | ${PLAT}_tb_fw_config.dts \ |
Soby Mathew | b681484 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 253 | ${PLAT}_soc_fw_config.dts \ |
| 254 | ${PLAT}_nt_fw_config.dts \ |
| 255 | ) |
| 256 | |
Manish V Badarkhe | 64616a5 | 2020-05-31 08:53:40 +0100 | [diff] [blame] | 257 | FVP_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb |
| 258 | FVP_TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb |
Soby Mathew | b681484 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 259 | FVP_SOC_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_soc_fw_config.dtb |
| 260 | FVP_NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb |
| 261 | |
| 262 | ifeq (${SPD},tspd) |
| 263 | FDT_SOURCES += plat/arm/board/fvp/fdts/${PLAT}_tsp_fw_config.dts |
| 264 | FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tsp_fw_config.dtb |
| 265 | |
| 266 | # Add the TOS_FW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3f69474 | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 267 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG})) |
Soby Mathew | b681484 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 268 | endif |
Soby Mathew | 5f6412a | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 269 | |
Achin Gupta | da6ef0e | 2019-10-11 14:54:48 +0100 | [diff] [blame] | 270 | ifeq (${SPD},spmd) |
Olivier Deprez | bcaa068 | 2020-04-01 21:28:26 +0200 | [diff] [blame] | 271 | |
| 272 | ifeq ($(ARM_SPMC_MANIFEST_DTS),) |
| 273 | ARM_SPMC_MANIFEST_DTS := plat/arm/board/fvp/fdts/${PLAT}_spmc_manifest.dts |
| 274 | endif |
| 275 | |
| 276 | FDT_SOURCES += ${ARM_SPMC_MANIFEST_DTS} |
| 277 | FVP_TOS_FW_CONFIG := ${BUILD_PLAT}/fdts/$(notdir $(basename ${ARM_SPMC_MANIFEST_DTS})).dtb |
Achin Gupta | da6ef0e | 2019-10-11 14:54:48 +0100 | [diff] [blame] | 278 | |
| 279 | # Add the TOS_FW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3f69474 | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 280 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_TOS_FW_CONFIG},--tos-fw-config,${FVP_TOS_FW_CONFIG})) |
Achin Gupta | da6ef0e | 2019-10-11 14:54:48 +0100 | [diff] [blame] | 281 | endif |
| 282 | |
Manish V Badarkhe | 64616a5 | 2020-05-31 08:53:40 +0100 | [diff] [blame] | 283 | # Add the FW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3f69474 | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 284 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_FW_CONFIG},--fw-config,${FVP_FW_CONFIG})) |
Soby Mathew | 5f6412a | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 285 | # Add the TB_FW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3f69474 | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 286 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_TB_FW_CONFIG},--tb-fw-config,${FVP_TB_FW_CONFIG})) |
Soby Mathew | b681484 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 287 | # Add the SOC_FW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3f69474 | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 288 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_SOC_FW_CONFIG},--soc-fw-config,${FVP_SOC_FW_CONFIG})) |
Soby Mathew | b681484 | 2018-04-04 09:40:32 +0100 | [diff] [blame] | 289 | # Add the NT_FW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3f69474 | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 290 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_NT_FW_CONFIG},--nt-fw-config,${FVP_NT_FW_CONFIG})) |
Soby Mathew | 5f6412a | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 291 | |
| 292 | FDT_SOURCES += ${FVP_HW_CONFIG_DTS} |
| 293 | $(eval FVP_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(FVP_HW_CONFIG_DTS))) |
| 294 | |
| 295 | # Add the HW_CONFIG to FIP and specify the same to certtool |
Anders Dellien | 3f69474 | 2020-08-23 19:32:48 +0100 | [diff] [blame] | 296 | $(eval $(call TOOL_ADD_PAYLOAD,${FVP_HW_CONFIG},--hw-config,${FVP_HW_CONFIG})) |
Soby Mathew | a684e58 | 2018-02-27 11:17:14 +0000 | [diff] [blame] | 297 | endif |
Soby Mathew | 5f6412a | 2018-02-08 11:39:38 +0000 | [diff] [blame] | 298 | |
Dimitris Papastamos | 12241b9 | 2017-11-14 13:27:41 +0000 | [diff] [blame] | 299 | # Enable Activity Monitor Unit extensions by default |
| 300 | ENABLE_AMU := 1 |
| 301 | |
Dimitris Papastamos | 756b8dc | 2018-05-31 14:10:06 +0100 | [diff] [blame] | 302 | # Enable dynamic mitigation support by default |
| 303 | DYNAMIC_WORKAROUND_CVE_2018_3639 := 1 |
| 304 | |
Manish Pandey | 2207e93 | 2019-11-06 13:17:46 +0000 | [diff] [blame] | 305 | # Enable reclaiming of BL31 initialisation code for secondary cores |
Ambroise Vincent | b7a1497 | 2019-07-17 11:17:28 +0100 | [diff] [blame] | 306 | # stacks for FVP. However, don't enable reclaiming for clang. |
Soby Mathew | 7823d9e | 2018-10-14 08:13:44 +0100 | [diff] [blame] | 307 | ifneq (${RESET_TO_BL31},1) |
Ambroise Vincent | b7a1497 | 2019-07-17 11:17:28 +0100 | [diff] [blame] | 308 | ifeq ($(findstring clang,$(notdir $(CC))),) |
Daniel Boulby | b1b058d | 2018-09-18 11:52:49 +0100 | [diff] [blame] | 309 | RECLAIM_INIT_CODE := 1 |
Soby Mathew | 7823d9e | 2018-10-14 08:13:44 +0100 | [diff] [blame] | 310 | endif |
Ambroise Vincent | b7a1497 | 2019-07-17 11:17:28 +0100 | [diff] [blame] | 311 | endif |
Daniel Boulby | b1b058d | 2018-09-18 11:52:49 +0100 | [diff] [blame] | 312 | |
Dimitris Papastamos | d7e2e9e | 2017-12-11 11:45:35 +0000 | [diff] [blame] | 313 | ifeq (${ENABLE_AMU},1) |
John Tsichritzis | fe6df39 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 314 | BL31_SOURCES += lib/cpus/aarch64/cpuamu.c \ |
Dimitris Papastamos | 0b00f8a | 2018-02-14 10:00:06 +0000 | [diff] [blame] | 315 | lib/cpus/aarch64/cpuamu_helpers.S |
John Tsichritzis | fe6df39 | 2019-03-19 17:20:52 +0000 | [diff] [blame] | 316 | |
| 317 | ifeq (${HW_ASSISTED_COHERENCY}, 1) |
| 318 | BL31_SOURCES += lib/cpus/aarch64/cortex_a75_pubsub.c \ |
| 319 | lib/cpus/aarch64/neoverse_n1_pubsub.c |
| 320 | endif |
Dimitris Papastamos | d7e2e9e | 2017-12-11 11:45:35 +0000 | [diff] [blame] | 321 | endif |
| 322 | |
Jeenu Viswambharan | a490fe0 | 2018-06-08 08:44:36 +0100 | [diff] [blame] | 323 | ifeq (${RAS_EXTENSION},1) |
| 324 | BL31_SOURCES += plat/arm/board/fvp/aarch64/fvp_ras.c |
| 325 | endif |
| 326 | |
Douglas Raillard | 306593d | 2017-02-24 18:14:15 +0000 | [diff] [blame] | 327 | ifneq (${ENABLE_STACK_PROTECTOR},0) |
| 328 | PLAT_BL_COMMON_SOURCES += plat/arm/board/fvp/fvp_stack_protector.c |
| 329 | endif |
| 330 | |
dp-arm | cdd03cb | 2017-02-15 11:07:55 +0000 | [diff] [blame] | 331 | ifeq (${ARCH},aarch32) |
| 332 | NEED_BL32 := yes |
| 333 | endif |
| 334 | |
Antonio Nino Diaz | 4e6408c | 2019-01-23 16:23:07 +0000 | [diff] [blame] | 335 | # Enable the dynamic translation tables library. |
| 336 | ifeq (${ARCH},aarch32) |
| 337 | ifeq (${RESET_TO_SP_MIN},1) |
Masahiro Yamada | 1adc5f5 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 338 | BL32_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC |
Antonio Nino Diaz | 4e6408c | 2019-01-23 16:23:07 +0000 | [diff] [blame] | 339 | endif |
Petre-Ionut Tudor | e5a6fef | 2019-11-07 15:18:03 +0000 | [diff] [blame] | 340 | else # AArch64 |
Antonio Nino Diaz | 4e6408c | 2019-01-23 16:23:07 +0000 | [diff] [blame] | 341 | ifeq (${RESET_TO_BL31},1) |
Masahiro Yamada | 1adc5f5 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 342 | BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC |
Antonio Nino Diaz | 4e6408c | 2019-01-23 16:23:07 +0000 | [diff] [blame] | 343 | endif |
Antonio Nino Diaz | 60ef675 | 2019-02-12 13:32:03 +0000 | [diff] [blame] | 344 | ifeq (${SPD},trusty) |
Masahiro Yamada | 1adc5f5 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 345 | BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC |
Antonio Nino Diaz | 60ef675 | 2019-02-12 13:32:03 +0000 | [diff] [blame] | 346 | endif |
Antonio Nino Diaz | 4e6408c | 2019-01-23 16:23:07 +0000 | [diff] [blame] | 347 | endif |
| 348 | |
Petre-Ionut Tudor | e5a6fef | 2019-11-07 15:18:03 +0000 | [diff] [blame] | 349 | ifeq (${ALLOW_RO_XLAT_TABLES}, 1) |
| 350 | ifeq (${ARCH},aarch32) |
Masahiro Yamada | 1adc5f5 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 351 | BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES |
Petre-Ionut Tudor | e5a6fef | 2019-11-07 15:18:03 +0000 | [diff] [blame] | 352 | else # AArch64 |
Masahiro Yamada | 1adc5f5 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 353 | BL31_CPPFLAGS += -DPLAT_RO_XLAT_TABLES |
Petre-Ionut Tudor | e5a6fef | 2019-11-07 15:18:03 +0000 | [diff] [blame] | 354 | ifeq (${SPD},tspd) |
Masahiro Yamada | 1adc5f5 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 355 | BL32_CPPFLAGS += -DPLAT_RO_XLAT_TABLES |
Petre-Ionut Tudor | e5a6fef | 2019-11-07 15:18:03 +0000 | [diff] [blame] | 356 | endif |
| 357 | endif |
| 358 | endif |
| 359 | |
Ambroise Vincent | 9660dc1 | 2019-07-12 13:47:03 +0100 | [diff] [blame] | 360 | ifeq (${USE_DEBUGFS},1) |
Masahiro Yamada | 1adc5f5 | 2020-04-01 14:28:24 +0900 | [diff] [blame] | 361 | BL31_CPPFLAGS += -DPLAT_XLAT_TABLES_DYNAMIC |
Ambroise Vincent | 9660dc1 | 2019-07-12 13:47:03 +0100 | [diff] [blame] | 362 | endif |
| 363 | |
Soby Mathew | 3b5156e | 2017-10-05 12:27:33 +0100 | [diff] [blame] | 364 | # Add support for platform supplied linker script for BL31 build |
| 365 | $(eval $(call add_define,PLAT_EXTRA_LD_SCRIPT)) |
| 366 | |
Roberto Vargas | 9f41248 | 2018-01-16 10:35:23 +0000 | [diff] [blame] | 367 | ifneq (${BL2_AT_EL3}, 0) |
| 368 | override BL1_SOURCES = |
| 369 | endif |
| 370 | |
Juan Castillo | 31a68f0 | 2015-04-14 12:49:03 +0100 | [diff] [blame] | 371 | include plat/arm/board/common/board_common.mk |
Dan Handley | 2b6b574 | 2015-03-19 19:17:53 +0000 | [diff] [blame] | 372 | include plat/arm/common/arm_common.mk |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 373 | |
Max Shvetsov | 06dba29 | 2019-12-06 11:50:12 +0000 | [diff] [blame] | 374 | ifeq (${TRUSTED_BOARD_BOOT}, 1) |
| 375 | BL1_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c |
| 376 | BL2_SOURCES += plat/arm/board/fvp/fvp_trusted_boot.c |
Alexei Fedorov | 61369a2 | 2020-07-13 14:59:02 +0100 | [diff] [blame] | 377 | |
| 378 | ifeq (${MEASURED_BOOT},1) |
| 379 | BL2_SOURCES += plat/arm/board/fvp/fvp_measured_boot.c |
| 380 | endif |
| 381 | |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 382 | # FVP being a development platform, enable capability to disable Authentication |
Antonio Nino Diaz | 05f4957 | 2018-09-25 11:37:23 +0100 | [diff] [blame] | 383 | # dynamically if TRUSTED_BOARD_BOOT is set. |
Max Shvetsov | 06dba29 | 2019-12-06 11:50:12 +0000 | [diff] [blame] | 384 | DYN_DISABLE_AUTH := 1 |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 385 | endif |
Manish V Badarkhe | 2d49ef3 | 2021-08-24 14:42:35 +0100 | [diff] [blame] | 386 | |
| 387 | # enable trace buffer control registers access to NS by default |
| 388 | ENABLE_TRBE_FOR_NS := 1 |
| 389 | |
| 390 | # enable trace system registers access to NS by default |
| 391 | ENABLE_SYS_REG_TRACE_FOR_NS := 1 |
| 392 | |
| 393 | # enable trace filter control registers access to NS by default |
| 394 | ENABLE_TRF_FOR_NS := 1 |