Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 1 | /* |
Jayanth Dodderi Chidanand | 4d5a8c5 | 2024-01-09 11:28:21 +0000 | [diff] [blame] | 2 | * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved. |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 7 | #ifndef CONTEXT_H |
| 8 | #define CONTEXT_H |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 9 | |
Jayanth Dodderi Chidanand | 9abe23b | 2024-05-07 18:50:57 +0100 | [diff] [blame] | 10 | #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) |
Jayanth Dodderi Chidanand | fbbee6b | 2024-01-24 20:05:07 +0000 | [diff] [blame] | 11 | #include <lib/el3_runtime/context_el2.h> |
Jayanth Dodderi Chidanand | 9abe23b | 2024-05-07 18:50:57 +0100 | [diff] [blame] | 12 | #else |
| 13 | /** |
| 14 | * El1 context is required either when: |
| 15 | * IMAGE_BL1 || ((!CTX_INCLUDE_EL2_REGS) && IMAGE_BL31) |
| 16 | */ |
| 17 | #include <lib/el3_runtime/context_el1.h> |
| 18 | #endif /* (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) */ |
| 19 | |
Elizabeth Ho | 4fc00d2 | 2023-07-18 14:10:25 +0100 | [diff] [blame] | 20 | #include <lib/el3_runtime/cpu_data.h> |
Madhukar Pappireddy | 5c1b8d9 | 2024-06-17 15:26:00 -0500 | [diff] [blame] | 21 | #include <lib/el3_runtime/simd_ctx.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 22 | #include <lib/utils_def.h> |
Jeenu Viswambharan | 96c7df0 | 2017-11-30 12:54:15 +0000 | [diff] [blame] | 23 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 24 | /******************************************************************************* |
Achin Gupta | 07f4e07 | 2014-02-02 12:02:23 +0000 | [diff] [blame] | 25 | * Constants that allow assembler code to access members of and the 'gp_regs' |
| 26 | * structure at their correct offsets. |
| 27 | ******************************************************************************/ |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 28 | #define CTX_GPREGS_OFFSET U(0x0) |
| 29 | #define CTX_GPREG_X0 U(0x0) |
| 30 | #define CTX_GPREG_X1 U(0x8) |
| 31 | #define CTX_GPREG_X2 U(0x10) |
| 32 | #define CTX_GPREG_X3 U(0x18) |
| 33 | #define CTX_GPREG_X4 U(0x20) |
| 34 | #define CTX_GPREG_X5 U(0x28) |
| 35 | #define CTX_GPREG_X6 U(0x30) |
| 36 | #define CTX_GPREG_X7 U(0x38) |
| 37 | #define CTX_GPREG_X8 U(0x40) |
| 38 | #define CTX_GPREG_X9 U(0x48) |
| 39 | #define CTX_GPREG_X10 U(0x50) |
| 40 | #define CTX_GPREG_X11 U(0x58) |
| 41 | #define CTX_GPREG_X12 U(0x60) |
| 42 | #define CTX_GPREG_X13 U(0x68) |
| 43 | #define CTX_GPREG_X14 U(0x70) |
| 44 | #define CTX_GPREG_X15 U(0x78) |
| 45 | #define CTX_GPREG_X16 U(0x80) |
| 46 | #define CTX_GPREG_X17 U(0x88) |
| 47 | #define CTX_GPREG_X18 U(0x90) |
| 48 | #define CTX_GPREG_X19 U(0x98) |
| 49 | #define CTX_GPREG_X20 U(0xa0) |
| 50 | #define CTX_GPREG_X21 U(0xa8) |
| 51 | #define CTX_GPREG_X22 U(0xb0) |
| 52 | #define CTX_GPREG_X23 U(0xb8) |
| 53 | #define CTX_GPREG_X24 U(0xc0) |
| 54 | #define CTX_GPREG_X25 U(0xc8) |
| 55 | #define CTX_GPREG_X26 U(0xd0) |
| 56 | #define CTX_GPREG_X27 U(0xd8) |
| 57 | #define CTX_GPREG_X28 U(0xe0) |
| 58 | #define CTX_GPREG_X29 U(0xe8) |
| 59 | #define CTX_GPREG_LR U(0xf0) |
| 60 | #define CTX_GPREG_SP_EL0 U(0xf8) |
| 61 | #define CTX_GPREGS_END U(0x100) |
Achin Gupta | 07f4e07 | 2014-02-02 12:02:23 +0000 | [diff] [blame] | 62 | |
| 63 | /******************************************************************************* |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 64 | * Constants that allow assembler code to access members of and the 'el3_state' |
| 65 | * structure at their correct offsets. Note that some of the registers are only |
| 66 | * 32-bits wide but are stored as 64-bit values for convenience |
| 67 | ******************************************************************************/ |
Dimitris Papastamos | b63c6f1 | 2018-01-11 15:29:36 +0000 | [diff] [blame] | 68 | #define CTX_EL3STATE_OFFSET (CTX_GPREGS_OFFSET + CTX_GPREGS_END) |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 69 | #define CTX_SCR_EL3 U(0x0) |
Jeenu Viswambharan | 96c7df0 | 2017-11-30 12:54:15 +0000 | [diff] [blame] | 70 | #define CTX_ESR_EL3 U(0x8) |
| 71 | #define CTX_RUNTIME_SP U(0x10) |
| 72 | #define CTX_SPSR_EL3 U(0x18) |
| 73 | #define CTX_ELR_EL3 U(0x20) |
Alexei Fedorov | 503bbf3 | 2019-08-13 15:17:53 +0100 | [diff] [blame] | 74 | #define CTX_PMCR_EL0 U(0x28) |
Madhukar Pappireddy | fba2572 | 2020-07-24 03:27:12 -0500 | [diff] [blame] | 75 | #define CTX_IS_IN_EL3 U(0x30) |
Jayanth Dodderi Chidanand | 118b335 | 2024-06-18 15:22:54 +0100 | [diff] [blame] | 76 | #define CTX_MDCR_EL3 U(0x38) |
Manish Pandey | 07952fb | 2023-05-25 13:46:14 +0100 | [diff] [blame] | 77 | /* Constants required in supporting nested exception in EL3 */ |
Jayanth Dodderi Chidanand | 118b335 | 2024-06-18 15:22:54 +0100 | [diff] [blame] | 78 | #define CTX_SAVED_ELR_EL3 U(0x40) |
Manish Pandey | 07952fb | 2023-05-25 13:46:14 +0100 | [diff] [blame] | 79 | /* |
| 80 | * General purpose flag, to save various EL3 states |
| 81 | * FFH mode : Used to identify if handling nested exception |
| 82 | * KFH mode : Used as counter value |
| 83 | */ |
Jayanth Dodderi Chidanand | 118b335 | 2024-06-18 15:22:54 +0100 | [diff] [blame] | 84 | #define CTX_NESTED_EA_FLAG U(0x48) |
Manish Pandey | f90a73c | 2023-10-10 15:42:19 +0100 | [diff] [blame] | 85 | #if FFH_SUPPORT |
Jayanth Dodderi Chidanand | 118b335 | 2024-06-18 15:22:54 +0100 | [diff] [blame] | 86 | #define CTX_SAVED_ESR_EL3 U(0x50) |
| 87 | #define CTX_SAVED_SPSR_EL3 U(0x58) |
| 88 | #define CTX_SAVED_GPREG_LR U(0x60) |
| 89 | #define CTX_EL3STATE_END U(0x70) /* Align to the next 16 byte boundary */ |
Manish Pandey | 07952fb | 2023-05-25 13:46:14 +0100 | [diff] [blame] | 90 | #else |
| 91 | #define CTX_EL3STATE_END U(0x50) /* Align to the next 16 byte boundary */ |
Arvind Ram Prakash | b5d9559 | 2023-11-08 12:28:30 -0600 | [diff] [blame] | 92 | #endif /* FFH_SUPPORT */ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 93 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 94 | |
Antonio Nino Diaz | 13adfb1 | 2019-01-30 20:41:31 +0000 | [diff] [blame] | 95 | /******************************************************************************* |
| 96 | * Registers related to CVE-2018-3639 |
| 97 | ******************************************************************************/ |
Madhukar Pappireddy | 36d524f | 2024-04-25 23:05:26 -0500 | [diff] [blame] | 98 | #define CTX_CVE_2018_3639_OFFSET (CTX_EL3STATE_OFFSET + CTX_EL3STATE_END) |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 99 | #define CTX_CVE_2018_3639_DISABLE U(0) |
| 100 | #define CTX_CVE_2018_3639_END U(0x10) /* Align to the next 16 byte boundary */ |
| 101 | |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 102 | /******************************************************************************* |
Jayanth Dodderi Chidanand | 3a71df6 | 2024-06-05 11:13:05 +0100 | [diff] [blame] | 103 | * Registers related to ERRATA_SPECULATIVE_AT |
| 104 | * |
| 105 | * This is essential as with EL1 and EL2 context registers being decoupled, |
| 106 | * both will not be present for a given build configuration. |
| 107 | * As ERRATA_SPECULATIVE_AT errata requires SCTLR_EL1 and TCR_EL1 registers |
| 108 | * independent of the above logic, we need explicit context entries to be |
| 109 | * reserved for these registers. |
| 110 | * |
| 111 | * NOTE: Based on this we end up with following different configurations depending |
| 112 | * on the presence of errata and inclusion of EL1 or EL2 context. |
| 113 | * |
| 114 | * ============================================================================ |
| 115 | * | ERRATA_SPECULATIVE_AT | EL1 context| Memory allocation(Sctlr_el1,Tcr_el1)| |
| 116 | * ============================================================================ |
| 117 | * | 0 | 0 | None | |
| 118 | * | 0 | 1 | EL1 C-Context structure | |
| 119 | * | 1 | 0 | Errata Context Offset Entries | |
| 120 | * | 1 | 1 | Errata Context Offset Entries | |
| 121 | * ============================================================================ |
| 122 | * |
| 123 | * In the above table, when ERRATA_SPECULATIVE_AT=1, EL1_Context=0, it implies |
| 124 | * there is only EL2 context and memory for SCTLR_EL1 and TCR_EL1 registers is |
| 125 | * reserved explicitly under ERRATA_SPECULATIVE_AT build flag here. |
| 126 | * |
| 127 | * In situations when EL1_Context=1 and ERRATA_SPECULATIVE_AT=1, since SCTLR_EL1 |
| 128 | * and TCR_EL1 registers will be modified under errata and it happens at the |
| 129 | * early in the codeflow prior to el1 context (save and restore operations), |
| 130 | * context memory still will be reserved under the errata logic here explicitly. |
| 131 | * These registers will not be part of EL1 context save & restore routines. |
| 132 | * |
| 133 | * Only when ERRATA_SPECULATIVE_AT=0, EL1_Context=1, for this combination, |
| 134 | * SCTLR_EL1 and TCR_EL1 will be part of EL1 context structure (context_el1.h) |
| 135 | * ----------------------------------------------------------------------------- |
| 136 | ******************************************************************************/ |
| 137 | #define CTX_ERRATA_SPEC_AT_OFFSET (CTX_CVE_2018_3639_OFFSET + CTX_CVE_2018_3639_END) |
| 138 | #if ERRATA_SPECULATIVE_AT |
| 139 | #define CTX_ERRATA_SPEC_AT_SCTLR_EL1 U(0x0) |
| 140 | #define CTX_ERRATA_SPEC_AT_TCR_EL1 U(0x8) |
| 141 | #define CTX_ERRATA_SPEC_AT_END U(0x10) /* Align to the next 16 byte boundary */ |
| 142 | #else |
| 143 | #define CTX_ERRATA_SPEC_AT_END U(0x0) |
| 144 | #endif /* ERRATA_SPECULATIVE_AT */ |
| 145 | |
| 146 | /******************************************************************************* |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 147 | * Registers related to ARMv8.3-PAuth. |
| 148 | ******************************************************************************/ |
Jayanth Dodderi Chidanand | 3a71df6 | 2024-06-05 11:13:05 +0100 | [diff] [blame] | 149 | #define CTX_PAUTH_REGS_OFFSET (CTX_ERRATA_SPEC_AT_OFFSET + CTX_ERRATA_SPEC_AT_END) |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 150 | #if CTX_INCLUDE_PAUTH_REGS |
| 151 | #define CTX_PACIAKEY_LO U(0x0) |
| 152 | #define CTX_PACIAKEY_HI U(0x8) |
| 153 | #define CTX_PACIBKEY_LO U(0x10) |
| 154 | #define CTX_PACIBKEY_HI U(0x18) |
| 155 | #define CTX_PACDAKEY_LO U(0x20) |
| 156 | #define CTX_PACDAKEY_HI U(0x28) |
| 157 | #define CTX_PACDBKEY_LO U(0x30) |
| 158 | #define CTX_PACDBKEY_HI U(0x38) |
| 159 | #define CTX_PACGAKEY_LO U(0x40) |
| 160 | #define CTX_PACGAKEY_HI U(0x48) |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 161 | #define CTX_PAUTH_REGS_END U(0x50) /* Align to the next 16 byte boundary */ |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 162 | #else |
| 163 | #define CTX_PAUTH_REGS_END U(0) |
| 164 | #endif /* CTX_INCLUDE_PAUTH_REGS */ |
| 165 | |
Elizabeth Ho | 4fc00d2 | 2023-07-18 14:10:25 +0100 | [diff] [blame] | 166 | /******************************************************************************* |
| 167 | * Registers initialised in a per-world context. |
| 168 | ******************************************************************************/ |
Jayanth Dodderi Chidanand | 56aa382 | 2023-12-11 11:22:02 +0000 | [diff] [blame] | 169 | #define CTX_CPTR_EL3 U(0x0) |
| 170 | #define CTX_ZCR_EL3 U(0x8) |
Arvind Ram Prakash | b5d9559 | 2023-11-08 12:28:30 -0600 | [diff] [blame] | 171 | #define CTX_MPAM3_EL3 U(0x10) |
| 172 | #define CTX_PERWORLD_EL3STATE_END U(0x18) |
Elizabeth Ho | 4fc00d2 | 2023-07-18 14:10:25 +0100 | [diff] [blame] | 173 | |
Julius Werner | 53456fc | 2019-07-09 13:49:11 -0700 | [diff] [blame] | 174 | #ifndef __ASSEMBLER__ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 175 | |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 176 | #include <stdint.h> |
| 177 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 178 | #include <lib/cassert.h> |
| 179 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 180 | /* |
| 181 | * Common constants to help define the 'cpu_context' structure and its |
| 182 | * members below. |
| 183 | */ |
Varun Wadekar | c6a11f6 | 2017-05-25 18:04:48 -0700 | [diff] [blame] | 184 | #define DWORD_SHIFT U(3) |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 185 | #define DEFINE_REG_STRUCT(name, num_regs) \ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 186 | typedef struct name { \ |
Zelalem | 91d8061 | 2020-02-12 10:37:03 -0600 | [diff] [blame] | 187 | uint64_t ctx_regs[num_regs]; \ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 188 | } __aligned(16) name##_t |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 189 | |
| 190 | /* Constants to determine the size of individual context structures */ |
Achin Gupta | 07f4e07 | 2014-02-02 12:02:23 +0000 | [diff] [blame] | 191 | #define CTX_GPREG_ALL (CTX_GPREGS_END >> DWORD_SHIFT) |
Jayanth Dodderi Chidanand | fbbee6b | 2024-01-24 20:05:07 +0000 | [diff] [blame] | 192 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 193 | #define CTX_EL3STATE_ALL (CTX_EL3STATE_END >> DWORD_SHIFT) |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 194 | #define CTX_CVE_2018_3639_ALL (CTX_CVE_2018_3639_END >> DWORD_SHIFT) |
Jayanth Dodderi Chidanand | 3a71df6 | 2024-06-05 11:13:05 +0100 | [diff] [blame] | 195 | |
| 196 | #if ERRATA_SPECULATIVE_AT |
| 197 | #define CTX_ERRATA_SPEC_AT_ALL (CTX_ERRATA_SPEC_AT_END >> DWORD_SHIFT) |
| 198 | #endif |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 199 | #if CTX_INCLUDE_PAUTH_REGS |
| 200 | # define CTX_PAUTH_REGS_ALL (CTX_PAUTH_REGS_END >> DWORD_SHIFT) |
| 201 | #endif |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 202 | |
| 203 | /* |
Soby Mathew | 6c5192a | 2014-04-30 15:36:37 +0100 | [diff] [blame] | 204 | * AArch64 general purpose register context structure. Usually x0-x18, |
| 205 | * lr are saved as the compiler is expected to preserve the remaining |
Achin Gupta | 07f4e07 | 2014-02-02 12:02:23 +0000 | [diff] [blame] | 206 | * callee saved registers if used by the C runtime and the assembler |
Soby Mathew | 6c5192a | 2014-04-30 15:36:37 +0100 | [diff] [blame] | 207 | * does not touch the remaining. But in case of world switch during |
| 208 | * exception handling, we need to save the callee registers too. |
Achin Gupta | 07f4e07 | 2014-02-02 12:02:23 +0000 | [diff] [blame] | 209 | */ |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 210 | DEFINE_REG_STRUCT(gp_regs, CTX_GPREG_ALL); |
Achin Gupta | 07f4e07 | 2014-02-02 12:02:23 +0000 | [diff] [blame] | 211 | |
| 212 | /* |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 213 | * Miscellaneous registers used by EL3 firmware to maintain its state |
| 214 | * across exception entries and exits |
| 215 | */ |
| 216 | DEFINE_REG_STRUCT(el3_state, CTX_EL3STATE_ALL); |
| 217 | |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 218 | /* Function pointer used by CVE-2018-3639 dynamic mitigation */ |
| 219 | DEFINE_REG_STRUCT(cve_2018_3639, CTX_CVE_2018_3639_ALL); |
| 220 | |
Jayanth Dodderi Chidanand | 3a71df6 | 2024-06-05 11:13:05 +0100 | [diff] [blame] | 221 | /* Registers associated to Errata_Speculative */ |
| 222 | #if ERRATA_SPECULATIVE_AT |
| 223 | DEFINE_REG_STRUCT(errata_speculative_at, CTX_ERRATA_SPEC_AT_ALL); |
| 224 | #endif |
| 225 | |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 226 | /* Registers associated to ARMv8.3-PAuth */ |
| 227 | #if CTX_INCLUDE_PAUTH_REGS |
| 228 | DEFINE_REG_STRUCT(pauth, CTX_PAUTH_REGS_ALL); |
| 229 | #endif |
| 230 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 231 | /* |
| 232 | * Macros to access members of any of the above structures using their |
| 233 | * offsets |
| 234 | */ |
Zelalem | 91d8061 | 2020-02-12 10:37:03 -0600 | [diff] [blame] | 235 | #define read_ctx_reg(ctx, offset) ((ctx)->ctx_regs[(offset) >> DWORD_SHIFT]) |
| 236 | #define write_ctx_reg(ctx, offset, val) (((ctx)->ctx_regs[(offset) >> DWORD_SHIFT]) \ |
Jeenu Viswambharan | 32ceef5 | 2018-08-02 10:14:12 +0100 | [diff] [blame] | 237 | = (uint64_t) (val)) |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 238 | |
| 239 | /* |
Zelalem Aweke | b6301e6 | 2021-07-09 17:54:30 -0500 | [diff] [blame] | 240 | * Top-level context structure which is used by EL3 firmware to preserve |
| 241 | * the state of a core at the next lower EL in a given security state and |
| 242 | * save enough EL3 meta data to be able to return to that EL and security |
| 243 | * state. The context management library will be used to ensure that |
| 244 | * SP_EL3 always points to an instance of this structure at exception |
| 245 | * entry and exit. |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 246 | */ |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 247 | typedef struct cpu_context { |
| 248 | gp_regs_t gpregs_ctx; |
| 249 | el3_state_t el3state_ctx; |
Jayanth Dodderi Chidanand | fbbee6b | 2024-01-24 20:05:07 +0000 | [diff] [blame] | 250 | |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 251 | cve_2018_3639_t cve_2018_3639_ctx; |
Jayanth Dodderi Chidanand | fbbee6b | 2024-01-24 20:05:07 +0000 | [diff] [blame] | 252 | |
Jayanth Dodderi Chidanand | 3a71df6 | 2024-06-05 11:13:05 +0100 | [diff] [blame] | 253 | #if ERRATA_SPECULATIVE_AT |
| 254 | errata_speculative_at_t errata_speculative_at_ctx; |
| 255 | #endif |
| 256 | |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 257 | #if CTX_INCLUDE_PAUTH_REGS |
| 258 | pauth_t pauth_ctx; |
| 259 | #endif |
Jayanth Dodderi Chidanand | fbbee6b | 2024-01-24 20:05:07 +0000 | [diff] [blame] | 260 | |
Jayanth Dodderi Chidanand | 9abe23b | 2024-05-07 18:50:57 +0100 | [diff] [blame] | 261 | #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) |
Jayanth Dodderi Chidanand | fbbee6b | 2024-01-24 20:05:07 +0000 | [diff] [blame] | 262 | el2_sysregs_t el2_sysregs_ctx; |
Jayanth Dodderi Chidanand | 9abe23b | 2024-05-07 18:50:57 +0100 | [diff] [blame] | 263 | #else |
| 264 | /* El1 context should be included only either for IMAGE_BL1, |
| 265 | * or for IMAGE_BL31 when CTX_INCLUDE_EL2_REGS=0: |
| 266 | * When SPMD_SPM_AT_SEL2=1, SPMC at S-EL2 takes care of saving |
| 267 | * and restoring EL1 registers. In this case, BL31 at EL3 can |
| 268 | * exclude save and restore of EL1 context registers. |
| 269 | */ |
| 270 | el1_sysregs_t el1_sysregs_ctx; |
Jayanth Dodderi Chidanand | fbbee6b | 2024-01-24 20:05:07 +0000 | [diff] [blame] | 271 | #endif |
| 272 | |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 273 | } cpu_context_t; |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 274 | |
Elizabeth Ho | 4fc00d2 | 2023-07-18 14:10:25 +0100 | [diff] [blame] | 275 | /* |
| 276 | * Per-World Context. |
| 277 | * It stores registers whose values can be shared across CPUs. |
| 278 | */ |
| 279 | typedef struct per_world_context { |
| 280 | uint64_t ctx_cptr_el3; |
| 281 | uint64_t ctx_zcr_el3; |
Arvind Ram Prakash | b5d9559 | 2023-11-08 12:28:30 -0600 | [diff] [blame] | 282 | uint64_t ctx_mpam3_el3; |
Elizabeth Ho | 4fc00d2 | 2023-07-18 14:10:25 +0100 | [diff] [blame] | 283 | } per_world_context_t; |
| 284 | |
| 285 | extern per_world_context_t per_world_context[CPU_DATA_CONTEXT_NUM]; |
| 286 | |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 287 | /* Macros to access members of the 'cpu_context_t' structure */ |
| 288 | #define get_el3state_ctx(h) (&((cpu_context_t *) h)->el3state_ctx) |
Jayanth Dodderi Chidanand | 9abe23b | 2024-05-07 18:50:57 +0100 | [diff] [blame] | 289 | |
| 290 | #if (CTX_INCLUDE_EL2_REGS && IMAGE_BL31) |
| 291 | #define get_el2_sysregs_ctx(h) (&((cpu_context_t *) h)->el2_sysregs_ctx) |
| 292 | #else |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 293 | #define get_el1_sysregs_ctx(h) (&((cpu_context_t *) h)->el1_sysregs_ctx) |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 294 | #endif |
Jayanth Dodderi Chidanand | 9abe23b | 2024-05-07 18:50:57 +0100 | [diff] [blame] | 295 | |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 296 | #define get_gpregs_ctx(h) (&((cpu_context_t *) h)->gpregs_ctx) |
Dimitris Papastamos | bb1fd5b | 2018-06-07 11:29:15 +0100 | [diff] [blame] | 297 | #define get_cve_2018_3639_ctx(h) (&((cpu_context_t *) h)->cve_2018_3639_ctx) |
Jayanth Dodderi Chidanand | 3a71df6 | 2024-06-05 11:13:05 +0100 | [diff] [blame] | 298 | |
| 299 | #if ERRATA_SPECULATIVE_AT |
| 300 | #define get_errata_speculative_at_ctx(h) (&((cpu_context_t *) h)->errata_speculative_at_ctx) |
| 301 | #endif |
| 302 | |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 303 | #if CTX_INCLUDE_PAUTH_REGS |
| 304 | # define get_pauth_ctx(h) (&((cpu_context_t *) h)->pauth_ctx) |
| 305 | #endif |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 306 | |
| 307 | /* |
| 308 | * Compile time assertions related to the 'cpu_context' structure to |
| 309 | * ensure that the assembler and the compiler view of the offsets of |
| 310 | * the structure members is the same. |
| 311 | */ |
Elyes Haouas | 183638f | 2023-02-13 10:05:41 +0100 | [diff] [blame] | 312 | CASSERT(CTX_GPREGS_OFFSET == __builtin_offsetof(cpu_context_t, gpregs_ctx), |
Achin Gupta | 07f4e07 | 2014-02-02 12:02:23 +0000 | [diff] [blame] | 313 | assert_core_context_gp_offset_mismatch); |
Jayanth Dodderi Chidanand | fbbee6b | 2024-01-24 20:05:07 +0000 | [diff] [blame] | 314 | |
| 315 | CASSERT(CTX_EL3STATE_OFFSET == __builtin_offsetof(cpu_context_t, el3state_ctx), |
| 316 | assert_core_context_el3state_offset_mismatch); |
| 317 | |
Jayanth Dodderi Chidanand | fbbee6b | 2024-01-24 20:05:07 +0000 | [diff] [blame] | 318 | |
Elyes Haouas | 183638f | 2023-02-13 10:05:41 +0100 | [diff] [blame] | 319 | CASSERT(CTX_CVE_2018_3639_OFFSET == __builtin_offsetof(cpu_context_t, cve_2018_3639_ctx), |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 320 | assert_core_context_cve_2018_3639_offset_mismatch); |
Jayanth Dodderi Chidanand | fbbee6b | 2024-01-24 20:05:07 +0000 | [diff] [blame] | 321 | |
Jayanth Dodderi Chidanand | 3a71df6 | 2024-06-05 11:13:05 +0100 | [diff] [blame] | 322 | #if ERRATA_SPECULATIVE_AT |
| 323 | CASSERT(CTX_ERRATA_SPEC_AT_OFFSET == __builtin_offsetof(cpu_context_t, errata_speculative_at_ctx), |
| 324 | assert_core_context_errata_speculative_at_offset_mismatch); |
| 325 | #endif |
| 326 | |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 327 | #if CTX_INCLUDE_PAUTH_REGS |
Elyes Haouas | 183638f | 2023-02-13 10:05:41 +0100 | [diff] [blame] | 328 | CASSERT(CTX_PAUTH_REGS_OFFSET == __builtin_offsetof(cpu_context_t, pauth_ctx), |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 329 | assert_core_context_pauth_offset_mismatch); |
Jayanth Dodderi Chidanand | fbbee6b | 2024-01-24 20:05:07 +0000 | [diff] [blame] | 330 | #endif /* CTX_INCLUDE_PAUTH_REGS */ |
| 331 | |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 332 | /* |
| 333 | * Helper macro to set the general purpose registers that correspond to |
| 334 | * parameters in an aapcs_64 call i.e. x0-x7 |
| 335 | */ |
| 336 | #define set_aapcs_args0(ctx, x0) do { \ |
| 337 | write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X0, x0); \ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 338 | } while (0) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 339 | #define set_aapcs_args1(ctx, x0, x1) do { \ |
| 340 | write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X1, x1); \ |
| 341 | set_aapcs_args0(ctx, x0); \ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 342 | } while (0) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 343 | #define set_aapcs_args2(ctx, x0, x1, x2) do { \ |
| 344 | write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X2, x2); \ |
| 345 | set_aapcs_args1(ctx, x0, x1); \ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 346 | } while (0) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 347 | #define set_aapcs_args3(ctx, x0, x1, x2, x3) do { \ |
| 348 | write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X3, x3); \ |
| 349 | set_aapcs_args2(ctx, x0, x1, x2); \ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 350 | } while (0) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 351 | #define set_aapcs_args4(ctx, x0, x1, x2, x3, x4) do { \ |
| 352 | write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X4, x4); \ |
| 353 | set_aapcs_args3(ctx, x0, x1, x2, x3); \ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 354 | } while (0) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 355 | #define set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5) do { \ |
| 356 | write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X5, x5); \ |
| 357 | set_aapcs_args4(ctx, x0, x1, x2, x3, x4); \ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 358 | } while (0) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 359 | #define set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6) do { \ |
| 360 | write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X6, x6); \ |
| 361 | set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5); \ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 362 | } while (0) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 363 | #define set_aapcs_args7(ctx, x0, x1, x2, x3, x4, x5, x6, x7) do { \ |
| 364 | write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X7, x7); \ |
| 365 | set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6); \ |
Soby Mathew | 24ab34f | 2016-05-03 17:11:42 +0100 | [diff] [blame] | 366 | } while (0) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 367 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 368 | /******************************************************************************* |
| 369 | * Function prototypes |
| 370 | ******************************************************************************/ |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 371 | #if CTX_INCLUDE_FPREGS |
Madhukar Pappireddy | 5c1b8d9 | 2024-06-17 15:26:00 -0500 | [diff] [blame] | 372 | void fpregs_context_save(simd_regs_t *regs); |
| 373 | void fpregs_context_restore(simd_regs_t *regs); |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 374 | #endif |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 375 | |
Jayanth Dodderi Chidanand | 9abe23b | 2024-05-07 18:50:57 +0100 | [diff] [blame] | 376 | /******************************************************************************* |
| 377 | * The next four inline functions are required for IMAGE_BL1, as well as for |
| 378 | * IMAGE_BL31 for the below combinations. |
| 379 | * ============================================================================ |
| 380 | * | ERRATA_SPECULATIVE_AT| CTX_INCLUDE_EL2_REGS | Combination | |
| 381 | * ============================================================================ |
| 382 | * | 0 | 0 | Valid (EL1 ctx) | |
| 383 | * |______________________|______________________|____________________________| |
| 384 | * | | | Invalid (No Errata/EL1 Ctx)| |
| 385 | * | 0 | 1 | Hence commented out. | |
| 386 | * |______________________|______________________|____________________________| |
| 387 | * | | | | |
| 388 | * | 1 | 0 | Valid (Errata ctx) | |
| 389 | * |______________________|______________________|____________________________| |
| 390 | * | | | | |
| 391 | * | 1 | 1 | Valid (Errata ctx) | |
| 392 | * |______________________|______________________|____________________________| |
| 393 | * ============================================================================ |
| 394 | ******************************************************************************/ |
| 395 | #if (IMAGE_BL1 || ((ERRATA_SPECULATIVE_AT) || (!CTX_INCLUDE_EL2_REGS))) |
| 396 | |
Jayanth Dodderi Chidanand | aeb82d6 | 2024-07-30 17:04:23 +0100 | [diff] [blame] | 397 | static inline void write_ctx_sctlr_el1_reg_errata(cpu_context_t *ctx, u_register_t val) |
| 398 | { |
| 399 | #if (ERRATA_SPECULATIVE_AT) |
| 400 | write_ctx_reg(get_errata_speculative_at_ctx(ctx), |
| 401 | CTX_ERRATA_SPEC_AT_SCTLR_EL1, val); |
| 402 | #else |
| 403 | write_el1_ctx_common(get_el1_sysregs_ctx(ctx), sctlr_el1, val); |
| 404 | #endif /* ERRATA_SPECULATIVE_AT */ |
| 405 | } |
| 406 | |
| 407 | static inline void write_ctx_tcr_el1_reg_errata(cpu_context_t *ctx, u_register_t val) |
| 408 | { |
| 409 | #if (ERRATA_SPECULATIVE_AT) |
| 410 | write_ctx_reg(get_errata_speculative_at_ctx(ctx), |
| 411 | CTX_ERRATA_SPEC_AT_TCR_EL1, val); |
| 412 | #else |
| 413 | write_el1_ctx_common(get_el1_sysregs_ctx(ctx), tcr_el1, val); |
| 414 | #endif /* ERRATA_SPECULATIVE_AT */ |
| 415 | } |
| 416 | |
| 417 | static inline u_register_t read_ctx_sctlr_el1_reg_errata(cpu_context_t *ctx) |
| 418 | { |
| 419 | #if (ERRATA_SPECULATIVE_AT) |
| 420 | return read_ctx_reg(get_errata_speculative_at_ctx(ctx), |
| 421 | CTX_ERRATA_SPEC_AT_SCTLR_EL1); |
| 422 | #else |
| 423 | return read_el1_ctx_common(get_el1_sysregs_ctx(ctx), sctlr_el1); |
| 424 | #endif /* ERRATA_SPECULATIVE_AT */ |
| 425 | } |
| 426 | |
| 427 | static inline u_register_t read_ctx_tcr_el1_reg_errata(cpu_context_t *ctx) |
| 428 | { |
| 429 | #if (ERRATA_SPECULATIVE_AT) |
| 430 | return read_ctx_reg(get_errata_speculative_at_ctx(ctx), |
| 431 | CTX_ERRATA_SPEC_AT_TCR_EL1); |
| 432 | #else |
| 433 | return read_el1_ctx_common(get_el1_sysregs_ctx(ctx), tcr_el1); |
| 434 | #endif /* ERRATA_SPECULATIVE_AT */ |
| 435 | } |
| 436 | |
Jayanth Dodderi Chidanand | 9abe23b | 2024-05-07 18:50:57 +0100 | [diff] [blame] | 437 | #endif /* (IMAGE_BL1 || ((ERRATA_SPECULATIVE_AT) || (!CTX_INCLUDE_EL2_REGS))) */ |
| 438 | |
Julius Werner | 53456fc | 2019-07-09 13:49:11 -0700 | [diff] [blame] | 439 | #endif /* __ASSEMBLER__ */ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 440 | |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 441 | #endif /* CONTEXT_H */ |