blob: 6a820f0086be1f1dcb7af21331710db586db37ab [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Varun Wadekar4538bfc2019-01-02 17:53:15 -08002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05305 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef TEGRA_DEF_H
8#define TEGRA_DEF_H
Varun Wadekarb316e242015-05-19 16:48:04 +05309
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <lib/utils_def.h>
Varun Wadekar761ca732017-04-24 14:17:12 -070011
Varun Wadekarb316e242015-05-19 16:48:04 +053012/*******************************************************************************
Varun Wadekar81b13832015-07-03 16:31:28 +053013 * Power down state IDs
14 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070015#define PSTATE_ID_CORE_POWERDN U(7)
16#define PSTATE_ID_CLUSTER_IDLE U(16)
17#define PSTATE_ID_CLUSTER_POWERDN U(17)
18#define PSTATE_ID_SOC_POWERDN U(27)
Varun Wadekar81b13832015-07-03 16:31:28 +053019
20/*******************************************************************************
21 * This value is used by the PSCI implementation during the `SYSTEM_SUSPEND`
22 * call as the `state-id` field in the 'power state' parameter.
23 ******************************************************************************/
24#define PLAT_SYS_SUSPEND_STATE_ID PSTATE_ID_SOC_POWERDN
25
26/*******************************************************************************
Varun Wadekar3ce54992016-01-19 13:55:19 -080027 * Platform power states (used by PSCI framework)
28 *
29 * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
30 * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
31 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070032#define PLAT_MAX_RET_STATE U(1)
33#define PLAT_MAX_OFF_STATE (PSTATE_ID_SOC_POWERDN + U(1))
Varun Wadekar3ce54992016-01-19 13:55:19 -080034
35/*******************************************************************************
Varun Wadekara6a357f2017-05-05 09:20:59 -070036 * iRAM memory constants
37 ******************************************************************************/
Varun Wadekar08554a62017-06-12 16:47:16 -070038#define TEGRA_IRAM_BASE 0x40000000
Varun Wadekara6a357f2017-05-05 09:20:59 -070039
40/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053041 * GIC memory map
42 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070043#define TEGRA_GICD_BASE U(0x50041000)
44#define TEGRA_GICC_BASE U(0x50042000)
Varun Wadekarb316e242015-05-19 16:48:04 +053045
46/*******************************************************************************
Varun Wadekar4538bfc2019-01-02 17:53:15 -080047 * Secure IRQ definitions
48 ******************************************************************************/
49#define TEGRA210_WDT_CPU_LEGACY_FIQ U(28)
50
51/*******************************************************************************
Varun Wadekarbc787442015-07-27 13:00:50 +053052 * Tegra Memory Select Switch Controller constants
53 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070054#define TEGRA_MSELECT_BASE U(0x50060000)
Varun Wadekarbc787442015-07-27 13:00:50 +053055
Varun Wadekar761ca732017-04-24 14:17:12 -070056#define MSELECT_CONFIG U(0x0)
57#define ENABLE_WRAP_INCR_MASTER2_BIT (U(1) << U(29))
58#define ENABLE_WRAP_INCR_MASTER1_BIT (U(1) << U(28))
59#define ENABLE_WRAP_INCR_MASTER0_BIT (U(1) << U(27))
60#define UNSUPPORTED_TX_ERR_MASTER2_BIT (U(1) << U(25))
61#define UNSUPPORTED_TX_ERR_MASTER1_BIT (U(1) << U(24))
Varun Wadekarbc787442015-07-27 13:00:50 +053062#define ENABLE_UNSUP_TX_ERRORS (UNSUPPORTED_TX_ERR_MASTER2_BIT | \
63 UNSUPPORTED_TX_ERR_MASTER1_BIT)
64#define ENABLE_WRAP_TO_INCR_BURSTS (ENABLE_WRAP_INCR_MASTER2_BIT | \
65 ENABLE_WRAP_INCR_MASTER1_BIT | \
66 ENABLE_WRAP_INCR_MASTER0_BIT)
67
68/*******************************************************************************
Varun Wadekara6a357f2017-05-05 09:20:59 -070069 * Tegra Resource Semaphore constants
70 ******************************************************************************/
71#define TEGRA_RES_SEMA_BASE 0x60001000UL
72#define STA_OFFSET 0UL
73#define SET_OFFSET 4UL
74#define CLR_OFFSET 8UL
75
76/*******************************************************************************
77 * Tegra Primary Interrupt Controller constants
78 ******************************************************************************/
79#define TEGRA_PRI_ICTLR_BASE 0x60004000UL
80#define CPU_IEP_FIR_SET 0x18UL
81
82/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053083 * Tegra micro-seconds timer constants
84 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070085#define TEGRA_TMRUS_BASE U(0x60005010)
86#define TEGRA_TMRUS_SIZE U(0x1000)
Varun Wadekarb316e242015-05-19 16:48:04 +053087
88/*******************************************************************************
89 * Tegra Clock and Reset Controller constants
90 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070091#define TEGRA_CAR_RESET_BASE U(0x60006000)
Varun Wadekara59a7c52017-04-26 08:31:50 -070092#define TEGRA_GPU_RESET_REG_OFFSET U(0x28C)
Jeetesh Burman48fef882018-01-22 15:40:08 +053093#define TEGRA_GPU_RESET_GPU_SET_OFFSET U(0x290)
Varun Wadekara59a7c52017-04-26 08:31:50 -070094#define GPU_RESET_BIT (U(1) << 24)
Jeetesh Burman48fef882018-01-22 15:40:08 +053095#define GPU_SET_BIT (U(1) << 24)
Varun Wadekara6a357f2017-05-05 09:20:59 -070096#define TEGRA_RST_DEV_CLR_V U(0x434)
97#define TEGRA_CLK_ENB_V U(0x440)
Varun Wadekarb316e242015-05-19 16:48:04 +053098
Samuel Payne1e6bed42017-06-12 10:15:43 -070099/* SE Clock Offsets */
100#define TEGRA_RST_DEVICES_V 0x358UL
101#define SE_RESET_BIT (0x1UL << 31)
102#define TEGRA_RST_DEVICES_W 0x35CUL
103#define ENTROPY_CLK_ENB_BIT (0x1UL << 21)
104#define TEGRA_CLK_OUT_ENB_V 0x360UL
105#define SE_CLK_ENB_BIT (0x1UL << 31)
106#define TEGRA_CLK_OUT_ENB_W 0x364UL
107#define ENTROPY_RESET_BIT (0x1UL << 21)
108
Varun Wadekarb316e242015-05-19 16:48:04 +0530109/*******************************************************************************
110 * Tegra Flow Controller constants
111 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700112#define TEGRA_FLOWCTRL_BASE U(0x60007000)
Varun Wadekarb316e242015-05-19 16:48:04 +0530113
114/*******************************************************************************
Marvin Hsu21eea972017-04-11 11:00:48 +0800115 * Tegra AHB arbitration controller
116 ******************************************************************************/
117#define TEGRA_AHB_ARB_BASE 0x6000C000UL
118
119/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530120 * Tegra Secure Boot Controller constants
121 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700122#define TEGRA_SB_BASE U(0x6000C200)
Varun Wadekarb316e242015-05-19 16:48:04 +0530123
124/*******************************************************************************
125 * Tegra Exception Vectors constants
126 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700127#define TEGRA_EVP_BASE U(0x6000F000)
Varun Wadekarb316e242015-05-19 16:48:04 +0530128
129/*******************************************************************************
Varun Wadekar28dcc212016-07-20 10:28:51 -0700130 * Tegra Miscellaneous register constants
131 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700132#define TEGRA_MISC_BASE U(0x70000000)
133#define HARDWARE_REVISION_OFFSET U(0x804)
Varun Wadekar28dcc212016-07-20 10:28:51 -0700134
135/*******************************************************************************
Varun Wadekard2014c62015-10-29 10:37:28 +0530136 * Tegra UART controller base addresses
137 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700138#define TEGRA_UARTA_BASE U(0x70006000)
139#define TEGRA_UARTB_BASE U(0x70006040)
140#define TEGRA_UARTC_BASE U(0x70006200)
141#define TEGRA_UARTD_BASE U(0x70006300)
142#define TEGRA_UARTE_BASE U(0x70006400)
Varun Wadekard2014c62015-10-29 10:37:28 +0530143
144/*******************************************************************************
Marvin Hsu40d3a672017-04-11 11:00:48 +0800145 * Tegra Fuse Controller related constants
146 ******************************************************************************/
147#define TEGRA_FUSE_BASE 0x7000F800UL
148#define FUSE_BOOT_SECURITY_INFO 0x268UL
149#define FUSE_ATOMIC_SAVE_CARVEOUT_EN (0x1U << 7)
Samuel Payne69b0e4a2017-06-15 21:12:45 -0700150#define FUSE_JTAG_SECUREID_VALID (0x104UL)
151#define ECID_VALID (0x1UL)
Marvin Hsu40d3a672017-04-11 11:00:48 +0800152
153
154/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530155 * Tegra Power Mgmt Controller constants
156 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700157#define TEGRA_PMC_BASE U(0x7000E400)
Varun Wadekarb316e242015-05-19 16:48:04 +0530158
159/*******************************************************************************
Varun Wadekara6a357f2017-05-05 09:20:59 -0700160 * Tegra Atomics constants
161 ******************************************************************************/
162#define TEGRA_ATOMICS_BASE 0x70016000UL
163#define TRIGGER0_REG_OFFSET 0UL
164#define TRIGGER_WIDTH_SHIFT 4UL
165#define TRIGGER_ID_SHIFT 16UL
166#define RESULT0_REG_OFFSET 0xC00UL
167
168/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +0530169 * Tegra Memory Controller constants
170 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700171#define TEGRA_MC_BASE U(0x70019000)
Varun Wadekarb316e242015-05-19 16:48:04 +0530172
Harvey Hsieh359be952017-08-21 15:01:53 +0800173/* Memory Controller Interrupt Status */
174#define MC_INTSTATUS 0x00U
175
Varun Wadekar64443ca2016-12-12 16:14:57 -0800176/* TZDRAM carveout configuration registers */
Varun Wadekar761ca732017-04-24 14:17:12 -0700177#define MC_SECURITY_CFG0_0 U(0x70)
178#define MC_SECURITY_CFG1_0 U(0x74)
179#define MC_SECURITY_CFG3_0 U(0x9BC)
Varun Wadekar64443ca2016-12-12 16:14:57 -0800180
181/* Video Memory carveout configuration registers */
Varun Wadekar761ca732017-04-24 14:17:12 -0700182#define MC_VIDEO_PROTECT_BASE_HI U(0x978)
183#define MC_VIDEO_PROTECT_BASE_LO U(0x648)
184#define MC_VIDEO_PROTECT_SIZE_MB U(0x64c)
Varun Wadekar64443ca2016-12-12 16:14:57 -0800185
Samuel Payneae1e0792017-06-12 16:38:23 -0700186/* SMMU configuration registers*/
Anthony Zhou0e07e452017-07-26 17:16:54 +0800187#define MC_SMMU_PPCS_ASID_0 0x270U
Samuel Payneae1e0792017-06-12 16:38:23 -0700188#define PPCS_SMMU_ENABLE (0x1U << 31)
189
Varun Wadekar0dc91812015-12-30 15:06:41 -0800190/*******************************************************************************
Marvin Hsu21eea972017-04-11 11:00:48 +0800191 * Tegra SE constants
192 ******************************************************************************/
193#define TEGRA_SE1_BASE U(0x70012000)
194#define TEGRA_SE2_BASE U(0x70412000)
195#define TEGRA_PKA1_BASE U(0x70420000)
196#define TEGRA_SE2_RANGE_SIZE U(0x2000)
197#define SE_TZRAM_SECURITY U(0x4)
198
199/*******************************************************************************
Varun Wadekar0dc91812015-12-30 15:06:41 -0800200 * Tegra TZRAM constants
201 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -0700202#define TEGRA_TZRAM_BASE U(0x7C010000)
203#define TEGRA_TZRAM_SIZE U(0x10000)
Varun Wadekar0dc91812015-12-30 15:06:41 -0800204
Marvin Hsu40d3a672017-04-11 11:00:48 +0800205/*******************************************************************************
206 * Tegra TZRAM carveout constants
207 ******************************************************************************/
208#define TEGRA_TZRAM_CARVEOUT_BASE U(0x7C04C000)
209#define TEGRA_TZRAM_CARVEOUT_SIZE U(0x4000)
210
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000211#endif /* TEGRA_DEF_H */