blob: 23a1dfaecd799388588f93fb8fd18ba62c2291b1 [file] [log] [blame]
Achin Gupta92712a52015-09-03 14:18:02 +01001/*
Heyi Guoc5bd63c2020-05-19 14:01:49 +08002 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
Achin Gupta92712a52015-09-03 14:18:02 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta92712a52015-09-03 14:18:02 +01005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
Achin Gupta92712a52015-09-03 14:18:02 +01009#include <arch.h>
10#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <common/debug.h>
12#include <common/interrupt_props.h>
13#include <drivers/arm/gic_common.h>
14
Soby Mathew50f6fe42016-02-01 17:59:22 +000015#include "../common/gic_common_private.h"
Achin Gupta92712a52015-09-03 14:18:02 +010016#include "gicv3_private.h"
17
Achin Gupta92712a52015-09-03 14:18:02 +010018/******************************************************************************
19 * This function marks the core as awake in the re-distributor and
20 * ensures that the interface is active.
21 *****************************************************************************/
22void gicv3_rdistif_mark_core_awake(uintptr_t gicr_base)
23{
24 /*
25 * The WAKER_PS_BIT should be changed to 0
26 * only when WAKER_CA_BIT is 1.
27 */
Antonio Nino Diazca994e72018-08-21 10:02:33 +010028 assert((gicr_read_waker(gicr_base) & WAKER_CA_BIT) != 0U);
Achin Gupta92712a52015-09-03 14:18:02 +010029
30 /* Mark the connected core as awake */
31 gicr_write_waker(gicr_base, gicr_read_waker(gicr_base) & ~WAKER_PS_BIT);
32
33 /* Wait till the WAKER_CA_BIT changes to 0 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010034 while ((gicr_read_waker(gicr_base) & WAKER_CA_BIT) != 0U) {
35 }
Achin Gupta92712a52015-09-03 14:18:02 +010036}
37
Achin Gupta92712a52015-09-03 14:18:02 +010038/******************************************************************************
39 * This function marks the core as asleep in the re-distributor and ensures
40 * that the interface is quiescent.
41 *****************************************************************************/
42void gicv3_rdistif_mark_core_asleep(uintptr_t gicr_base)
43{
44 /* Mark the connected core as asleep */
45 gicr_write_waker(gicr_base, gicr_read_waker(gicr_base) | WAKER_PS_BIT);
46
47 /* Wait till the WAKER_CA_BIT changes to 1 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010048 while ((gicr_read_waker(gicr_base) & WAKER_CA_BIT) == 0U) {
49 }
Achin Gupta92712a52015-09-03 14:18:02 +010050}
51
Achin Gupta92712a52015-09-03 14:18:02 +010052/*******************************************************************************
53 * This function probes the Redistributor frames when the driver is initialised
54 * and saves their base addresses. These base addresses are used later to
55 * initialise each Redistributor interface.
56 ******************************************************************************/
57void gicv3_rdistif_base_addrs_probe(uintptr_t *rdistif_base_addrs,
58 unsigned int rdistif_num,
59 uintptr_t gicr_base,
60 mpidr_hash_fn mpidr_to_core_pos)
61{
Soby Mathewa0fedc42016-06-16 14:52:04 +010062 u_register_t mpidr;
Achin Gupta92712a52015-09-03 14:18:02 +010063 unsigned int proc_num;
Antonio Nino Diazca994e72018-08-21 10:02:33 +010064 uint64_t typer_val;
Achin Gupta92712a52015-09-03 14:18:02 +010065 uintptr_t rdistif_base = gicr_base;
66
Antonio Nino Diazca994e72018-08-21 10:02:33 +010067 assert(rdistif_base_addrs != NULL);
Achin Gupta92712a52015-09-03 14:18:02 +010068
69 /*
70 * Iterate over the Redistributor frames. Store the base address of each
71 * frame in the platform provided array. Use the "Processor Number"
72 * field to index into the array if the platform has not provided a hash
73 * function to convert an MPIDR (obtained from the "Affinity Value"
74 * field into a linear index.
75 */
76 do {
77 typer_val = gicr_read_typer(rdistif_base);
Antonio Nino Diazca994e72018-08-21 10:02:33 +010078 if (mpidr_to_core_pos != NULL) {
Achin Gupta92712a52015-09-03 14:18:02 +010079 mpidr = mpidr_from_gicr_typer(typer_val);
80 proc_num = mpidr_to_core_pos(mpidr);
81 } else {
82 proc_num = (typer_val >> TYPER_PROC_NUM_SHIFT) &
83 TYPER_PROC_NUM_MASK;
84 }
Soby Mathewd1463bd2019-01-17 14:57:54 +000085
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010086 if (proc_num < rdistif_num) {
Soby Mathewd1463bd2019-01-17 14:57:54 +000087 rdistif_base_addrs[proc_num] = rdistif_base;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +010088 }
Soby Mathewd1463bd2019-01-17 14:57:54 +000089
Antonio Nino Diazca994e72018-08-21 10:02:33 +010090 rdistif_base += (1U << GICR_PCPUBASE_SHIFT);
91 } while ((typer_val & TYPER_LAST_BIT) == 0U);
Achin Gupta92712a52015-09-03 14:18:02 +010092}
93
94/*******************************************************************************
Heyi Guo06f85b42021-01-20 18:50:16 +080095 * Helper function to get the maximum SPI INTID + 1.
96 ******************************************************************************/
97unsigned int gicv3_get_spi_limit(uintptr_t gicd_base)
98{
99 unsigned int spi_limit;
100 unsigned int typer_reg = gicd_read_typer(gicd_base);
101
102 /* (maximum SPI INTID + 1) is equal to 32 * (GICD_TYPER.ITLinesNumber+1) */
103 spi_limit = ((typer_reg & TYPER_IT_LINES_NO_MASK) + 1U) << 5;
104
105 /* Filter out special INTIDs 1020-1023 */
106 if (spi_limit > (MAX_SPI_ID + 1U)) {
107 return MAX_SPI_ID + 1U;
108 }
109
110 return spi_limit;
111}
112
113/*******************************************************************************
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100114 * Helper function to configure the default attributes of (E)SPIs.
Achin Gupta92712a52015-09-03 14:18:02 +0100115 ******************************************************************************/
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100116void gicv3_spis_config_defaults(uintptr_t gicd_base)
Achin Gupta92712a52015-09-03 14:18:02 +0100117{
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100118 unsigned int i, num_ints;
119#if GIC_EXT_INTID
120 unsigned int num_eints;
121#endif
122 unsigned int typer_reg = gicd_read_typer(gicd_base);
Achin Gupta92712a52015-09-03 14:18:02 +0100123
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100124 /* Maximum SPI INTID is 32 * (GICD_TYPER.ITLinesNumber + 1) - 1 */
125 num_ints = ((typer_reg & TYPER_IT_LINES_NO_MASK) + 1U) << 5;
Achin Gupta92712a52015-09-03 14:18:02 +0100126
Heyi Guo0d5d24d2020-05-19 15:41:14 +0800127 /*
128 * The GICv3 architecture allows GICD_TYPER.ITLinesNumber to be 31, so
129 * the maximum possible value for num_ints is 1024. Limit the value to
130 * MAX_SPI_ID + 1 to avoid getting wrong address in GICD_OFFSET() macro.
131 */
132 if (num_ints > MAX_SPI_ID + 1U) {
133 num_ints = MAX_SPI_ID + 1U;
134 }
Heyi Guoce380252021-01-21 10:34:00 +0800135 INFO("Maximum SPI INTID supported: %u\n", num_ints - 1);
Heyi Guo0d5d24d2020-05-19 15:41:14 +0800136
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100137 /* Treat all (E)SPIs as G1NS by default. We do 32 at a time. */
138 for (i = MIN_SPI_ID; i < num_ints; i += (1U << IGROUPR_SHIFT)) {
139 gicd_write_igroupr(gicd_base, i, ~0U);
140 }
Achin Gupta92712a52015-09-03 14:18:02 +0100141
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100142#if GIC_EXT_INTID
143 /* Check if extended SPI range is implemented */
144 if ((typer_reg & TYPER_ESPI) != 0U) {
145 /*
146 * Maximum ESPI INTID is 32 * (GICD_TYPER.ESPI_range + 1) + 4095
147 */
148 num_eints = ((((typer_reg >> TYPER_ESPI_RANGE_SHIFT) &
Heyi Guoc5bd63c2020-05-19 14:01:49 +0800149 TYPER_ESPI_RANGE_MASK) + 1U) << 5) + MIN_ESPI_ID;
Heyi Guoce380252021-01-21 10:34:00 +0800150 INFO("Maximum ESPI INTID supported: %u\n", num_eints - 1);
Achin Gupta92712a52015-09-03 14:18:02 +0100151
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100152 for (i = MIN_ESPI_ID; i < num_eints;
153 i += (1U << IGROUPR_SHIFT)) {
154 gicd_write_igroupr(gicd_base, i, ~0U);
155 }
156 } else {
157 num_eints = 0U;
Heyi Guoce380252021-01-21 10:34:00 +0800158 INFO("ESPI range is not implemented.\n");
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100159 }
160#endif
161
162 /* Setup the default (E)SPI priorities doing four at a time */
163 for (i = MIN_SPI_ID; i < num_ints; i += (1U << IPRIORITYR_SHIFT)) {
164 gicd_write_ipriorityr(gicd_base, i, GICD_IPRIORITYR_DEF_VAL);
165 }
166
167#if GIC_EXT_INTID
168 for (i = MIN_ESPI_ID; i < num_eints;
169 i += (1U << IPRIORITYR_SHIFT)) {
170 gicd_write_ipriorityr(gicd_base, i, GICD_IPRIORITYR_DEF_VAL);
171 }
172#endif
Achin Gupta92712a52015-09-03 14:18:02 +0100173 /*
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100174 * Treat all (E)SPIs as level triggered by default, write 16 at a time
Achin Gupta92712a52015-09-03 14:18:02 +0100175 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100176 for (i = MIN_SPI_ID; i < num_ints; i += (1U << ICFGR_SHIFT)) {
177 gicd_write_icfgr(gicd_base, i, 0U);
178 }
179
180#if GIC_EXT_INTID
181 for (i = MIN_ESPI_ID; i < num_eints; i += (1U << ICFGR_SHIFT)) {
182 gicd_write_icfgr(gicd_base, i, 0U);
183 }
184#endif
Achin Gupta92712a52015-09-03 14:18:02 +0100185}
186
Achin Gupta92712a52015-09-03 14:18:02 +0100187/*******************************************************************************
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100188 * Helper function to configure properties of secure (E)SPIs
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100189 ******************************************************************************/
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100190unsigned int gicv3_secure_spis_config_props(uintptr_t gicd_base,
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100191 const interrupt_prop_t *interrupt_props,
192 unsigned int interrupt_props_num)
193{
194 unsigned int i;
195 const interrupt_prop_t *current_prop;
196 unsigned long long gic_affinity_val;
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100197 unsigned int ctlr_enable = 0U;
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100198
199 /* Make sure there's a valid property array */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100200 if (interrupt_props_num > 0U) {
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100201 assert(interrupt_props != NULL);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100202 }
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100203
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100204 for (i = 0U; i < interrupt_props_num; i++) {
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100205 current_prop = &interrupt_props[i];
206
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100207 unsigned int intr_num = current_prop->intr_num;
208
209 /* Skip SGI, (E)PPI and LPI interrupts */
210 if (!IS_SPI(intr_num)) {
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100211 continue;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100212 }
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100213
214 /* Configure this interrupt as a secure interrupt */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100215 gicd_clr_igroupr(gicd_base, intr_num);
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100216
217 /* Configure this interrupt as G0 or a G1S interrupt */
218 assert((current_prop->intr_grp == INTR_GROUP0) ||
219 (current_prop->intr_grp == INTR_GROUP1S));
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100220
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100221 if (current_prop->intr_grp == INTR_GROUP1S) {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100222 gicd_set_igrpmodr(gicd_base, intr_num);
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100223 ctlr_enable |= CTLR_ENABLE_G1S_BIT;
224 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100225 gicd_clr_igrpmodr(gicd_base, intr_num);
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100226 ctlr_enable |= CTLR_ENABLE_G0_BIT;
227 }
228
229 /* Set interrupt configuration */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100230 gicd_set_icfgr(gicd_base, intr_num, current_prop->intr_cfg);
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100231
232 /* Set the priority of this interrupt */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100233 gicd_set_ipriorityr(gicd_base, intr_num,
234 current_prop->intr_pri);
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100235
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100236 /* Target (E)SPIs to the primary CPU */
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100237 gic_affinity_val =
238 gicd_irouter_val_from_mpidr(read_mpidr(), 0U);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100239 gicd_write_irouter(gicd_base, intr_num,
240 gic_affinity_val);
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100241
242 /* Enable this interrupt */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100243 gicd_set_isenabler(gicd_base, intr_num);
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100244 }
245
246 return ctlr_enable;
247}
248
249/*******************************************************************************
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100250 * Helper function to configure the default attributes of (E)SPIs
Achin Gupta92712a52015-09-03 14:18:02 +0100251 ******************************************************************************/
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100252void gicv3_ppi_sgi_config_defaults(uintptr_t gicr_base)
Achin Gupta92712a52015-09-03 14:18:02 +0100253{
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100254 unsigned int i, ppi_regs_num, regs_num;
Achin Gupta92712a52015-09-03 14:18:02 +0100255
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100256#if GIC_EXT_INTID
257 /* Calculate number of PPI registers */
258 ppi_regs_num = (unsigned int)((gicr_read_typer(gicr_base) >>
259 TYPER_PPI_NUM_SHIFT) & TYPER_PPI_NUM_MASK) + 1;
260 /* All other values except PPInum [0-2] are reserved */
261 if (ppi_regs_num > 3U) {
262 ppi_regs_num = 1U;
263 }
264#else
265 ppi_regs_num = 1U;
266#endif
Achin Gupta92712a52015-09-03 14:18:02 +0100267 /*
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100268 * Disable all SGIs (imp. def.)/(E)PPIs before configuring them.
269 * This is a more scalable approach as it avoids clearing
270 * the enable bits in the GICD_CTLR.
Achin Gupta92712a52015-09-03 14:18:02 +0100271 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100272 for (i = 0U; i < ppi_regs_num; ++i) {
273 gicr_write_icenabler(gicr_base, i, ~0U);
274 }
275
276 /* Wait for pending writes to GICR_ICENABLER */
Achin Gupta92712a52015-09-03 14:18:02 +0100277 gicr_wait_for_pending_write(gicr_base);
278
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100279 /* 32 interrupt IDs per GICR_IGROUPR register */
280 for (i = 0U; i < ppi_regs_num; ++i) {
281 /* Treat all SGIs/(E)PPIs as G1NS by default */
282 gicr_write_igroupr(gicr_base, i, ~0U);
283 }
Achin Gupta92712a52015-09-03 14:18:02 +0100284
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100285 /* 4 interrupt IDs per GICR_IPRIORITYR register */
286 regs_num = ppi_regs_num << 3;
287 for (i = 0U; i < regs_num; ++i) {
288 /* Setup the default (E)PPI/SGI priorities doing 4 at a time */
289 gicr_write_ipriorityr(gicr_base, i, GICD_IPRIORITYR_DEF_VAL);
290 }
Achin Gupta92712a52015-09-03 14:18:02 +0100291
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100292 /* 16 interrupt IDs per GICR_ICFGR register */
293 regs_num = ppi_regs_num << 1;
294 for (i = (MIN_PPI_ID >> ICFGR_SHIFT); i < regs_num; ++i) {
295 /* Configure all (E)PPIs as level triggered by default */
296 gicr_write_icfgr(gicr_base, i, 0U);
297 }
Achin Gupta92712a52015-09-03 14:18:02 +0100298}
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100299
300/*******************************************************************************
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100301 * Helper function to configure properties of secure G0 and G1S (E)PPIs and SGIs
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100302 ******************************************************************************/
Daniel Boulby4e83abb2018-05-01 15:15:34 +0100303unsigned int gicv3_secure_ppi_sgi_config_props(uintptr_t gicr_base,
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100304 const interrupt_prop_t *interrupt_props,
305 unsigned int interrupt_props_num)
306{
307 unsigned int i;
308 const interrupt_prop_t *current_prop;
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100309 unsigned int ctlr_enable = 0U;
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100310
311 /* Make sure there's a valid property array */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100312 if (interrupt_props_num > 0U) {
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100313 assert(interrupt_props != NULL);
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100314 }
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100315
Antonio Nino Diazca994e72018-08-21 10:02:33 +0100316 for (i = 0U; i < interrupt_props_num; i++) {
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100317 current_prop = &interrupt_props[i];
318
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100319 unsigned int intr_num = current_prop->intr_num;
320
321 /* Skip (E)SPI interrupt */
322 if (!IS_SGI_PPI(intr_num)) {
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100323 continue;
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100324 }
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100325
326 /* Configure this interrupt as a secure interrupt */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100327 gicr_clr_igroupr(gicr_base, intr_num);
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100328
329 /* Configure this interrupt as G0 or a G1S interrupt */
330 assert((current_prop->intr_grp == INTR_GROUP0) ||
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100331 (current_prop->intr_grp == INTR_GROUP1S));
332
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000333 if (current_prop->intr_grp == INTR_GROUP1S) {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100334 gicr_set_igrpmodr(gicr_base, intr_num);
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000335 ctlr_enable |= CTLR_ENABLE_G1S_BIT;
336 } else {
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100337 gicr_clr_igrpmodr(gicr_base, intr_num);
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000338 ctlr_enable |= CTLR_ENABLE_G0_BIT;
339 }
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100340
341 /* Set the priority of this interrupt */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100342 gicr_set_ipriorityr(gicr_base, intr_num,
343 current_prop->intr_pri);
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100344
345 /*
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100346 * Set interrupt configuration for (E)PPIs.
347 * Configurations for SGIs 0-15 are ignored.
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100348 */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100349 if (intr_num >= MIN_PPI_ID) {
350 gicr_set_icfgr(gicr_base, intr_num,
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100351 current_prop->intr_cfg);
352 }
353
354 /* Enable this interrupt */
Alexei Fedorova6e6ae02020-04-06 16:27:54 +0100355 gicr_set_isenabler(gicr_base, intr_num);
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100356 }
Jeenu Viswambharan88d8f452017-11-07 08:38:23 +0000357
358 return ctlr_enable;
Jeenu Viswambharanaeb267c2017-09-22 08:32:09 +0100359}
Andre Przywara95581b42020-09-07 14:53:58 +0100360
361/**
362 * gicv3_rdistif_get_number_frames() - determine size of GICv3 GICR region
363 * @gicr_frame: base address of the GICR region to check
364 *
365 * This iterates over the GICR_TYPER registers of multiple GICR frames in
366 * a GICR region, to find the instance which has the LAST bit set. For most
367 * systems this corresponds to the number of cores handled by a redistributor,
368 * but there could be disabled cores among them.
369 * It assumes that each GICR region is fully accessible (till the LAST bit
370 * marks the end of the region).
371 * If a platform has multiple GICR regions, this function would need to be
372 * called multiple times, providing the respective GICR base address each time.
373 *
374 * Return: number of valid GICR frames (at least 1, up to PLATFORM_CORE_COUNT)
375 ******************************************************************************/
376unsigned int gicv3_rdistif_get_number_frames(const uintptr_t gicr_frame)
377{
378 uintptr_t rdistif_base = gicr_frame;
379 unsigned int count;
380
381 for (count = 1; count < PLATFORM_CORE_COUNT; count++) {
382 if ((gicr_read_typer(rdistif_base) & TYPER_LAST_BIT) != 0U) {
383 break;
384 }
385 rdistif_base += (1U << GICR_PCPUBASE_SHIFT);
386 }
387
388 return count;
389}