blob: b70fc72713010ad9e879afb10f0541990cb651f9 [file] [log] [blame]
developerfd40db22021-04-29 10:08:25 +08001/*
2 * Copyright (C) 2018 MediaTek Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; version 2 of the License
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
14 * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
15 * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
16 */
17
18#ifndef MTK_ETH_DBG_H
19#define MTK_ETH_DBG_H
20
21/* Debug Purpose Register */
22#define MTK_PSE_FQFC_CFG 0x100
23#define MTK_FE_CDM1_FSM 0x220
24#define MTK_FE_CDM2_FSM 0x224
developer77f3fd42021-10-05 15:16:05 +080025#define MTK_FE_CDM3_FSM 0x238
26#define MTK_FE_CDM4_FSM 0x298
developer089e8852022-09-28 14:43:46 +080027#define MTK_FE_CDM5_FSM 0x318
28#define MTK_FE_CDM6_FSM 0x328
developerfd40db22021-04-29 10:08:25 +080029#define MTK_FE_GDM1_FSM 0x228
30#define MTK_FE_GDM2_FSM 0x22C
31#define MTK_FE_PSE_FREE 0x240
32#define MTK_FE_DROP_FQ 0x244
33#define MTK_FE_DROP_FC 0x248
34#define MTK_FE_DROP_PPE 0x24C
developer77f3fd42021-10-05 15:16:05 +080035#define MTK_MAC_FSM(x) (0x1010C + ((x) * 0x100))
36#define MTK_SGMII_FALSE_CARRIER_CNT(x) (0x10060028 + ((x) * 0x10000))
37#define MTK_SGMII_EFUSE 0x11D008C8
38#define MTK_WED_RTQM_GLO_CFG 0x15010B00
developerfd40db22021-04-29 10:08:25 +080039
developer089e8852022-09-28 14:43:46 +080040#if defined(CONFIG_MEDIATEK_NETSYS_V2) || defined(CONFIG_MEDIATEK_NETSYS_V3)
developerfd40db22021-04-29 10:08:25 +080041#define MTK_PSE_IQ_STA(x) (0x180 + (x) * 0x4)
42#define MTK_PSE_OQ_STA(x) (0x1A0 + (x) * 0x4)
43#else
44#define MTK_PSE_IQ_STA(x) (0x110 + (x) * 0x4)
45#define MTK_PSE_OQ_STA(x) (0x118 + (x) * 0x4)
46#endif
47
48#define MTKETH_MII_READ 0x89F3
49#define MTKETH_MII_WRITE 0x89F4
50#define MTKETH_ESW_REG_READ 0x89F1
51#define MTKETH_ESW_REG_WRITE 0x89F2
52#define MTKETH_MII_READ_CL45 0x89FC
53#define MTKETH_MII_WRITE_CL45 0x89FD
54#define REG_ESW_MAX 0xFC
55
developer77d03a72021-06-06 00:06:00 +080056#define PROCREG_ESW_CNT "esw_cnt"
developer621ca6b2023-01-11 11:08:46 +080057#define PROCREG_XFI_CNT "xfi_cnt"
developer77d03a72021-06-06 00:06:00 +080058#define PROCREG_TXRING "tx_ring"
developer8051e042022-04-08 13:26:36 +080059#define PROCREG_HWTXRING "hwtx_ring"
developer77d03a72021-06-06 00:06:00 +080060#define PROCREG_RXRING "rx_ring"
61#define PROCREG_DIR "mtketh"
62#define PROCREG_DBG_REGS "dbg_regs"
63#define PROCREG_HW_LRO_STATS "hw_lro_stats"
64#define PROCREG_HW_LRO_AUTO_TLB "hw_lro_auto_tlb"
developer8051e042022-04-08 13:26:36 +080065#define PROCREG_RESET_EVENT "reset_event"
developer77d03a72021-06-06 00:06:00 +080066
developer621ca6b2023-01-11 11:08:46 +080067/* XFI MAC MIB Register */
68#define MTK_XFI_MIB_BASE(x) (MTK_XMAC_MCR(x))
69#define MTK_XFI_CNT_CTRL 0x100
70#define MTK_XFI_TX_PKT_CNT 0x108
71#define MTK_XFI_TX_ETH_CNT 0x114
72#define MTK_XFI_TX_PAUSE_CNT 0x120
73#define MTK_XFI_TX_BYTE_CNT 0x134
74#define MTK_XFI_TX_UC_PKT_CNT_L 0x150
75#define MTK_XFI_TX_UC_PKT_CNT_H 0x154
76#define MTK_XFI_TX_MC_PKT_CNT_L 0x160
77#define MTK_XFI_TX_MC_PKT_CNT_H 0x164
78#define MTK_XFI_TX_BC_PKT_CNT_L 0x170
79#define MTK_XFI_TX_BC_PKT_CNT_H 0x174
80
81#define MTK_XFI_RX_PKT_CNT 0x188
82#define MTK_XFI_RX_ETH_CNT 0x18C
83#define MTK_XFI_RX_PAUSE_CNT 0x190
84#define MTK_XFI_RX_LEN_ERR_CNT 0x194
85#define MTK_XFI_RX_CRC_ERR_CNT 0x198
86#define MTK_XFI_RX_UC_PKT_CNT_L 0x1C0
87#define MTK_XFI_RX_UC_PKT_CNT_H 0x1C4
88#define MTK_XFI_RX_MC_PKT_CNT_L 0x1D0
89#define MTK_XFI_RX_MC_PKT_CNT_H 0x1D4
90#define MTK_XFI_RX_BC_PKT_CNT_L 0x1E0
91#define MTK_XFI_RX_BC_PKT_CNT_H 0x1E4
92#define MTK_XFI_RX_UC_DROP_CNT 0x200
93#define MTK_XFI_RX_BC_DROP_CNT 0x204
94#define MTK_XFI_RX_MC_DROP_CNT 0x208
95#define MTK_XFI_RX_ALL_DROP_CNT 0x20C
96
97#define PRINT_FORMATTED_XFI_MIB(seq, reg, mask) \
98{ \
99 seq_printf(seq, "| XFI%d_%s : %010lu |\n", \
100 gdm_id, #reg, \
101 FIELD_GET(mask, mtk_r32(eth, \
102 MTK_XFI_MIB_BASE(gdm_id) + \
103 MTK_XFI_##reg))); \
104}
105
106#define PRINT_FORMATTED_XFI_MIB64(seq, reg) \
107{ \
108 seq_printf(seq, "| XFI%d_%s : %010llu |\n", \
109 gdm_id, #reg, \
110 mtk_r32(eth, MTK_XFI_MIB_BASE(gdm_id) + \
111 MTK_XFI_##reg##_L) + \
112 ((u64)mtk_r32(eth, MTK_XFI_MIB_BASE(gdm_id) +\
113 MTK_XFI_##reg##_H) << 32)); \
114}
115
developer77d03a72021-06-06 00:06:00 +0800116/* HW LRO flush reason */
117#define MTK_HW_LRO_AGG_FLUSH (1)
118#define MTK_HW_LRO_AGE_FLUSH (2)
119#define MTK_HW_LRO_NOT_IN_SEQ_FLUSH (3)
120#define MTK_HW_LRO_TIMESTAMP_FLUSH (4)
121#define MTK_HW_LRO_NON_RULE_FLUSH (5)
122
123#define SET_PDMA_RXRING_MAX_AGG_CNT(eth, x, y) \
124{ \
125 u32 reg_val1 = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(x)); \
126 u32 reg_val2 = mtk_r32(eth, MTK_LRO_CTRL_DW3_CFG(x)); \
127 reg_val1 &= ~MTK_LRO_RING_AGG_CNT_L_MASK; \
128 reg_val2 &= ~MTK_LRO_RING_AGG_CNT_H_MASK; \
129 reg_val1 |= ((y) & 0x3f) << MTK_LRO_RING_AGG_CNT_L_OFFSET; \
130 reg_val2 |= (((y) >> 6) & 0x03) << \
131 MTK_LRO_RING_AGG_CNT_H_OFFSET; \
132 mtk_w32(eth, reg_val1, MTK_LRO_CTRL_DW2_CFG(x)); \
133 mtk_w32(eth, reg_val2, MTK_LRO_CTRL_DW3_CFG(x)); \
134}
135
136#define SET_PDMA_RXRING_AGG_TIME(eth, x, y) \
137{ \
138 u32 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(x)); \
139 reg_val &= ~MTK_LRO_RING_AGG_TIME_MASK; \
140 reg_val |= ((y) & 0xffff) << MTK_LRO_RING_AGG_TIME_OFFSET; \
141 mtk_w32(eth, reg_val, MTK_LRO_CTRL_DW2_CFG(x)); \
142}
143
144#define SET_PDMA_RXRING_AGE_TIME(eth, x, y) \
145{ \
146 u32 reg_val1 = mtk_r32(eth, MTK_LRO_CTRL_DW1_CFG(x)); \
147 u32 reg_val2 = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(x)); \
148 reg_val1 &= ~MTK_LRO_RING_AGE_TIME_L_MASK; \
149 reg_val2 &= ~MTK_LRO_RING_AGE_TIME_H_MASK; \
150 reg_val1 |= ((y) & 0x3ff) << MTK_LRO_RING_AGE_TIME_L_OFFSET; \
151 reg_val2 |= (((y) >> 10) & 0x03f) << \
152 MTK_LRO_RING_AGE_TIME_H_OFFSET; \
153 mtk_w32(eth, reg_val1, MTK_LRO_CTRL_DW1_CFG(x)); \
154 mtk_w32(eth, reg_val2, MTK_LRO_CTRL_DW2_CFG(x)); \
155}
156
157#define SET_PDMA_LRO_BW_THRESHOLD(eth, x) \
158{ \
159 u32 reg_val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW2); \
160 reg_val = (x); \
161 mtk_w32(eth, reg_val, MTK_PDMA_LRO_CTRL_DW2); \
162}
163
164#define SET_PDMA_RXRING_VALID(eth, x, y) \
165{ \
166 u32 reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(x)); \
167 reg_val &= ~(0x1 << MTK_RX_PORT_VALID_OFFSET); \
168 reg_val |= ((y) & 0x1) << MTK_RX_PORT_VALID_OFFSET; \
169 mtk_w32(eth, reg_val, MTK_LRO_CTRL_DW2_CFG(x)); \
170}
171
172struct mtk_lro_alt_v1_info0 {
173 u32 dtp : 16;
174 u32 stp : 16;
175};
176
177struct mtk_lro_alt_v1_info1 {
178 u32 sip0 : 32;
179};
180
181struct mtk_lro_alt_v1_info2 {
182 u32 sip1 : 32;
183};
184
185struct mtk_lro_alt_v1_info3 {
186 u32 sip2 : 32;
187};
188
189struct mtk_lro_alt_v1_info4 {
190 u32 sip3 : 32;
191};
192
193struct mtk_lro_alt_v1_info5 {
194 u32 vlan_vid0 : 32;
195};
196
197struct mtk_lro_alt_v1_info6 {
198 u32 vlan_vid1 : 16;
199 u32 vlan_vid_vld : 4;
200 u32 cnt : 12;
201};
202
203struct mtk_lro_alt_v1_info7 {
204 u32 dw_len : 32;
205};
206
207struct mtk_lro_alt_v1_info8 {
208 u32 dip_id : 2;
209 u32 ipv6 : 1;
210 u32 ipv4 : 1;
211 u32 resv : 27;
212 u32 valid : 1;
213};
214
215struct mtk_lro_alt_v1 {
216 struct mtk_lro_alt_v1_info0 alt_info0;
217 struct mtk_lro_alt_v1_info1 alt_info1;
218 struct mtk_lro_alt_v1_info2 alt_info2;
219 struct mtk_lro_alt_v1_info3 alt_info3;
220 struct mtk_lro_alt_v1_info4 alt_info4;
221 struct mtk_lro_alt_v1_info5 alt_info5;
222 struct mtk_lro_alt_v1_info6 alt_info6;
223 struct mtk_lro_alt_v1_info7 alt_info7;
224 struct mtk_lro_alt_v1_info8 alt_info8;
225};
226
227struct mtk_lro_alt_v2_info0 {
228 u32 v2_id_h:3;
229 u32 v1_id:12;
230 u32 v0_id:12;
231 u32 v3_valid:1;
232 u32 v2_valid:1;
233 u32 v1_valid:1;
234 u32 v0_valid:1;
235 u32 valid:1;
236};
237
238struct mtk_lro_alt_v2_info1 {
239 u32 sip3_h:9;
240 u32 v6_valid:1;
241 u32 v4_valid:1;
242 u32 v3_id:12;
243 u32 v2_id_l:9;
244};
245
246struct mtk_lro_alt_v2_info2 {
247 u32 sip2_h:9;
248 u32 sip3_l:23;
249};
250struct mtk_lro_alt_v2_info3 {
251 u32 sip1_h:9;
252 u32 sip2_l:23;
253};
254struct mtk_lro_alt_v2_info4 {
255 u32 sip0_h:9;
256 u32 sip1_l:23;
257};
258struct mtk_lro_alt_v2_info5 {
259 u32 dip3_h:9;
260 u32 sip0_l:23;
261};
262struct mtk_lro_alt_v2_info6 {
263 u32 dip2_h:9;
264 u32 dip3_l:23;
265};
266struct mtk_lro_alt_v2_info7 {
267 u32 dip1_h:9;
268 u32 dip2_l:23;
269};
270struct mtk_lro_alt_v2_info8 {
271 u32 dip0_h:9;
272 u32 dip1_l:23;
273};
274struct mtk_lro_alt_v2_info9 {
275 u32 sp_h:9;
276 u32 dip0_l:23;
277};
278struct mtk_lro_alt_v2_info10 {
279 u32 resv:9;
280 u32 dp:16;
281 u32 sp_l:7;
282};
283
284struct mtk_lro_alt_v2 {
285 struct mtk_lro_alt_v2_info0 alt_info0;
286 struct mtk_lro_alt_v2_info1 alt_info1;
287 struct mtk_lro_alt_v2_info2 alt_info2;
288 struct mtk_lro_alt_v2_info3 alt_info3;
289 struct mtk_lro_alt_v2_info4 alt_info4;
290 struct mtk_lro_alt_v2_info5 alt_info5;
291 struct mtk_lro_alt_v2_info6 alt_info6;
292 struct mtk_lro_alt_v2_info7 alt_info7;
293 struct mtk_lro_alt_v2_info8 alt_info8;
294 struct mtk_lro_alt_v2_info9 alt_info9;
295 struct mtk_lro_alt_v2_info10 alt_info10;
296};
297
developerfd40db22021-04-29 10:08:25 +0800298struct mtk_esw_reg {
299 unsigned int off;
300 unsigned int val;
301};
302
303struct mtk_mii_ioctl_data {
developer3957a912021-05-13 16:44:31 +0800304 u16 phy_id;
305 u16 reg_num;
developerfd40db22021-04-29 10:08:25 +0800306 unsigned int val_in;
307 unsigned int val_out;
developerfd40db22021-04-29 10:08:25 +0800308};
309
310#if defined(CONFIG_NET_DSA_MT7530) || defined(CONFIG_MT753X_GSW)
311static inline bool mt7530_exist(struct mtk_eth *eth)
312{
313 return true;
314}
315#else
316static inline bool mt7530_exist(struct mtk_eth *eth)
317{
318 return false;
319}
320#endif
321
developer599cda42022-05-24 15:13:31 +0800322extern u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg);
323extern u32 _mtk_mdio_write(struct mtk_eth *eth, int phy_addr,
324 int phy_reg, u16 write_data);
developerfd40db22021-04-29 10:08:25 +0800325
developer8051e042022-04-08 13:26:36 +0800326extern atomic_t force;
developerfd40db22021-04-29 10:08:25 +0800327
328int debug_proc_init(struct mtk_eth *eth);
329void debug_proc_exit(void);
330
331int mtketh_debugfs_init(struct mtk_eth *eth);
332void mtketh_debugfs_exit(struct mtk_eth *eth);
333int mtk_do_priv_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd);
developere9356982022-07-04 09:03:20 +0800334void hw_lro_stats_update(u32 ring_no, struct mtk_rx_dma_v2 *rxd);
335void hw_lro_flush_stats_update(u32 ring_no, struct mtk_rx_dma_v2 *rxd);
developerfd40db22021-04-29 10:08:25 +0800336
337#endif /* MTK_ETH_DBG_H */