blob: b99ee0b64524640775481aa897e9e3182471fba8 [file] [log] [blame]
developerc50c2352021-12-01 10:45:35 +08001// SPDX-License-Identifier: GPL-2.0+
2#include <linux/bitfield.h>
3#include <linux/module.h>
4#include <linux/nvmem-consumer.h>
developer23021292022-10-21 19:10:10 +08005#include <linux/of_address.h>
developerc50c2352021-12-01 10:45:35 +08006#include <linux/of_platform.h>
developer941468f2023-04-10 15:21:02 +08007#include <linux/pinctrl/consumer.h>
developerc50c2352021-12-01 10:45:35 +08008#include <linux/phy.h>
9
developer043f7b92023-03-13 13:57:36 +080010#define MTK_GPHY_ID_MT7530 0x03a29412
11#define MTK_GPHY_ID_MT7531 0x03a29441
12#ifdef CONFIG_MEDIATEK_GE_PHY_SOC
13#define MTK_GPHY_ID_MT7981 0x03a29461
14#define MTK_GPHY_ID_MT7988 0x03a29481
15#endif
16
developerc50c2352021-12-01 10:45:35 +080017#define MTK_EXT_PAGE_ACCESS 0x1f
18#define MTK_PHY_PAGE_STANDARD 0x0000
19#define MTK_PHY_PAGE_EXTENDED 0x0001
20#define MTK_PHY_PAGE_EXTENDED_2 0x0002
21#define MTK_PHY_PAGE_EXTENDED_3 0x0003
developer7fbc5262023-03-28 23:44:26 +080022/* Registers on Page 3 */
23#define MTK_PHY_LPI_REG_14 (0x14)
24#define MTK_PHY_LPI_WAKE_TIMER_1000_MASK GENMASK(8, 0)
25
26#define MTK_PHY_LPI_REG_1c (0x1c)
27#define MTK_PHY_SMI_DET_ON_THRESH_MASK GENMASK(13, 8)
28/*******************************/
29
developerc50c2352021-12-01 10:45:35 +080030#define MTK_PHY_PAGE_EXTENDED_2A30 0x2a30
31#define MTK_PHY_PAGE_EXTENDED_52B5 0x52b5
32
developer2149cd92023-03-10 19:01:41 +080033#define ANALOG_INTERNAL_OPERATION_MAX_US (20)
34#define ZCAL_CTRL_MIN (0)
35#define ZCAL_CTRL_MAX (63)
36#define TXRESERVE_MIN (0)
37#define TXRESERVE_MAX (7)
38
39#define MTK_PHY_ANARG_RG (0x10)
40#define MTK_PHY_TCLKOFFSET_MASK GENMASK(12, 8)
41
developerc50c2352021-12-01 10:45:35 +080042/* Registers on MDIO_MMD_VEND1 */
developer87c89d12022-08-19 17:46:34 +080043enum {
developerf35532c2022-08-05 18:37:26 +080044 MTK_PHY_MIDDLE_LEVEL_SHAPPER_0TO1 = 0,
45 MTK_PHY_1st_OVERSHOOT_LEVEL_0TO1,
46 MTK_PHY_2nd_OVERSHOOT_LEVEL_0TO1,
47 MTK_PHY_MIDDLE_LEVEL_SHAPPER_1TO0,
48 MTK_PHY_1st_OVERSHOOT_LEVEL_1TO0,
49 MTK_PHY_2nd_OVERSHOOT_LEVEL_1TO0,
50 MTK_PHY_MIDDLE_LEVEL_SHAPPER_0TON1, /* N means negative */
51 MTK_PHY_1st_OVERSHOOT_LEVEL_0TON1,
52 MTK_PHY_2nd_OVERSHOOT_LEVEL_0TON1,
53 MTK_PHY_MIDDLE_LEVEL_SHAPPER_N1TO0,
54 MTK_PHY_1st_OVERSHOOT_LEVEL_N1TO0,
55 MTK_PHY_2nd_OVERSHOOT_LEVEL_N1TO0,
56 MTK_PHY_TX_MLT3_END,
57};
developer02d84422021-12-24 11:48:07 +080058
developer2149cd92023-03-10 19:01:41 +080059#define MTK_PHY_TXVLD_DA_RG (0x12)
developerc50c2352021-12-01 10:45:35 +080060#define MTK_PHY_DA_TX_I2MPB_A_GBE_MASK GENMASK(15, 10)
61#define MTK_PHY_DA_TX_I2MPB_A_TBT_MASK GENMASK(5, 0)
62
developer2149cd92023-03-10 19:01:41 +080063#define MTK_PHY_TX_I2MPB_TEST_MODE_A2 (0x16)
developerc50c2352021-12-01 10:45:35 +080064#define MTK_PHY_DA_TX_I2MPB_A_HBT_MASK GENMASK(15, 10)
65#define MTK_PHY_DA_TX_I2MPB_A_TST_MASK GENMASK(5, 0)
66
developer2149cd92023-03-10 19:01:41 +080067#define MTK_PHY_TX_I2MPB_TEST_MODE_B1 (0x17)
developerc50c2352021-12-01 10:45:35 +080068#define MTK_PHY_DA_TX_I2MPB_B_GBE_MASK GENMASK(13, 8)
69#define MTK_PHY_DA_TX_I2MPB_B_TBT_MASK GENMASK(5, 0)
70
developer2149cd92023-03-10 19:01:41 +080071#define MTK_PHY_TX_I2MPB_TEST_MODE_B2 (0x18)
developerc50c2352021-12-01 10:45:35 +080072#define MTK_PHY_DA_TX_I2MPB_B_HBT_MASK GENMASK(13, 8)
73#define MTK_PHY_DA_TX_I2MPB_B_TST_MASK GENMASK(5, 0)
74
developer2149cd92023-03-10 19:01:41 +080075#define MTK_PHY_TX_I2MPB_TEST_MODE_C1 (0x19)
developerc50c2352021-12-01 10:45:35 +080076#define MTK_PHY_DA_TX_I2MPB_C_GBE_MASK GENMASK(13, 8)
77#define MTK_PHY_DA_TX_I2MPB_C_TBT_MASK GENMASK(5, 0)
78
developer2149cd92023-03-10 19:01:41 +080079#define MTK_PHY_TX_I2MPB_TEST_MODE_C2 (0x20)
developerc50c2352021-12-01 10:45:35 +080080#define MTK_PHY_DA_TX_I2MPB_C_HBT_MASK GENMASK(13, 8)
81#define MTK_PHY_DA_TX_I2MPB_C_TST_MASK GENMASK(5, 0)
82
developer2149cd92023-03-10 19:01:41 +080083#define MTK_PHY_TX_I2MPB_TEST_MODE_D1 (0x21)
developerc50c2352021-12-01 10:45:35 +080084#define MTK_PHY_DA_TX_I2MPB_D_GBE_MASK GENMASK(13, 8)
85#define MTK_PHY_DA_TX_I2MPB_D_TBT_MASK GENMASK(5, 0)
86
developer2149cd92023-03-10 19:01:41 +080087#define MTK_PHY_TX_I2MPB_TEST_MODE_D2 (0x22)
developerc50c2352021-12-01 10:45:35 +080088#define MTK_PHY_DA_TX_I2MPB_D_HBT_MASK GENMASK(13, 8)
89#define MTK_PHY_DA_TX_I2MPB_D_TST_MASK GENMASK(5, 0)
90
developer2149cd92023-03-10 19:01:41 +080091#define MTK_PHY_TANA_CAL_MODE (0xc1)
92#define MTK_PHY_TANA_CAL_MODE_SHIFT (8)
developerc50c2352021-12-01 10:45:35 +080093
developer2149cd92023-03-10 19:01:41 +080094#define MTK_PHY_RXADC_CTRL_RG7 (0xc6)
developer57374032022-10-11 16:43:24 +080095#define MTK_PHY_DA_AD_BUF_BIAS_LP_MASK GENMASK(9, 8)
96
developer2149cd92023-03-10 19:01:41 +080097#define MTK_PHY_RXADC_CTRL_RG9 (0xc8)
98#define MTK_PHY_DA_RX_PSBN_TBT_MASK GENMASK(14, 12)
99#define MTK_PHY_DA_RX_PSBN_HBT_MASK GENMASK(10, 8)
100#define MTK_PHY_DA_RX_PSBN_GBE_MASK GENMASK(6, 4)
101#define MTK_PHY_DA_RX_PSBN_LP_MASK GENMASK(2, 0)
developerc50c2352021-12-01 10:45:35 +0800102
developer2149cd92023-03-10 19:01:41 +0800103#define MTK_PHY_LDO_OUTPUT_V (0xd7)
developerce268312022-12-20 16:26:11 +0800104
developer2149cd92023-03-10 19:01:41 +0800105#define MTK_PHY_RG_ANA_CAL_RG0 (0xdb)
106#define MTK_PHY_RG_CAL_CKINV BIT(12)
107#define MTK_PHY_RG_ANA_CALEN BIT(8)
108#define MTK_PHY_RG_REXT_CALEN BIT(4)
109#define MTK_PHY_RG_ZCALEN_A BIT(0)
developerc50c2352021-12-01 10:45:35 +0800110
developer2149cd92023-03-10 19:01:41 +0800111#define MTK_PHY_RG_ANA_CAL_RG1 (0xdc)
112#define MTK_PHY_RG_ZCALEN_B BIT(12)
113#define MTK_PHY_RG_ZCALEN_C BIT(8)
114#define MTK_PHY_RG_ZCALEN_D BIT(4)
115#define MTK_PHY_RG_TXVOS_CALEN BIT(0)
developerc50c2352021-12-01 10:45:35 +0800116
developer2149cd92023-03-10 19:01:41 +0800117#define MTK_PHY_RG_ANA_CAL_RG2 (0xdd)
118#define MTK_PHY_RG_TXG_CALEN_A BIT(12)
119#define MTK_PHY_RG_TXG_CALEN_B BIT(8)
120#define MTK_PHY_RG_TXG_CALEN_C BIT(4)
121#define MTK_PHY_RG_TXG_CALEN_D BIT(0)
developerc50c2352021-12-01 10:45:35 +0800122
developer2149cd92023-03-10 19:01:41 +0800123#define MTK_PHY_RG_ANA_CAL_RG5 (0xe0)
124#define MTK_PHY_RG_REXT_TRIM_MASK GENMASK(13, 8)
125#define MTK_PHY_RG_ZCAL_CTRL_MASK GENMASK(5, 0)
developerc50c2352021-12-01 10:45:35 +0800126
developer2149cd92023-03-10 19:01:41 +0800127#define MTK_PHY_RG_TX_FILTER (0xfe)
developer6de96aa2022-09-29 16:46:18 +0800128
developer7fbc5262023-03-28 23:44:26 +0800129#define MTK_PHY_RG_LPI_PCS_DSP_CTRL_REG120 (0x120)
130#define MTK_PHY_LPI_SIG_EN_LO_THRESH1000_MASK GENMASK(12, 8)
131#define MTK_PHY_LPI_SIG_EN_HI_THRESH1000_MASK GENMASK(4, 0)
132
133#define MTK_PHY_RG_LPI_PCS_DSP_CTRL_REG122 (0x122)
134#define MTK_PHY_LPI_NORM_MSE_HI_THRESH1000_MASK GENMASK(7, 0)
135
136#define MTK_PHY_RG_TESTMUX_ADC_CTRL (0x144)
137#define MTK_PHY_RG_TXEN_DIG_MASK GENMASK(5, 5)
138
developer2149cd92023-03-10 19:01:41 +0800139#define MTK_PHY_RG_CR_TX_AMP_OFFSET_A_B (0x172)
developerc50c2352021-12-01 10:45:35 +0800140#define MTK_PHY_CR_TX_AMP_OFFSET_A_MASK GENMASK(13, 8)
141#define MTK_PHY_CR_TX_AMP_OFFSET_B_MASK GENMASK(6, 0)
142
developer2149cd92023-03-10 19:01:41 +0800143#define MTK_PHY_RG_CR_TX_AMP_OFFSET_C_D (0x173)
developerc50c2352021-12-01 10:45:35 +0800144#define MTK_PHY_CR_TX_AMP_OFFSET_C_MASK GENMASK(13, 8)
145#define MTK_PHY_CR_TX_AMP_OFFSET_D_MASK GENMASK(6, 0)
146
developer2149cd92023-03-10 19:01:41 +0800147#define MTK_PHY_RG_AD_CAL_COMP (0x17a)
148#define MTK_PHY_AD_CAL_COMP_OUT_SHIFT (8)
developerc50c2352021-12-01 10:45:35 +0800149
developer2149cd92023-03-10 19:01:41 +0800150#define MTK_PHY_RG_AD_CAL_CLK (0x17b)
151#define MTK_PHY_DA_CAL_CLK BIT(0)
developerc50c2352021-12-01 10:45:35 +0800152
developer2149cd92023-03-10 19:01:41 +0800153#define MTK_PHY_RG_AD_CALIN (0x17c)
154#define MTK_PHY_DA_CALIN_FLAG BIT(0)
developerc50c2352021-12-01 10:45:35 +0800155
developer2149cd92023-03-10 19:01:41 +0800156#define MTK_PHY_RG_DASN_DAC_IN0_A (0x17d)
developer510f5ed2023-04-10 11:42:19 +0800157#define MTK_PHY_DASN_DAC_IN0_A_MASK GENMASK(9, 0)
developerc50c2352021-12-01 10:45:35 +0800158
developer2149cd92023-03-10 19:01:41 +0800159#define MTK_PHY_RG_DASN_DAC_IN0_B (0x17e)
developer510f5ed2023-04-10 11:42:19 +0800160#define MTK_PHY_DASN_DAC_IN0_B_MASK GENMASK(9, 0)
developerc50c2352021-12-01 10:45:35 +0800161
developer2149cd92023-03-10 19:01:41 +0800162#define MTK_PHY_RG_DASN_DAC_IN0_C (0x17f)
developer510f5ed2023-04-10 11:42:19 +0800163#define MTK_PHY_DASN_DAC_IN0_C_MASK GENMASK(9, 0)
developerc50c2352021-12-01 10:45:35 +0800164
developer2149cd92023-03-10 19:01:41 +0800165#define MTK_PHY_RG_DASN_DAC_IN0_D (0x180)
developer510f5ed2023-04-10 11:42:19 +0800166#define MTK_PHY_DASN_DAC_IN0_D_MASK GENMASK(9, 0)
developerc50c2352021-12-01 10:45:35 +0800167
developer2149cd92023-03-10 19:01:41 +0800168#define MTK_PHY_RG_DASN_DAC_IN1_A (0x181)
developer510f5ed2023-04-10 11:42:19 +0800169#define MTK_PHY_DASN_DAC_IN1_A_MASK GENMASK(9, 0)
developerc50c2352021-12-01 10:45:35 +0800170
developer2149cd92023-03-10 19:01:41 +0800171#define MTK_PHY_RG_DASN_DAC_IN1_B (0x182)
developer510f5ed2023-04-10 11:42:19 +0800172#define MTK_PHY_DASN_DAC_IN1_B_MASK GENMASK(9, 0)
developerc50c2352021-12-01 10:45:35 +0800173
developer2149cd92023-03-10 19:01:41 +0800174#define MTK_PHY_RG_DASN_DAC_IN1_C (0x183)
developer510f5ed2023-04-10 11:42:19 +0800175#define MTK_PHY_DASN_DAC_IN1_C_MASK GENMASK(9, 0)
developerc50c2352021-12-01 10:45:35 +0800176
developer7fbc5262023-03-28 23:44:26 +0800177#define MTK_PHY_RG_DASN_DAC_IN1_D (0x184)
developer510f5ed2023-04-10 11:42:19 +0800178#define MTK_PHY_DASN_DAC_IN1_D_MASK GENMASK(9, 0)
developerc50c2352021-12-01 10:45:35 +0800179
developer7fbc5262023-03-28 23:44:26 +0800180#define MTK_PHY_RG_DEV1E_REG19b (0x19b)
181#define MTK_PHY_BYPASS_DSP_LPI_READY BIT(8)
182
developer2149cd92023-03-10 19:01:41 +0800183#define MTK_PHY_RG_LP_IIR2_K1_L (0x22a)
184#define MTK_PHY_RG_LP_IIR2_K1_U (0x22b)
185#define MTK_PHY_RG_LP_IIR2_K2_L (0x22c)
186#define MTK_PHY_RG_LP_IIR2_K2_U (0x22d)
187#define MTK_PHY_RG_LP_IIR2_K3_L (0x22e)
188#define MTK_PHY_RG_LP_IIR2_K3_U (0x22f)
189#define MTK_PHY_RG_LP_IIR2_K4_L (0x230)
190#define MTK_PHY_RG_LP_IIR2_K4_U (0x231)
191#define MTK_PHY_RG_LP_IIR2_K5_L (0x232)
192#define MTK_PHY_RG_LP_IIR2_K5_U (0x233)
developer75819992023-03-08 20:49:03 +0800193
developer2149cd92023-03-10 19:01:41 +0800194#define MTK_PHY_RG_DEV1E_REG234 (0x234)
195#define MTK_PHY_TR_OPEN_LOOP_EN_MASK GENMASK(0, 0)
196#define MTK_PHY_LPF_X_AVERAGE_MASK GENMASK(7, 4)
developer7fbc5262023-03-28 23:44:26 +0800197#define MTK_PHY_TR_LP_IIR_EEE_EN BIT(12)
developerd2ec38e2022-11-27 01:15:29 +0800198
developer2149cd92023-03-10 19:01:41 +0800199#define MTK_PHY_RG_LPF_CNT_VAL (0x235)
developerd2ec38e2022-11-27 01:15:29 +0800200
developer7fbc5262023-03-28 23:44:26 +0800201#define MTK_PHY_RG_DEV1E_REG238 (0x238)
202#define MTK_PHY_LPI_SLV_SEND_TX_TIMER_MASK GENMASK(8, 0)
203#define MTK_PHY_LPI_SLV_SEND_TX_EN BIT(12)
204
205#define MTK_PHY_RG_DEV1E_REG239 (0x239)
206#define MTK_PHY_LPI_SEND_LOC_TIMER_MASK GENMASK(8, 0)
207#define MTK_PHY_LPI_TXPCS_LOC_RCV BIT(12)
208
developer2149cd92023-03-10 19:01:41 +0800209#define MTK_PHY_RG_DEV1E_REG27C (0x27c)
developerd2ec38e2022-11-27 01:15:29 +0800210#define MTK_PHY_VGASTATE_FFE_THR_ST1_MASK GENMASK(12, 8)
developer2149cd92023-03-10 19:01:41 +0800211#define MTK_PHY_RG_DEV1E_REG27D (0x27d)
developerd2ec38e2022-11-27 01:15:29 +0800212#define MTK_PHY_VGASTATE_FFE_THR_ST2_MASK GENMASK(4, 0)
developer68f6e102022-11-22 17:35:00 +0800213
developer7fbc5262023-03-28 23:44:26 +0800214#define MTK_PHY_RG_DEV1E_REG2C7 (0x2c7)
215#define MTK_PHY_MAX_GAIN_MASK GENMASK(4, 0)
216#define MTK_PHY_MIN_GAIN_MASK GENMASK(12, 8)
217
218#define MTK_PHY_RG_DEV1E_REG2D1 (0x2d1)
219#define MTK_PHY_VCO_SLICER_THRESH_BITS_HIGH_EEE_MASK GENMASK(7, 0)
220#define MTK_PHY_LPI_SKIP_SD_SLV_TR BIT(8)
221#define MTK_PHY_LPI_TR_READY BIT(9)
222#define MTK_PHY_LPI_VCO_EEE_STG0_EN BIT(10)
223
224#define MTK_PHY_RG_DEV1E_REG323 (0x323)
225#define MTK_PHY_EEE_WAKE_MAS_INT_DC BIT(0)
226#define MTK_PHY_EEE_WAKE_SLV_INT_DC BIT(4)
227
228#define MTK_PHY_RG_DEV1E_REG324 (0x324)
229#define MTK_PHY_SMI_DETCNT_MAX_MASK GENMASK(5, 0)
230#define MTK_PHY_SMI_DET_MAX_EN BIT(8)
231
232#define MTK_PHY_RG_DEV1E_REG326 (0x326)
233#define MTK_PHY_LPI_MODE_SD_ON BIT(0)
234#define MTK_PHY_RESET_RANDUPD_CNT BIT(1)
235#define MTK_PHY_TREC_UPDATE_ENAB_CLR BIT(2)
236#define MTK_PHY_LPI_QUIT_WAIT_DFE_SIG_DET_OFF BIT(4)
237#define MTK_PHY_TR_READY_SKIP_AFE_WAKEUP BIT(5)
238
developer2149cd92023-03-10 19:01:41 +0800239#define MTK_PHY_LDO_PUMP_EN_PAIRAB (0x502)
240#define MTK_PHY_LDO_PUMP_EN_PAIRCD (0x503)
developer75819992023-03-08 20:49:03 +0800241
developer2149cd92023-03-10 19:01:41 +0800242#define MTK_PHY_DA_TX_R50_PAIR_A (0x53d)
243#define MTK_PHY_DA_TX_R50_PAIR_B (0x53e)
244#define MTK_PHY_DA_TX_R50_PAIR_C (0x53f)
245#define MTK_PHY_DA_TX_R50_PAIR_D (0x540)
developerc50c2352021-12-01 10:45:35 +0800246
247/* Registers on MDIO_MMD_VEND2 */
developer2149cd92023-03-10 19:01:41 +0800248#define MTK_PHY_LED0_ON_CTRL (0x24)
developer23021292022-10-21 19:10:10 +0800249#define MTK_PHY_LED0_ON_MASK GENMASK(6, 0)
developer2149cd92023-03-10 19:01:41 +0800250#define MTK_PHY_LED0_ON_LINK1000 BIT(0)
251#define MTK_PHY_LED0_ON_LINK100 BIT(1)
252#define MTK_PHY_LED0_ON_LINK10 BIT(2)
253#define MTK_PHY_LED0_ON_LINKDOWN BIT(3)
254#define MTK_PHY_LED0_ON_FDX BIT(4) /* Full duplex */
255#define MTK_PHY_LED0_ON_HDX BIT(5) /* Half duplex */
256#define MTK_PHY_LED0_FORCE_ON BIT(6)
257#define MTK_PHY_LED0_POLARITY BIT(14)
258#define MTK_PHY_LED0_ENABLE BIT(15)
developer23021292022-10-21 19:10:10 +0800259
developer2149cd92023-03-10 19:01:41 +0800260#define MTK_PHY_LED0_BLINK_CTRL (0x25)
261#define MTK_PHY_LED0_1000TX BIT(0)
262#define MTK_PHY_LED0_1000RX BIT(1)
263#define MTK_PHY_LED0_100TX BIT(2)
264#define MTK_PHY_LED0_100RX BIT(3)
265#define MTK_PHY_LED0_10TX BIT(4)
266#define MTK_PHY_LED0_10RX BIT(5)
267#define MTK_PHY_LED0_COLLISION BIT(6)
268#define MTK_PHY_LED0_RX_CRC_ERR BIT(7)
269#define MTK_PHY_LED0_RX_IDLE_ERR BIT(8)
270#define MTK_PHY_LED0_FORCE_BLINK BIT(9)
developer8bc5dca2022-10-24 17:15:12 +0800271
developer2149cd92023-03-10 19:01:41 +0800272#define MTK_PHY_ANA_TEST_BUS_CTRL_RG (0x100)
developerc50c2352021-12-01 10:45:35 +0800273#define MTK_PHY_ANA_TEST_MODE_MASK GENMASK(15, 8)
274
developer2149cd92023-03-10 19:01:41 +0800275#define MTK_PHY_RG_DASN_TXT_DMY2 (0x110)
276#define MTK_PHY_TST_DMY2_MASK GENMASK(5, 0)
developerc50c2352021-12-01 10:45:35 +0800277
developer2149cd92023-03-10 19:01:41 +0800278#define MTK_PHY_RG_BG_RASEL (0x115)
279#define MTK_PHY_RG_BG_RASEL_MASK GENMASK(2, 0)
developerc50c2352021-12-01 10:45:35 +0800280
developer2149cd92023-03-10 19:01:41 +0800281/* These macro privides efuse parsing for internal phy. */
282#define EFS_DA_TX_I2MPB_A(x) (((x) >> 0) & GENMASK(5, 0))
283#define EFS_DA_TX_I2MPB_B(x) (((x) >> 6) & GENMASK(5, 0))
284#define EFS_DA_TX_I2MPB_C(x) (((x) >> 12) & GENMASK(5, 0))
285#define EFS_DA_TX_I2MPB_D(x) (((x) >> 18) & GENMASK(5, 0))
286#define EFS_DA_TX_AMP_OFFSET_A(x) (((x) >> 24) & GENMASK(5, 0))
developerc50c2352021-12-01 10:45:35 +0800287
developer2149cd92023-03-10 19:01:41 +0800288#define EFS_DA_TX_AMP_OFFSET_B(x) (((x) >> 0) & GENMASK(5, 0))
289#define EFS_DA_TX_AMP_OFFSET_C(x) (((x) >> 6) & GENMASK(5, 0))
290#define EFS_DA_TX_AMP_OFFSET_D(x) (((x) >> 12) & GENMASK(5, 0))
291#define EFS_DA_TX_R50_A(x) (((x) >> 18) & GENMASK(5, 0))
292#define EFS_DA_TX_R50_B(x) (((x) >> 24) & GENMASK(5, 0))
developerc50c2352021-12-01 10:45:35 +0800293
developer2149cd92023-03-10 19:01:41 +0800294#define EFS_DA_TX_R50_C(x) (((x) >> 0) & GENMASK(5, 0))
295#define EFS_DA_TX_R50_D(x) (((x) >> 6) & GENMASK(5, 0))
296#define EFS_DA_TX_R50_A_10M(x) (((x) >> 12) & GENMASK(5, 0))
297#define EFS_DA_TX_R50_B_10M(x) (((x) >> 18) & GENMASK(5, 0))
developerc50c2352021-12-01 10:45:35 +0800298
developer2149cd92023-03-10 19:01:41 +0800299#define EFS_RG_BG_RASEL(x) (((x) >> 4) & GENMASK(2, 0))
300#define EFS_RG_REXT_TRIM(x) (((x) >> 7) & GENMASK(5, 0))
developerc50c2352021-12-01 10:45:35 +0800301
developer2149cd92023-03-10 19:01:41 +0800302enum {
303 NO_PAIR,
developerc50c2352021-12-01 10:45:35 +0800304 PAIR_A,
305 PAIR_B,
306 PAIR_C,
307 PAIR_D,
developer2149cd92023-03-10 19:01:41 +0800308};
developerc50c2352021-12-01 10:45:35 +0800309
developer23021292022-10-21 19:10:10 +0800310enum {
311 GPHY_PORT0,
312 GPHY_PORT1,
313 GPHY_PORT2,
314 GPHY_PORT3,
315};
316
developer2149cd92023-03-10 19:01:41 +0800317enum calibration_mode {
318 EFUSE_K,
319 SW_K
320};
321
322enum CAL_ITEM {
323 REXT,
324 TX_OFFSET,
325 TX_AMP,
326 TX_R50,
327 TX_VCM
328};
329
330enum CAL_MODE {
developer2149cd92023-03-10 19:01:41 +0800331 EFUSE_M,
332 SW_M
333};
334
developerc50c2352021-12-01 10:45:35 +0800335const u8 mt798x_zcal_to_r50[64] = {
336 7, 8, 9, 9, 10, 10, 11, 11,
337 12, 13, 13, 14, 14, 15, 16, 16,
338 17, 18, 18, 19, 20, 21, 21, 22,
339 23, 24, 24, 25, 26, 27, 28, 29,
340 30, 31, 32, 33, 34, 35, 36, 37,
341 38, 40, 41, 42, 43, 45, 46, 48,
342 49, 51, 52, 54, 55, 57, 59, 61,
343 62, 63, 63, 63, 63, 63, 63, 63
344};
345
346const char pair[4] = {'A', 'B', 'C', 'D'};
347
developer2149cd92023-03-10 19:01:41 +0800348static int mtk_gephy_read_page(struct phy_device *phydev)
349{
350 return __phy_read(phydev, MTK_EXT_PAGE_ACCESS);
351}
developerc50c2352021-12-01 10:45:35 +0800352
developer2149cd92023-03-10 19:01:41 +0800353static int mtk_gephy_write_page(struct phy_device *phydev, int page)
354{
355 return __phy_write(phydev, MTK_EXT_PAGE_ACCESS, page);
356}
developerc50c2352021-12-01 10:45:35 +0800357
developer2149cd92023-03-10 19:01:41 +0800358static void mtk_gephy_config_init(struct phy_device *phydev)
359{
360 /* Disable EEE */
361 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, 0);
developerc50c2352021-12-01 10:45:35 +0800362
developer2149cd92023-03-10 19:01:41 +0800363 /* Enable HW auto downshift */
364 phy_modify_paged(phydev, MTK_PHY_PAGE_EXTENDED, 0x14, 0, BIT(4));
developerc50c2352021-12-01 10:45:35 +0800365
developer2149cd92023-03-10 19:01:41 +0800366 /* Increase SlvDPSready time */
367 phy_select_page(phydev, MTK_PHY_PAGE_EXTENDED_52B5);
368 __phy_write(phydev, 0x10, 0xafae);
369 __phy_write(phydev, 0x12, 0x2f);
370 __phy_write(phydev, 0x10, 0x8fae);
371 phy_restore_page(phydev, MTK_PHY_PAGE_STANDARD, 0);
developerc50c2352021-12-01 10:45:35 +0800372
developer2149cd92023-03-10 19:01:41 +0800373 /* Adjust 100_mse_threshold */
374 phy_write_mmd(phydev, MDIO_MMD_VEND1, 0x123, 0xffff);
developerc50c2352021-12-01 10:45:35 +0800375
developer2149cd92023-03-10 19:01:41 +0800376 /* Disable mcc */
377 phy_write_mmd(phydev, MDIO_MMD_VEND1, 0xa6, 0x300);
378}
developerc50c2352021-12-01 10:45:35 +0800379
developer2149cd92023-03-10 19:01:41 +0800380static int mt7530_phy_config_init(struct phy_device *phydev)
developerc50c2352021-12-01 10:45:35 +0800381{
developer2149cd92023-03-10 19:01:41 +0800382 mtk_gephy_config_init(phydev);
383
384 /* Increase post_update_timer */
385 phy_write_paged(phydev, MTK_PHY_PAGE_EXTENDED_3, 0x11, 0x4b);
386
387 return 0;
developerc50c2352021-12-01 10:45:35 +0800388}
389
developer2149cd92023-03-10 19:01:41 +0800390static int mt7531_phy_config_init(struct phy_device *phydev)
developerc50c2352021-12-01 10:45:35 +0800391{
developer2149cd92023-03-10 19:01:41 +0800392 mtk_gephy_config_init(phydev);
393
394 /* PHY link down power saving enable */
395 phy_set_bits(phydev, 0x17, BIT(4));
396 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1, 0xc6, 0x300);
397
398 /* Set TX Pair delay selection */
399 phy_write_mmd(phydev, MDIO_MMD_VEND1, 0x13, 0x404);
400 phy_write_mmd(phydev, MDIO_MMD_VEND1, 0x14, 0x404);
401
402 return 0;
developerc50c2352021-12-01 10:45:35 +0800403}
404
developer2149cd92023-03-10 19:01:41 +0800405#ifdef CONFIG_MEDIATEK_GE_PHY_SOC
406/* One calibration cycle consists of:
developerc50c2352021-12-01 10:45:35 +0800407 * 1.Set DA_CALIN_FLAG high to start calibration. Keep it high
408 * until AD_CAL_COMP is ready to output calibration result.
409 * 2.Wait until DA_CAL_CLK is available.
410 * 3.Fetch AD_CAL_COMP_OUT.
411 */
412static int cal_cycle(struct phy_device *phydev, int devad,
developer2149cd92023-03-10 19:01:41 +0800413 u32 regnum, u16 mask, u16 cal_val)
developerc50c2352021-12-01 10:45:35 +0800414{
415 unsigned long timeout;
416 int reg_val;
417 int ret;
418
419 phy_modify_mmd(phydev, devad, regnum,
developer2149cd92023-03-10 19:01:41 +0800420 mask, cal_val);
421 phy_set_bits_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_AD_CALIN,
422 MTK_PHY_DA_CALIN_FLAG);
developerc50c2352021-12-01 10:45:35 +0800423
424 timeout = jiffies + usecs_to_jiffies(ANALOG_INTERNAL_OPERATION_MAX_US);
developer2149cd92023-03-10 19:01:41 +0800425 do {
426 reg_val = phy_read_mmd(phydev, MDIO_MMD_VEND1,
427 MTK_PHY_RG_AD_CAL_CLK);
428 } while (time_before(jiffies, timeout) && !(reg_val & BIT(0)));
developerc50c2352021-12-01 10:45:35 +0800429
developer2149cd92023-03-10 19:01:41 +0800430 if (!(reg_val & BIT(0))) {
developerc50c2352021-12-01 10:45:35 +0800431 dev_err(&phydev->mdio.dev, "Calibration cycle timeout\n");
432 return -ETIMEDOUT;
433 }
434
developer2149cd92023-03-10 19:01:41 +0800435 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_AD_CALIN,
436 MTK_PHY_DA_CALIN_FLAG);
437 ret = phy_read_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_AD_CAL_COMP) >>
438 MTK_PHY_AD_CAL_COMP_OUT_SHIFT;
developerc50c2352021-12-01 10:45:35 +0800439 dev_dbg(&phydev->mdio.dev, "cal_val: 0x%x, ret: %d\n", cal_val, ret);
440
441 return ret;
442}
443
444static int rext_fill_result(struct phy_device *phydev, u16 *buf)
445{
446 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_ANA_CAL_RG5,
developer2149cd92023-03-10 19:01:41 +0800447 MTK_PHY_RG_REXT_TRIM_MASK, buf[0] << 8);
448 phy_modify_mmd(phydev, MDIO_MMD_VEND2, MTK_PHY_RG_BG_RASEL,
449 MTK_PHY_RG_BG_RASEL_MASK, buf[1]);
developerc50c2352021-12-01 10:45:35 +0800450
451 return 0;
452}
453
454static int rext_cal_efuse(struct phy_device *phydev, u32 *buf)
455{
456 u16 rext_cal_val[2];
457
458 rext_cal_val[0] = EFS_RG_REXT_TRIM(buf[3]);
459 rext_cal_val[1] = EFS_RG_BG_RASEL(buf[3]);
460 rext_fill_result(phydev, rext_cal_val);
461
462 return 0;
463}
464
developerc50c2352021-12-01 10:45:35 +0800465static int tx_offset_fill_result(struct phy_device *phydev, u16 *buf)
466{
developer2149cd92023-03-10 19:01:41 +0800467 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_CR_TX_AMP_OFFSET_A_B,
developerc50c2352021-12-01 10:45:35 +0800468 MTK_PHY_CR_TX_AMP_OFFSET_A_MASK, buf[0] << 8);
developer2149cd92023-03-10 19:01:41 +0800469 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_CR_TX_AMP_OFFSET_A_B,
developerc50c2352021-12-01 10:45:35 +0800470 MTK_PHY_CR_TX_AMP_OFFSET_B_MASK, buf[1]);
developer2149cd92023-03-10 19:01:41 +0800471 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_CR_TX_AMP_OFFSET_C_D,
developerc50c2352021-12-01 10:45:35 +0800472 MTK_PHY_CR_TX_AMP_OFFSET_C_MASK, buf[2] << 8);
developer2149cd92023-03-10 19:01:41 +0800473 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_CR_TX_AMP_OFFSET_C_D,
developerc50c2352021-12-01 10:45:35 +0800474 MTK_PHY_CR_TX_AMP_OFFSET_D_MASK, buf[3]);
475
476 return 0;
477}
478
479static int tx_offset_cal_efuse(struct phy_device *phydev, u32 *buf)
480{
481 u16 tx_offset_cal_val[4];
482
483 tx_offset_cal_val[0] = EFS_DA_TX_AMP_OFFSET_A(buf[0]);
484 tx_offset_cal_val[1] = EFS_DA_TX_AMP_OFFSET_B(buf[1]);
485 tx_offset_cal_val[2] = EFS_DA_TX_AMP_OFFSET_C(buf[1]);
486 tx_offset_cal_val[3] = EFS_DA_TX_AMP_OFFSET_D(buf[1]);
487
488 tx_offset_fill_result(phydev, tx_offset_cal_val);
489
490 return 0;
491}
492
493static int tx_amp_fill_result(struct phy_device *phydev, u16 *buf)
494{
developerd2ec38e2022-11-27 01:15:29 +0800495 int i;
developer87c89d12022-08-19 17:46:34 +0800496 int bias[16] = {0};
developer2149cd92023-03-10 19:01:41 +0800497 const int vals_9461[16] = { 7, 1, 4, 7,
498 7, 1, 4, 7,
499 7, 1, 4, 7,
500 7, 1, 4, 7 };
501 const int vals_9481[16] = { 10, 6, 6, 10,
502 10, 6, 6, 10,
503 10, 6, 6, 10,
504 10, 6, 6, 10 };
505
506 switch (phydev->drv->phy_id) {
developer043f7b92023-03-13 13:57:36 +0800507 case MTK_GPHY_ID_MT7981:
developer2149cd92023-03-10 19:01:41 +0800508 /* We add some calibration to efuse values
509 * due to board level influence.
510 * GBE: +7, TBT: +1, HBT: +4, TST: +7
511 */
512 memcpy(bias, (const void *)vals_9461, sizeof(bias));
513 for (i = 0; i <= 12; i += 4) {
514 if (likely(buf[i >> 2] + bias[i] >= 32)) {
515 bias[i] -= 13;
516 } else {
517 phy_modify_mmd(phydev, MDIO_MMD_VEND1,
518 0x5c, 0x7 << i, bias[i] << i);
519 bias[i + 1] += 13;
520 bias[i + 2] += 13;
521 bias[i + 3] += 13;
522 }
developer87c89d12022-08-19 17:46:34 +0800523 }
developer2149cd92023-03-10 19:01:41 +0800524 break;
developer043f7b92023-03-13 13:57:36 +0800525 case MTK_GPHY_ID_MT7988:
developer2149cd92023-03-10 19:01:41 +0800526 memcpy(bias, (const void *)vals_9481, sizeof(bias));
527 break;
528 default:
529 break;
developer87c89d12022-08-19 17:46:34 +0800530 }
developerd2ec38e2022-11-27 01:15:29 +0800531
developerdc3e9502022-12-02 18:10:42 +0800532 /* Prevent overflow */
533 for (i = 0; i < 12; i++) {
developer2149cd92023-03-10 19:01:41 +0800534 if (buf[i >> 2] + bias[i] > 63) {
535 buf[i >> 2] = 63;
developerdc3e9502022-12-02 18:10:42 +0800536 bias[i] = 0;
developer2149cd92023-03-10 19:01:41 +0800537 } else if (buf[i >> 2] + bias[i] < 0) {
developerdc3e9502022-12-02 18:10:42 +0800538 /* Bias caused by board design may change in the future.
539 * So check negative cases, too.
540 */
developer2149cd92023-03-10 19:01:41 +0800541 buf[i >> 2] = 0;
developerdc3e9502022-12-02 18:10:42 +0800542 bias[i] = 0;
543 }
544 }
545
developerc50c2352021-12-01 10:45:35 +0800546 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_TXVLD_DA_RG,
developer87c89d12022-08-19 17:46:34 +0800547 MTK_PHY_DA_TX_I2MPB_A_GBE_MASK, (buf[0] + bias[0]) << 10);
developerc50c2352021-12-01 10:45:35 +0800548 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_TXVLD_DA_RG,
developer87c89d12022-08-19 17:46:34 +0800549 MTK_PHY_DA_TX_I2MPB_A_TBT_MASK, buf[0] + bias[1]);
developerc50c2352021-12-01 10:45:35 +0800550 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_TX_I2MPB_TEST_MODE_A2,
developer87c89d12022-08-19 17:46:34 +0800551 MTK_PHY_DA_TX_I2MPB_A_HBT_MASK, (buf[0] + bias[2]) << 10);
developerc50c2352021-12-01 10:45:35 +0800552 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_TX_I2MPB_TEST_MODE_A2,
developer87c89d12022-08-19 17:46:34 +0800553 MTK_PHY_DA_TX_I2MPB_A_TST_MASK, buf[0] + bias[3]);
developerc50c2352021-12-01 10:45:35 +0800554
555 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_TX_I2MPB_TEST_MODE_B1,
developer87c89d12022-08-19 17:46:34 +0800556 MTK_PHY_DA_TX_I2MPB_B_GBE_MASK, (buf[1] + bias[4]) << 8);
developerc50c2352021-12-01 10:45:35 +0800557 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_TX_I2MPB_TEST_MODE_B1,
developer87c89d12022-08-19 17:46:34 +0800558 MTK_PHY_DA_TX_I2MPB_B_TBT_MASK, buf[1] + bias[5]);
developerc50c2352021-12-01 10:45:35 +0800559 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_TX_I2MPB_TEST_MODE_B2,
developer87c89d12022-08-19 17:46:34 +0800560 MTK_PHY_DA_TX_I2MPB_B_HBT_MASK, (buf[1] + bias[6]) << 8);
developerc50c2352021-12-01 10:45:35 +0800561 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_TX_I2MPB_TEST_MODE_B2,
developer87c89d12022-08-19 17:46:34 +0800562 MTK_PHY_DA_TX_I2MPB_B_TST_MASK, buf[1] + bias[7]);
developerc50c2352021-12-01 10:45:35 +0800563
564 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_TX_I2MPB_TEST_MODE_C1,
developer87c89d12022-08-19 17:46:34 +0800565 MTK_PHY_DA_TX_I2MPB_C_GBE_MASK, (buf[2] + bias[8]) << 8);
developerc50c2352021-12-01 10:45:35 +0800566 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_TX_I2MPB_TEST_MODE_C1,
developer87c89d12022-08-19 17:46:34 +0800567 MTK_PHY_DA_TX_I2MPB_C_TBT_MASK, buf[2] + bias[9]);
developerc50c2352021-12-01 10:45:35 +0800568 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_TX_I2MPB_TEST_MODE_C2,
developer87c89d12022-08-19 17:46:34 +0800569 MTK_PHY_DA_TX_I2MPB_C_HBT_MASK, (buf[2] + bias[10]) << 8);
developerc50c2352021-12-01 10:45:35 +0800570 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_TX_I2MPB_TEST_MODE_C2,
developer87c89d12022-08-19 17:46:34 +0800571 MTK_PHY_DA_TX_I2MPB_C_TST_MASK, buf[2] + bias[11]);
developerc50c2352021-12-01 10:45:35 +0800572
573 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_TX_I2MPB_TEST_MODE_D1,
developer87c89d12022-08-19 17:46:34 +0800574 MTK_PHY_DA_TX_I2MPB_D_GBE_MASK, (buf[3] + bias[12]) << 8);
developerc50c2352021-12-01 10:45:35 +0800575 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_TX_I2MPB_TEST_MODE_D1,
developer87c89d12022-08-19 17:46:34 +0800576 MTK_PHY_DA_TX_I2MPB_D_TBT_MASK, buf[3] + bias[13]);
developerc50c2352021-12-01 10:45:35 +0800577 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_TX_I2MPB_TEST_MODE_D2,
developer87c89d12022-08-19 17:46:34 +0800578 MTK_PHY_DA_TX_I2MPB_D_HBT_MASK, (buf[3] + bias[14]) << 8);
developerc50c2352021-12-01 10:45:35 +0800579 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_TX_I2MPB_TEST_MODE_D2,
developer87c89d12022-08-19 17:46:34 +0800580 MTK_PHY_DA_TX_I2MPB_D_TST_MASK, buf[3] + bias[15]);
developerc50c2352021-12-01 10:45:35 +0800581
582 return 0;
583}
584
585static int tx_amp_cal_efuse(struct phy_device *phydev, u32 *buf)
586{
587 u16 tx_amp_cal_val[4];
588
589 tx_amp_cal_val[0] = EFS_DA_TX_I2MPB_A(buf[0]);
590 tx_amp_cal_val[1] = EFS_DA_TX_I2MPB_B(buf[0]);
591 tx_amp_cal_val[2] = EFS_DA_TX_I2MPB_C(buf[0]);
592 tx_amp_cal_val[3] = EFS_DA_TX_I2MPB_D(buf[0]);
593 tx_amp_fill_result(phydev, tx_amp_cal_val);
594
595 return 0;
596}
597
developer2149cd92023-03-10 19:01:41 +0800598static int tx_r50_fill_result(struct phy_device *phydev, u16 tx_r50_cal_val,
599 u8 txg_calen_x)
developerc50c2352021-12-01 10:45:35 +0800600{
developer2149cd92023-03-10 19:01:41 +0800601 int bias = 0;
602 u16 reg, val;
developer87c89d12022-08-19 17:46:34 +0800603
developer2149cd92023-03-10 19:01:41 +0800604 switch (phydev->drv->phy_id) {
developer043f7b92023-03-13 13:57:36 +0800605 case MTK_GPHY_ID_MT7988:
developer2149cd92023-03-10 19:01:41 +0800606 {
607 bias = -2;
608 break;
developerdc3e9502022-12-02 18:10:42 +0800609 }
developer043f7b92023-03-13 13:57:36 +0800610 /* MTK_GPHY_ID_MT7981 enters default case */
developer2149cd92023-03-10 19:01:41 +0800611 default:
612 break;
613 }
614
615 val = clamp_val(bias + tx_r50_cal_val, 0, 63);
616
617 switch (txg_calen_x) {
618 case PAIR_A:
619 reg = MTK_PHY_DA_TX_R50_PAIR_A;
620 break;
621 case PAIR_B:
622 reg = MTK_PHY_DA_TX_R50_PAIR_B;
623 break;
624 case PAIR_C:
625 reg = MTK_PHY_DA_TX_R50_PAIR_C;
626 break;
627 case PAIR_D:
628 reg = MTK_PHY_DA_TX_R50_PAIR_D;
629 break;
developerc50c2352021-12-01 10:45:35 +0800630 }
developer2149cd92023-03-10 19:01:41 +0800631
632 phy_write_mmd(phydev, MDIO_MMD_VEND1, reg, val | val << 8);
633
developerc50c2352021-12-01 10:45:35 +0800634 return 0;
635}
636
637static int tx_r50_cal_efuse(struct phy_device *phydev, u32 *buf,
developer2149cd92023-03-10 19:01:41 +0800638 u8 txg_calen_x)
developerc50c2352021-12-01 10:45:35 +0800639{
developer2149cd92023-03-10 19:01:41 +0800640 u16 tx_r50_cal_val;
developerc50c2352021-12-01 10:45:35 +0800641
developer2149cd92023-03-10 19:01:41 +0800642 switch (txg_calen_x) {
643 case PAIR_A:
644 tx_r50_cal_val = EFS_DA_TX_R50_A(buf[1]);
645 break;
646 case PAIR_B:
647 tx_r50_cal_val = EFS_DA_TX_R50_B(buf[1]);
648 break;
649 case PAIR_C:
650 tx_r50_cal_val = EFS_DA_TX_R50_C(buf[2]);
651 break;
652 case PAIR_D:
653 tx_r50_cal_val = EFS_DA_TX_R50_D(buf[2]);
654 break;
developerc50c2352021-12-01 10:45:35 +0800655 }
656 tx_r50_fill_result(phydev, tx_r50_cal_val, txg_calen_x);
657
658 return 0;
659}
660
developer2149cd92023-03-10 19:01:41 +0800661static int tx_vcm_cal_sw(struct phy_device *phydev, u8 rg_txreserve_x)
developerc50c2352021-12-01 10:45:35 +0800662{
663 u8 lower_idx, upper_idx, txreserve_val;
664 u8 lower_ret, upper_ret;
665 int ret;
666
667 phy_set_bits_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_ANA_CAL_RG0,
developer2149cd92023-03-10 19:01:41 +0800668 MTK_PHY_RG_ANA_CALEN);
developerc50c2352021-12-01 10:45:35 +0800669 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_ANA_CAL_RG0,
developer2149cd92023-03-10 19:01:41 +0800670 MTK_PHY_RG_CAL_CKINV);
developerc50c2352021-12-01 10:45:35 +0800671 phy_set_bits_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_ANA_CAL_RG1,
developer2149cd92023-03-10 19:01:41 +0800672 MTK_PHY_RG_TXVOS_CALEN);
developerc50c2352021-12-01 10:45:35 +0800673
developer2149cd92023-03-10 19:01:41 +0800674 switch (rg_txreserve_x) {
675 case PAIR_A:
developer510f5ed2023-04-10 11:42:19 +0800676 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1,
677 MTK_PHY_RG_DASN_DAC_IN0_A,
678 MTK_PHY_DASN_DAC_IN0_A_MASK);
679 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1,
680 MTK_PHY_RG_DASN_DAC_IN1_A,
681 MTK_PHY_DASN_DAC_IN1_A_MASK);
developer2149cd92023-03-10 19:01:41 +0800682 phy_set_bits_mmd(phydev, MDIO_MMD_VEND1,
683 MTK_PHY_RG_ANA_CAL_RG0,
684 MTK_PHY_RG_ZCALEN_A);
685 break;
686 case PAIR_B:
developer510f5ed2023-04-10 11:42:19 +0800687 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1,
688 MTK_PHY_RG_DASN_DAC_IN0_B,
689 MTK_PHY_DASN_DAC_IN0_B_MASK);
690 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1,
691 MTK_PHY_RG_DASN_DAC_IN1_B,
692 MTK_PHY_DASN_DAC_IN1_B_MASK);
developer2149cd92023-03-10 19:01:41 +0800693 phy_set_bits_mmd(phydev, MDIO_MMD_VEND1,
694 MTK_PHY_RG_ANA_CAL_RG1,
695 MTK_PHY_RG_ZCALEN_B);
696 break;
697 case PAIR_C:
developer510f5ed2023-04-10 11:42:19 +0800698 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1,
699 MTK_PHY_RG_DASN_DAC_IN0_C,
700 MTK_PHY_DASN_DAC_IN0_C_MASK);
701 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1,
702 MTK_PHY_RG_DASN_DAC_IN1_C,
703 MTK_PHY_DASN_DAC_IN1_C_MASK);
developer2149cd92023-03-10 19:01:41 +0800704 phy_set_bits_mmd(phydev, MDIO_MMD_VEND1,
705 MTK_PHY_RG_ANA_CAL_RG1,
706 MTK_PHY_RG_ZCALEN_C);
707 break;
708 case PAIR_D:
developer510f5ed2023-04-10 11:42:19 +0800709 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1,
710 MTK_PHY_RG_DASN_DAC_IN0_D,
711 MTK_PHY_DASN_DAC_IN0_D_MASK);
712 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1,
713 MTK_PHY_RG_DASN_DAC_IN1_D,
714 MTK_PHY_DASN_DAC_IN1_D_MASK);
developer2149cd92023-03-10 19:01:41 +0800715 phy_set_bits_mmd(phydev, MDIO_MMD_VEND1,
716 MTK_PHY_RG_ANA_CAL_RG1,
717 MTK_PHY_RG_ZCALEN_D);
718 break;
719 default:
720 ret = -EINVAL;
721 goto restore;
developerc50c2352021-12-01 10:45:35 +0800722 }
723
724 lower_idx = TXRESERVE_MIN;
725 upper_idx = TXRESERVE_MAX;
726
727 dev_dbg(&phydev->mdio.dev, "Start TX-VCM SW cal.\n");
developer2149cd92023-03-10 19:01:41 +0800728 while ((upper_idx - lower_idx) > 1) {
729 txreserve_val = DIV_ROUND_CLOSEST(lower_idx + upper_idx, 2);
developerc50c2352021-12-01 10:45:35 +0800730 ret = cal_cycle(phydev, MDIO_MMD_VEND1, MTK_PHY_RXADC_CTRL_RG9,
developer2149cd92023-03-10 19:01:41 +0800731 MTK_PHY_DA_RX_PSBN_TBT_MASK |
732 MTK_PHY_DA_RX_PSBN_HBT_MASK |
733 MTK_PHY_DA_RX_PSBN_GBE_MASK |
734 MTK_PHY_DA_RX_PSBN_LP_MASK,
developerc50c2352021-12-01 10:45:35 +0800735 txreserve_val << 12 | txreserve_val << 8 |
736 txreserve_val << 4 | txreserve_val);
developer2149cd92023-03-10 19:01:41 +0800737 if (ret == 1) {
developerc50c2352021-12-01 10:45:35 +0800738 upper_idx = txreserve_val;
developer78aa7b92021-12-29 15:22:10 +0800739 upper_ret = ret;
developer2149cd92023-03-10 19:01:41 +0800740 } else if (ret == 0) {
developerc50c2352021-12-01 10:45:35 +0800741 lower_idx = txreserve_val;
developer78aa7b92021-12-29 15:22:10 +0800742 lower_ret = ret;
developer2149cd92023-03-10 19:01:41 +0800743 } else {
developerc50c2352021-12-01 10:45:35 +0800744 goto restore;
developer2149cd92023-03-10 19:01:41 +0800745 }
developerc50c2352021-12-01 10:45:35 +0800746 }
747
developer2149cd92023-03-10 19:01:41 +0800748 if (lower_idx == TXRESERVE_MIN) {
749 lower_ret = cal_cycle(phydev, MDIO_MMD_VEND1,
750 MTK_PHY_RXADC_CTRL_RG9,
751 MTK_PHY_DA_RX_PSBN_TBT_MASK |
752 MTK_PHY_DA_RX_PSBN_HBT_MASK |
753 MTK_PHY_DA_RX_PSBN_GBE_MASK |
754 MTK_PHY_DA_RX_PSBN_LP_MASK,
755 lower_idx << 12 | lower_idx << 8 |
756 lower_idx << 4 | lower_idx);
757 ret = lower_ret;
758 } else if (upper_idx == TXRESERVE_MAX) {
759 upper_ret = cal_cycle(phydev, MDIO_MMD_VEND1,
760 MTK_PHY_RXADC_CTRL_RG9,
761 MTK_PHY_DA_RX_PSBN_TBT_MASK |
762 MTK_PHY_DA_RX_PSBN_HBT_MASK |
763 MTK_PHY_DA_RX_PSBN_GBE_MASK |
764 MTK_PHY_DA_RX_PSBN_LP_MASK,
765 upper_idx << 12 | upper_idx << 8 |
766 upper_idx << 4 | upper_idx);
767 ret = upper_ret;
developer78aa7b92021-12-29 15:22:10 +0800768 }
769 if (ret < 0)
developerc50c2352021-12-01 10:45:35 +0800770 goto restore;
771
developer78aa7b92021-12-29 15:22:10 +0800772 /* We calibrate TX-VCM in different logic. Check upper index and then
773 * lower index. If this calibration is valid, apply lower index's result.
774 */
developer2149cd92023-03-10 19:01:41 +0800775 ret = upper_ret - lower_ret;
developerc50c2352021-12-01 10:45:35 +0800776 if (ret == 1) {
777 ret = 0;
developerb5c76d42022-08-18 15:45:33 +0800778 /* Make sure we use upper_idx in our calibration system */
779 cal_cycle(phydev, MDIO_MMD_VEND1, MTK_PHY_RXADC_CTRL_RG9,
developer2149cd92023-03-10 19:01:41 +0800780 MTK_PHY_DA_RX_PSBN_TBT_MASK |
781 MTK_PHY_DA_RX_PSBN_HBT_MASK |
782 MTK_PHY_DA_RX_PSBN_GBE_MASK |
783 MTK_PHY_DA_RX_PSBN_LP_MASK,
784 upper_idx << 12 | upper_idx << 8 |
785 upper_idx << 4 | upper_idx);
786 dev_info(&phydev->mdio.dev, "TX-VCM SW cal result: 0x%x\n",
787 upper_idx);
788 } else if (lower_idx == TXRESERVE_MIN && upper_ret == 1 &&
789 lower_ret == 1) {
developerc50c2352021-12-01 10:45:35 +0800790 ret = 0;
791 cal_cycle(phydev, MDIO_MMD_VEND1, MTK_PHY_RXADC_CTRL_RG9,
developer2149cd92023-03-10 19:01:41 +0800792 MTK_PHY_DA_RX_PSBN_TBT_MASK |
793 MTK_PHY_DA_RX_PSBN_HBT_MASK |
794 MTK_PHY_DA_RX_PSBN_GBE_MASK |
795 MTK_PHY_DA_RX_PSBN_LP_MASK,
796 lower_idx << 12 | lower_idx << 8 |
797 lower_idx << 4 | lower_idx);
798 dev_warn(&phydev->mdio.dev,
799 "TX-VCM SW cal result at low margin 0x%x\n",
800 lower_idx);
801 } else if (upper_idx == TXRESERVE_MAX && upper_ret == 0 &&
802 lower_ret == 0) {
developerc50c2352021-12-01 10:45:35 +0800803 ret = 0;
developer2149cd92023-03-10 19:01:41 +0800804 dev_warn(&phydev->mdio.dev,
805 "TX-VCM SW cal result at high margin 0x%x\n",
806 upper_idx);
807 } else {
developerc50c2352021-12-01 10:45:35 +0800808 ret = -EINVAL;
developer2149cd92023-03-10 19:01:41 +0800809 }
developerc50c2352021-12-01 10:45:35 +0800810
811restore:
812 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_ANA_CAL_RG0,
developer2149cd92023-03-10 19:01:41 +0800813 MTK_PHY_RG_ANA_CALEN);
developerc50c2352021-12-01 10:45:35 +0800814 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_ANA_CAL_RG1,
developer2149cd92023-03-10 19:01:41 +0800815 MTK_PHY_RG_TXVOS_CALEN);
developerc50c2352021-12-01 10:45:35 +0800816 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_ANA_CAL_RG0,
developer2149cd92023-03-10 19:01:41 +0800817 MTK_PHY_RG_ZCALEN_A);
developerc50c2352021-12-01 10:45:35 +0800818 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_ANA_CAL_RG1,
developer2149cd92023-03-10 19:01:41 +0800819 MTK_PHY_RG_ZCALEN_B | MTK_PHY_RG_ZCALEN_C |
820 MTK_PHY_RG_ZCALEN_D);
developerc50c2352021-12-01 10:45:35 +0800821
822 return ret;
823}
824
developerdd598562023-03-28 23:57:03 +0800825static inline void mt798x_phy_common_finetune(struct phy_device *phydev)
developer02d84422021-12-24 11:48:07 +0800826{
developerd2ec38e2022-11-27 01:15:29 +0800827 u32 i;
developer2149cd92023-03-10 19:01:41 +0800828
developerdd598562023-03-28 23:57:03 +0800829 phy_select_page(phydev, MTK_PHY_PAGE_EXTENDED_52B5);
830 /* EnabRandUpdTrig = 1 */
831 __phy_write(phydev, 0x11, 0x2f00);
832 __phy_write(phydev, 0x12, 0xe);
833 __phy_write(phydev, 0x10, 0x8fb0);
834
835 /* NormMseLoThresh = 85 */
836 __phy_write(phydev, 0x11, 0x55a0);
837 __phy_write(phydev, 0x12, 0x0);
838 __phy_write(phydev, 0x10, 0x83aa);
839
developer7d141402023-04-06 20:10:38 +0800840 /* TrFreeze = 0 */
841 __phy_write(phydev, 0x11, 0x0);
842 __phy_write(phydev, 0x12, 0x0);
843 __phy_write(phydev, 0x10, 0x9686);
844
developerdd598562023-03-28 23:57:03 +0800845 /* SSTrKp1000Slv = 5 */
846 __phy_write(phydev, 0x11, 0xbaef);
847 __phy_write(phydev, 0x12, 0x2e);
848 __phy_write(phydev, 0x10, 0x968c);
849
850 /* MrvlTrFix100Kp = 3, MrvlTrFix100Kf = 2,
851 * MrvlTrFix1000Kp = 3, MrvlTrFix1000Kf = 2
852 */
853 __phy_write(phydev, 0x11, 0xd10a);
854 __phy_write(phydev, 0x12, 0x34);
855 __phy_write(phydev, 0x10, 0x8f82);
856
857 /* VcoSlicerThreshBitsHigh */
858 __phy_write(phydev, 0x11, 0x5555);
859 __phy_write(phydev, 0x12, 0x55);
860 __phy_write(phydev, 0x10, 0x8ec0);
861 phy_restore_page(phydev, MTK_PHY_PAGE_STANDARD, 0);
862
developer50fe2af2023-03-31 18:32:24 +0800863 /* TR_OPEN_LOOP_EN = 1, lpf_x_average = 9*/
864 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_DEV1E_REG234,
865 MTK_PHY_TR_OPEN_LOOP_EN_MASK | MTK_PHY_LPF_X_AVERAGE_MASK,
866 BIT(0) | FIELD_PREP(MTK_PHY_LPF_X_AVERAGE_MASK, 0x9));
867
developerdd598562023-03-28 23:57:03 +0800868 /* rg_tr_lpf_cnt_val = 512 */
869 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_LPF_CNT_VAL, 0x200);
870
871 /* IIR2 related */
872 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_LP_IIR2_K1_L, 0x82);
873 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_LP_IIR2_K1_U, 0x0);
874 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_LP_IIR2_K2_L, 0x103);
875 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_LP_IIR2_K2_U, 0x0);
876 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_LP_IIR2_K3_L, 0x82);
877 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_LP_IIR2_K3_U, 0x0);
878 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_LP_IIR2_K4_L, 0xd177);
879 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_LP_IIR2_K4_U, 0x3);
880 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_LP_IIR2_K5_L, 0x2c82);
881 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_LP_IIR2_K5_U, 0xe);
882
883 /* FFE peaking */
884 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_DEV1E_REG27C,
885 MTK_PHY_VGASTATE_FFE_THR_ST1_MASK, 0x1b << 8);
886 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_DEV1E_REG27D,
887 MTK_PHY_VGASTATE_FFE_THR_ST2_MASK, 0x1e);
888
developerdd598562023-03-28 23:57:03 +0800889 /* Disable LDO pump */
890 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_LDO_PUMP_EN_PAIRAB, 0x0);
891 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_LDO_PUMP_EN_PAIRCD, 0x0);
892 /* Adjust LDO output voltage */
893 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_LDO_OUTPUT_V, 0x2222);
894}
895
896static inline void mt7981_phy_finetune(struct phy_device *phydev)
897{
developer02d84422021-12-24 11:48:07 +0800898 /* 100M eye finetune:
899 * Keep middle level of TX MLT3 shapper as default.
900 * Only change TX MLT3 overshoot level here.
901 */
developer2149cd92023-03-10 19:01:41 +0800902 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_1st_OVERSHOOT_LEVEL_0TO1,
903 0x1ce);
904 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_2nd_OVERSHOOT_LEVEL_0TO1,
905 0x1c1);
906 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_1st_OVERSHOOT_LEVEL_1TO0,
907 0x20f);
908 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_2nd_OVERSHOOT_LEVEL_1TO0,
909 0x202);
910 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_1st_OVERSHOOT_LEVEL_0TON1,
911 0x3d0);
912 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_2nd_OVERSHOOT_LEVEL_0TON1,
913 0x3c0);
914 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_1st_OVERSHOOT_LEVEL_N1TO0,
915 0x13);
916 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_2nd_OVERSHOOT_LEVEL_N1TO0,
917 0x5);
developerf35532c2022-08-05 18:37:26 +0800918
developerd2ec38e2022-11-27 01:15:29 +0800919 phy_select_page(phydev, MTK_PHY_PAGE_EXTENDED_52B5);
developer7fbc5262023-03-28 23:44:26 +0800920 /* SlvDSPreadyTime = 24, MasDSPreadyTime = 24 */
921 __phy_write(phydev, 0x11, 0xc71);
developerd2ec38e2022-11-27 01:15:29 +0800922 __phy_write(phydev, 0x12, 0xc);
923 __phy_write(phydev, 0x10, 0x8fae);
924
developerd2ec38e2022-11-27 01:15:29 +0800925 /* ResetSyncOffset = 6 */
926 __phy_write(phydev, 0x11, 0x600);
927 __phy_write(phydev, 0x12, 0x0);
928 __phy_write(phydev, 0x10, 0x8fc0);
929
930 /* VgaDecRate = 1 */
931 __phy_write(phydev, 0x11, 0x4c2a);
932 __phy_write(phydev, 0x12, 0x3e);
933 __phy_write(phydev, 0x10, 0x8fa4);
934
developer7fbc5262023-03-28 23:44:26 +0800935 /* FfeUpdGainForce = 4 */
936 __phy_write(phydev, 0x11, 0x240);
937 __phy_write(phydev, 0x12, 0x0);
938 __phy_write(phydev, 0x10, 0x9680);
939
developerd2ec38e2022-11-27 01:15:29 +0800940 phy_restore_page(phydev, MTK_PHY_PAGE_STANDARD, 0);
developer02d84422021-12-24 11:48:07 +0800941}
942
developerf35532c2022-08-05 18:37:26 +0800943static inline void mt7988_phy_finetune(struct phy_device *phydev)
944{
developer2149cd92023-03-10 19:01:41 +0800945 u16 val[12] = { 0x0187, 0x01cd, 0x01c8, 0x0182,
946 0x020d, 0x0206, 0x0384, 0x03d0,
947 0x03c6, 0x030a, 0x0011, 0x0005 };
developerf35532c2022-08-05 18:37:26 +0800948 int i;
developerf35532c2022-08-05 18:37:26 +0800949
developer2149cd92023-03-10 19:01:41 +0800950 for (i = 0; i < MTK_PHY_TX_MLT3_END; i++)
developerf35532c2022-08-05 18:37:26 +0800951 phy_write_mmd(phydev, MDIO_MMD_VEND1, i, val[i]);
developer6de96aa2022-09-29 16:46:18 +0800952
developer57374032022-10-11 16:43:24 +0800953 /* TCT finetune */
developer6de96aa2022-09-29 16:46:18 +0800954 phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_TX_FILTER, 0x5);
developer57374032022-10-11 16:43:24 +0800955
956 /* Disable TX power saving */
957 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RXADC_CTRL_RG7,
developer2149cd92023-03-10 19:01:41 +0800958 MTK_PHY_DA_AD_BUF_BIAS_LP_MASK, 0x3 << 8);
developerec2b8552022-10-17 15:30:59 +0800959
developerec2b8552022-10-17 15:30:59 +0800960 phy_select_page(phydev, MTK_PHY_PAGE_EXTENDED_52B5);
developerce73ad62022-12-07 22:43:45 +0800961
developer7fbc5262023-03-28 23:44:26 +0800962 /* SlvDSPreadyTime = 24, MasDSPreadyTime = 12 */
developerce73ad62022-12-07 22:43:45 +0800963 __phy_write(phydev, 0x11, 0x671);
964 __phy_write(phydev, 0x12, 0xc);
965 __phy_write(phydev, 0x10, 0x8fae);
966
developerce268312022-12-20 16:26:11 +0800967 /* ResetSyncOffset = 5 */
968 __phy_write(phydev, 0x11, 0x500);
developerce73ad62022-12-07 22:43:45 +0800969 __phy_write(phydev, 0x12, 0x0);
970 __phy_write(phydev, 0x10, 0x8fc0);
developer50fe2af2023-03-31 18:32:24 +0800971
972 /* VgaDecRate is 1 at default on mt7988 */
973
developerb5c72b02022-12-21 15:51:07 +0800974 phy_restore_page(phydev, MTK_PHY_PAGE_STANDARD, 0);
developerce73ad62022-12-07 22:43:45 +0800975
developerce268312022-12-20 16:26:11 +0800976 phy_select_page(phydev, MTK_PHY_PAGE_EXTENDED_2A30);
977 /* TxClkOffset = 2 */
developerb5c72b02022-12-21 15:51:07 +0800978 __phy_modify(phydev, MTK_PHY_ANARG_RG, MTK_PHY_TCLKOFFSET_MASK,
developer2149cd92023-03-10 19:01:41 +0800979 FIELD_PREP(MTK_PHY_TCLKOFFSET_MASK, 0x2));
developerec2b8552022-10-17 15:30:59 +0800980 phy_restore_page(phydev, MTK_PHY_PAGE_STANDARD, 0);
developer2149cd92023-03-10 19:01:41 +0800981}
developer75819992023-03-08 20:49:03 +0800982
developer7fbc5262023-03-28 23:44:26 +0800983static inline void mt798x_phy_eee(struct phy_device *phydev)
984{
985 phy_modify_mmd(phydev, MDIO_MMD_VEND1,
developer7fa37692023-03-29 17:05:33 +0800986 MTK_PHY_RG_LPI_PCS_DSP_CTRL_REG120,
987 MTK_PHY_LPI_SIG_EN_LO_THRESH1000_MASK |
988 MTK_PHY_LPI_SIG_EN_HI_THRESH1000_MASK,
989 FIELD_PREP(MTK_PHY_LPI_SIG_EN_LO_THRESH1000_MASK, 0x0) |
990 FIELD_PREP(MTK_PHY_LPI_SIG_EN_HI_THRESH1000_MASK, 0x14));
developer7fbc5262023-03-28 23:44:26 +0800991
992 phy_modify_mmd(phydev, MDIO_MMD_VEND1,
developer7fa37692023-03-29 17:05:33 +0800993 MTK_PHY_RG_LPI_PCS_DSP_CTRL_REG122,
994 MTK_PHY_LPI_NORM_MSE_HI_THRESH1000_MASK,
995 FIELD_PREP(MTK_PHY_LPI_NORM_MSE_HI_THRESH1000_MASK,
996 0xff));
developer7fbc5262023-03-28 23:44:26 +0800997
998 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1,
developer7fa37692023-03-29 17:05:33 +0800999 MTK_PHY_RG_TESTMUX_ADC_CTRL,
1000 MTK_PHY_RG_TXEN_DIG_MASK);
developer7fbc5262023-03-28 23:44:26 +08001001
1002 phy_set_bits_mmd(phydev, MDIO_MMD_VEND1,
developer7fa37692023-03-29 17:05:33 +08001003 MTK_PHY_RG_DEV1E_REG19b, MTK_PHY_BYPASS_DSP_LPI_READY);
developer7fbc5262023-03-28 23:44:26 +08001004
1005 phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1,
developer7fa37692023-03-29 17:05:33 +08001006 MTK_PHY_RG_DEV1E_REG234, MTK_PHY_TR_LP_IIR_EEE_EN);
developer7fbc5262023-03-28 23:44:26 +08001007
1008 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_DEV1E_REG238,
developer7fa37692023-03-29 17:05:33 +08001009 MTK_PHY_LPI_SLV_SEND_TX_TIMER_MASK |
1010 MTK_PHY_LPI_SLV_SEND_TX_EN,
1011 FIELD_PREP(MTK_PHY_LPI_SLV_SEND_TX_TIMER_MASK, 0x120));
developer7fbc5262023-03-28 23:44:26 +08001012
1013 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_DEV1E_REG239,
developer7fa37692023-03-29 17:05:33 +08001014 MTK_PHY_LPI_SEND_LOC_TIMER_MASK |
1015 MTK_PHY_LPI_TXPCS_LOC_RCV,
1016 FIELD_PREP(MTK_PHY_LPI_SEND_LOC_TIMER_MASK, 0x117));
developer7fbc5262023-03-28 23:44:26 +08001017
1018 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_DEV1E_REG2C7,
developer7fa37692023-03-29 17:05:33 +08001019 MTK_PHY_MAX_GAIN_MASK | MTK_PHY_MIN_GAIN_MASK,
1020 FIELD_PREP(MTK_PHY_MAX_GAIN_MASK, 0x8) |
1021 FIELD_PREP(MTK_PHY_MIN_GAIN_MASK, 0x13));
developer7fbc5262023-03-28 23:44:26 +08001022
1023 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_DEV1E_REG2D1,
developer7fa37692023-03-29 17:05:33 +08001024 MTK_PHY_VCO_SLICER_THRESH_BITS_HIGH_EEE_MASK,
1025 FIELD_PREP(MTK_PHY_VCO_SLICER_THRESH_BITS_HIGH_EEE_MASK,
1026 0x33) |
1027 MTK_PHY_LPI_SKIP_SD_SLV_TR | MTK_PHY_LPI_TR_READY |
1028 MTK_PHY_LPI_VCO_EEE_STG0_EN);
developer7fbc5262023-03-28 23:44:26 +08001029
1030 phy_set_bits_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_DEV1E_REG323,
developer7fa37692023-03-29 17:05:33 +08001031 MTK_PHY_EEE_WAKE_MAS_INT_DC |
1032 MTK_PHY_EEE_WAKE_SLV_INT_DC);
developer7fbc5262023-03-28 23:44:26 +08001033
1034 phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_DEV1E_REG324,
developer7fa37692023-03-29 17:05:33 +08001035 MTK_PHY_SMI_DETCNT_MAX_MASK,
1036 FIELD_PREP(MTK_PHY_SMI_DETCNT_MAX_MASK, 0x3f) |
1037 MTK_PHY_SMI_DET_MAX_EN);
developer7fbc5262023-03-28 23:44:26 +08001038
1039 phy_set_bits_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_RG_DEV1E_REG326,
developer7fa37692023-03-29 17:05:33 +08001040 MTK_PHY_LPI_MODE_SD_ON | MTK_PHY_RESET_RANDUPD_CNT |
1041 MTK_PHY_TREC_UPDATE_ENAB_CLR |
1042 MTK_PHY_LPI_QUIT_WAIT_DFE_SIG_DET_OFF |
1043 MTK_PHY_TR_READY_SKIP_AFE_WAKEUP);
developer7fbc5262023-03-28 23:44:26 +08001044
1045 phy_select_page(phydev, MTK_PHY_PAGE_EXTENDED_52B5);
1046 /* Regsigdet_sel_1000 = 0 */
1047 __phy_write(phydev, 0x11, 0xb);
1048 __phy_write(phydev, 0x12, 0x0);
1049 __phy_write(phydev, 0x10, 0x9690);
1050
1051 /* REG_EEE_st2TrKf1000 = 3 */
1052 __phy_write(phydev, 0x11, 0x114f);
1053 __phy_write(phydev, 0x12, 0x2);
1054 __phy_write(phydev, 0x10, 0x969a);
1055
1056 /* RegEEE_slv_wake_tr_timer_tar = 6, RegEEE_slv_remtx_timer_tar = 20 */
1057 __phy_write(phydev, 0x11, 0x3028);
1058 __phy_write(phydev, 0x12, 0x0);
1059 __phy_write(phydev, 0x10, 0x969e);
1060
1061 /* RegEEE_slv_wake_int_timer_tar = 8 */
1062 __phy_write(phydev, 0x11, 0x5010);
1063 __phy_write(phydev, 0x12, 0x0);
1064 __phy_write(phydev, 0x10, 0x96a0);
1065
1066 /* RegEEE_trfreeze_timer2 = 586 */
1067 __phy_write(phydev, 0x11, 0x24a);
1068 __phy_write(phydev, 0x12, 0x0);
1069 __phy_write(phydev, 0x10, 0x96a8);
1070
1071 /* RegEEE100Stg1_tar = 16 */
1072 __phy_write(phydev, 0x11, 0x3210);
1073 __phy_write(phydev, 0x12, 0x0);
1074 __phy_write(phydev, 0x10, 0x96b8);
1075
1076 /* REGEEE_wake_slv_tr_wait_dfesigdet_en = 1 */
1077 __phy_write(phydev, 0x11, 0x1463);
1078 __phy_write(phydev, 0x12, 0x0);
1079 __phy_write(phydev, 0x10, 0x96ca);
1080
1081 /* DfeTailEnableVgaThresh1000 = 27 */
developer7d141402023-04-06 20:10:38 +08001082 __phy_write(phydev, 0x11, 0x36);
developer7fbc5262023-03-28 23:44:26 +08001083 __phy_write(phydev, 0x12, 0x0);
1084 __phy_write(phydev, 0x10, 0x8f80);
1085 phy_restore_page(phydev, MTK_PHY_PAGE_STANDARD, 0);
1086
1087 phy_select_page(phydev, MTK_PHY_PAGE_EXTENDED_3);
1088 __phy_modify(phydev, MTK_PHY_LPI_REG_14, MTK_PHY_LPI_WAKE_TIMER_1000_MASK,
developer7fa37692023-03-29 17:05:33 +08001089 FIELD_PREP(MTK_PHY_LPI_WAKE_TIMER_1000_MASK, 0x19c));
developer7fbc5262023-03-28 23:44:26 +08001090
1091 __phy_modify(phydev, MTK_PHY_LPI_REG_1c, MTK_PHY_SMI_DET_ON_THRESH_MASK,
developer7fa37692023-03-29 17:05:33 +08001092 FIELD_PREP(MTK_PHY_SMI_DET_ON_THRESH_MASK, 0xc));
developer7fbc5262023-03-28 23:44:26 +08001093 phy_restore_page(phydev, MTK_PHY_PAGE_STANDARD, 0);
1094
1095 phy_modify_mmd(phydev, MDIO_MMD_VEND1,
developer7fa37692023-03-29 17:05:33 +08001096 MTK_PHY_RG_LPI_PCS_DSP_CTRL_REG122,
1097 MTK_PHY_LPI_NORM_MSE_HI_THRESH1000_MASK,
1098 FIELD_PREP(MTK_PHY_LPI_NORM_MSE_HI_THRESH1000_MASK, 0xff));
developer7fbc5262023-03-28 23:44:26 +08001099}
1100
developer2149cd92023-03-10 19:01:41 +08001101static inline int cal_sw(struct phy_device *phydev, enum CAL_ITEM cal_item,
1102 u8 start_pair, u8 end_pair)
1103{
1104 u8 pair_n;
1105 int ret;
1106
1107 for (pair_n = start_pair; pair_n <= end_pair; pair_n++) {
1108 /* TX_OFFSET & TX_AMP have no SW calibration. */
1109 switch (cal_item) {
developer2149cd92023-03-10 19:01:41 +08001110 case TX_VCM:
1111 ret = tx_vcm_cal_sw(phydev, pair_n);
1112 break;
1113 default:
1114 return -EINVAL;
1115 }
1116 if (ret)
1117 return ret;
1118 }
1119 return 0;
developerf35532c2022-08-05 18:37:26 +08001120}
1121
developer2149cd92023-03-10 19:01:41 +08001122static inline int cal_efuse(struct phy_device *phydev, enum CAL_ITEM cal_item,
1123 u8 start_pair, u8 end_pair, u32 *buf)
1124{
1125 u8 pair_n;
1126 int ret;
1127
1128 for (pair_n = start_pair; pair_n <= end_pair; pair_n++) {
1129 /* TX_VCM has no efuse calibration. */
1130 switch (cal_item) {
1131 case REXT:
1132 ret = rext_cal_efuse(phydev, buf);
1133 break;
1134 case TX_OFFSET:
1135 ret = tx_offset_cal_efuse(phydev, buf);
1136 break;
1137 case TX_AMP:
1138 ret = tx_amp_cal_efuse(phydev, buf);
1139 break;
1140 case TX_R50:
1141 ret = tx_r50_cal_efuse(phydev, buf, pair_n);
1142 break;
1143 default:
1144 return -EINVAL;
1145 }
1146 if (ret)
1147 return ret;
1148 }
1149
1150 return 0;
1151}
1152
1153static int start_cal(struct phy_device *phydev, enum CAL_ITEM cal_item,
developerc7b857b2023-03-28 22:37:02 +08001154 enum CAL_MODE cal_mode, u8 start_pair,
developer2149cd92023-03-10 19:01:41 +08001155 u8 end_pair, u32 *buf)
1156{
developerc7b857b2023-03-28 22:37:02 +08001157 int ret;
developer2149cd92023-03-10 19:01:41 +08001158 char cal_prop[5][20] = { "mediatek,rext", "mediatek,tx_offset",
1159 "mediatek,tx_amp", "mediatek,tx_r50",
1160 "mediatek,tx_vcm" };
developer2149cd92023-03-10 19:01:41 +08001161
1162 switch (cal_mode) {
developer2149cd92023-03-10 19:01:41 +08001163 case EFUSE_M:
developerc7b857b2023-03-28 22:37:02 +08001164 ret = cal_efuse(phydev, cal_item, start_pair,
developer7fa37692023-03-29 17:05:33 +08001165 end_pair, buf);
developer2149cd92023-03-10 19:01:41 +08001166 break;
1167 case SW_M:
developerc7b857b2023-03-28 22:37:02 +08001168 ret = cal_sw(phydev, cal_item, start_pair, end_pair);
developer2149cd92023-03-10 19:01:41 +08001169 break;
1170 default:
1171 return -EINVAL;
1172 }
1173
developerc7b857b2023-03-28 22:37:02 +08001174 if (ret) {
developer2149cd92023-03-10 19:01:41 +08001175 dev_err(&phydev->mdio.dev, "[%s]cal failed\n", cal_prop[cal_item]);
1176 return -EIO;
1177 }
1178
developer2149cd92023-03-10 19:01:41 +08001179 return 0;
1180}
1181
developerf35532c2022-08-05 18:37:26 +08001182static int mt798x_phy_calibration(struct phy_device *phydev)
developerc50c2352021-12-01 10:45:35 +08001183{
developer2149cd92023-03-10 19:01:41 +08001184 int ret = 0;
developerc50c2352021-12-01 10:45:35 +08001185 u32 *buf;
developerc50c2352021-12-01 10:45:35 +08001186 size_t len;
1187 struct nvmem_cell *cell;
1188
1189 if (phydev->interface != PHY_INTERFACE_MODE_GMII)
1190 return -EINVAL;
1191
1192 cell = nvmem_cell_get(&phydev->mdio.dev, "phy-cal-data");
1193 if (IS_ERR(cell)) {
1194 if (PTR_ERR(cell) == -EPROBE_DEFER)
1195 return PTR_ERR(cell);
1196 return 0;
1197 }
1198
1199 buf = (u32 *)nvmem_cell_read(cell, &len);
1200 if (IS_ERR(buf))
1201 return PTR_ERR(buf);
1202 nvmem_cell_put(cell);
1203
developerc7b857b2023-03-28 22:37:02 +08001204 if (!buf[0] || !buf[1] || !buf[2] || !buf[3] || len < 4 * sizeof(u32)) {
1205 dev_err(&phydev->mdio.dev, "invalid efuse data\n");
developerc50c2352021-12-01 10:45:35 +08001206 ret = -EINVAL;
1207 goto out;
1208 }
1209
developerc7b857b2023-03-28 22:37:02 +08001210 ret = start_cal(phydev, REXT, EFUSE_M, NO_PAIR, NO_PAIR, buf);
developer2149cd92023-03-10 19:01:41 +08001211 if (ret)
1212 goto out;
developer7fa37692023-03-29 17:05:33 +08001213 ret = start_cal(phydev, TX_OFFSET, EFUSE_M, NO_PAIR, NO_PAIR, buf);
developer2149cd92023-03-10 19:01:41 +08001214 if (ret)
1215 goto out;
developerc7b857b2023-03-28 22:37:02 +08001216 ret = start_cal(phydev, TX_AMP, EFUSE_M, NO_PAIR, NO_PAIR, buf);
developer2149cd92023-03-10 19:01:41 +08001217 if (ret)
1218 goto out;
developerc7b857b2023-03-28 22:37:02 +08001219 ret = start_cal(phydev, TX_R50, EFUSE_M, PAIR_A, PAIR_D, buf);
developer2149cd92023-03-10 19:01:41 +08001220 if (ret)
1221 goto out;
developerc7b857b2023-03-28 22:37:02 +08001222 ret = start_cal(phydev, TX_VCM, SW_M, PAIR_A, PAIR_A, buf);
developer2149cd92023-03-10 19:01:41 +08001223 if (ret)
1224 goto out;
developerc50c2352021-12-01 10:45:35 +08001225
1226out:
1227 kfree(buf);
1228 return ret;
1229}
1230
developer68f6e102022-11-22 17:35:00 +08001231static int mt7981_phy_probe(struct phy_device *phydev)
developerf35532c2022-08-05 18:37:26 +08001232{
developerdd598562023-03-28 23:57:03 +08001233 mt798x_phy_common_finetune(phydev);
developerf35532c2022-08-05 18:37:26 +08001234 mt7981_phy_finetune(phydev);
developer7fbc5262023-03-28 23:44:26 +08001235 mt798x_phy_eee(phydev);
developerf35532c2022-08-05 18:37:26 +08001236
1237 return mt798x_phy_calibration(phydev);
1238}
1239
developer68f6e102022-11-22 17:35:00 +08001240static int mt7988_phy_probe(struct phy_device *phydev)
developerf35532c2022-08-05 18:37:26 +08001241{
developer941468f2023-04-10 15:21:02 +08001242 struct device_node *np;
1243 void __iomem *boottrap;
1244 u32 reg;
1245 int port;
1246 int ret;
1247 struct pinctrl *pinctrl;
1248
1249 /* Setup LED polarity according to boottrap's polarity */
1250 np = of_find_compatible_node(NULL, NULL, "mediatek,boottrap");
1251 if (!np)
1252 return -ENOENT;
1253 boottrap = of_iomap(np, 0);
1254 if (!boottrap)
1255 return -ENOMEM;
1256 reg = readl(boottrap);
1257 port = phydev->mdio.addr;
1258 if ((port == GPHY_PORT0 && reg & BIT(8)) ||
1259 (port == GPHY_PORT1 && reg & BIT(9)) ||
1260 (port == GPHY_PORT2 && reg & BIT(10)) ||
1261 (port == GPHY_PORT3 && reg & BIT(11))) {
1262 phy_write_mmd(phydev, MDIO_MMD_VEND2, MTK_PHY_LED0_ON_CTRL,
1263 MTK_PHY_LED0_ENABLE | MTK_PHY_LED0_ON_LINK10 |
1264 MTK_PHY_LED0_ON_LINK100 |
1265 MTK_PHY_LED0_ON_LINK1000);
1266 } else {
1267 phy_write_mmd(phydev, MDIO_MMD_VEND2, MTK_PHY_LED0_ON_CTRL,
1268 MTK_PHY_LED0_ENABLE | MTK_PHY_LED0_POLARITY |
1269 MTK_PHY_LED0_ON_LINK10 |
1270 MTK_PHY_LED0_ON_LINK100 |
1271 MTK_PHY_LED0_ON_LINK1000);
1272 }
1273 phy_write_mmd(phydev, MDIO_MMD_VEND2, MTK_PHY_LED0_BLINK_CTRL,
1274 MTK_PHY_LED0_1000TX | MTK_PHY_LED0_1000RX |
1275 MTK_PHY_LED0_100TX | MTK_PHY_LED0_100RX |
1276 MTK_PHY_LED0_10TX | MTK_PHY_LED0_10RX);
1277
1278 if (port == GPHY_PORT3) {
1279 pinctrl = devm_pinctrl_get_select_default(&phydev->mdio.bus->dev);
1280 if (IS_ERR(pinctrl)) {
1281 ret = PTR_ERR(pinctrl);
1282 dev_err(&phydev->mdio.dev, "Fail to set LED pins!\n");
1283 return -EINVAL;
1284 }
1285 }
1286
developerdd598562023-03-28 23:57:03 +08001287 mt798x_phy_common_finetune(phydev);
developerf35532c2022-08-05 18:37:26 +08001288 mt7988_phy_finetune(phydev);
developer7fbc5262023-03-28 23:44:26 +08001289 mt798x_phy_eee(phydev);
developerf35532c2022-08-05 18:37:26 +08001290
1291 return mt798x_phy_calibration(phydev);
1292}
developer2149cd92023-03-10 19:01:41 +08001293#endif
developerf35532c2022-08-05 18:37:26 +08001294
developerc50c2352021-12-01 10:45:35 +08001295static struct phy_driver mtk_gephy_driver[] = {
developerc50c2352021-12-01 10:45:35 +08001296 {
developer043f7b92023-03-13 13:57:36 +08001297 PHY_ID_MATCH_EXACT(MTK_GPHY_ID_MT7530),
developerc50c2352021-12-01 10:45:35 +08001298 .name = "MediaTek MT7530 PHY",
1299 .config_init = mt7530_phy_config_init,
1300 /* Interrupts are handled by the switch, not the PHY
1301 * itself.
1302 */
1303 .config_intr = genphy_no_config_intr,
1304 .handle_interrupt = genphy_no_ack_interrupt,
1305 .suspend = genphy_suspend,
1306 .resume = genphy_resume,
1307 .read_page = mtk_gephy_read_page,
1308 .write_page = mtk_gephy_write_page,
1309 },
1310 {
developer043f7b92023-03-13 13:57:36 +08001311 PHY_ID_MATCH_EXACT(MTK_GPHY_ID_MT7531),
developerc50c2352021-12-01 10:45:35 +08001312 .name = "MediaTek MT7531 PHY",
1313 .config_init = mt7531_phy_config_init,
1314 /* Interrupts are handled by the switch, not the PHY
1315 * itself.
1316 */
1317 .config_intr = genphy_no_config_intr,
1318 .handle_interrupt = genphy_no_ack_interrupt,
1319 .suspend = genphy_suspend,
1320 .resume = genphy_resume,
1321 .read_page = mtk_gephy_read_page,
1322 .write_page = mtk_gephy_write_page,
1323 },
developer2149cd92023-03-10 19:01:41 +08001324#ifdef CONFIG_MEDIATEK_GE_PHY_SOC
developerc50c2352021-12-01 10:45:35 +08001325 {
developer043f7b92023-03-13 13:57:36 +08001326 PHY_ID_MATCH_EXACT(MTK_GPHY_ID_MT7981),
developerf35532c2022-08-05 18:37:26 +08001327 .name = "MediaTek MT7981 PHY",
developer68f6e102022-11-22 17:35:00 +08001328 .probe = mt7981_phy_probe,
developerf35532c2022-08-05 18:37:26 +08001329 .config_intr = genphy_no_config_intr,
1330 .handle_interrupt = genphy_no_ack_interrupt,
1331 .suspend = genphy_suspend,
1332 .resume = genphy_resume,
1333 .read_page = mtk_gephy_read_page,
1334 .write_page = mtk_gephy_write_page,
1335 },
1336 {
developer043f7b92023-03-13 13:57:36 +08001337 PHY_ID_MATCH_EXACT(MTK_GPHY_ID_MT7988),
developerf35532c2022-08-05 18:37:26 +08001338 .name = "MediaTek MT7988 PHY",
1339 .probe = mt7988_phy_probe,
developerc50c2352021-12-01 10:45:35 +08001340 .config_intr = genphy_no_config_intr,
1341 .handle_interrupt = genphy_no_ack_interrupt,
1342 .suspend = genphy_suspend,
1343 .resume = genphy_resume,
1344 .read_page = mtk_gephy_read_page,
1345 .write_page = mtk_gephy_write_page,
1346 },
developer2149cd92023-03-10 19:01:41 +08001347#endif
developerc50c2352021-12-01 10:45:35 +08001348};
1349
1350module_phy_driver(mtk_gephy_driver);
1351
1352static struct mdio_device_id __maybe_unused mtk_gephy_tbl[] = {
1353 { PHY_ID_MATCH_VENDOR(0x03a29400) },
1354 { }
1355};
1356
1357MODULE_DESCRIPTION("MediaTek Gigabit Ethernet PHY driver");
developer2149cd92023-03-10 19:01:41 +08001358MODULE_AUTHOR("Daniel Golle <daniel@makrotopia.org>");
1359MODULE_AUTHOR("SkyLake Huang <SkyLake.Huang@mediatek.com>");
developerc50c2352021-12-01 10:45:35 +08001360MODULE_AUTHOR("DENG, Qingfang <dqfext@gmail.com>");
1361MODULE_LICENSE("GPL");
1362
1363MODULE_DEVICE_TABLE(mdio, mtk_gephy_tbl);