blob: d9b04f75fc42273da449a2a67cf73c8175cffcf7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbell6efe3692014-05-05 11:52:26 +01002/*
3 * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net>
4 *
5 * (C) Copyright 2007-2011
6 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7 * Tom Cubie <tangliang@allwinnertech.com>
8 *
9 * Some init for sunxi platform.
Ian Campbell6efe3692014-05-05 11:52:26 +010010 */
11
12#include <common.h>
Simon Glass1d91ba72019-11-14 12:57:37 -070013#include <cpu_func.h>
Simon Glass97589732020-05-10 11:40:02 -060014#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060015#include <log.h>
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +020016#include <mmc.h>
Hans de Goede3352b222014-06-13 22:55:49 +020017#include <i2c.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010018#include <serial.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010019#include <spl.h>
Simon Glass274e0b02020-05-10 11:39:56 -060020#include <asm/cache.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010021#include <asm/gpio.h>
22#include <asm/io.h>
23#include <asm/arch/clock.h>
24#include <asm/arch/gpio.h>
Bernhard Nortmannead498a2015-09-17 18:52:52 +020025#include <asm/arch/spl.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010026#include <asm/arch/sys_proto.h>
27#include <asm/arch/timer.h>
Chen-Yu Tsaifcc7b702015-08-25 10:49:19 +080028#include <asm/arch/tzpc.h>
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +020029#include <asm/arch/mmc.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010030
Ian Campbelld41e2f672014-07-06 20:03:20 +010031#include <linux/compiler.h>
32
Simon Glass5debe1f2015-02-07 10:47:30 -070033struct fel_stash {
34 uint32_t sp;
35 uint32_t lr;
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +020036 uint32_t cpsr;
37 uint32_t sctlr;
38 uint32_t vbar;
39 uint32_t cr;
Simon Glass5debe1f2015-02-07 10:47:30 -070040};
41
Marek Behún4bebdd32021-05-20 13:23:52 +020042struct fel_stash fel_stash __section(".data");
Simon Glass5debe1f2015-02-07 10:47:30 -070043
Andre Przywara3a63c232017-02-16 01:20:24 +000044#ifdef CONFIG_ARM64
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020045#include <asm/armv8/mmu.h>
46
47static struct mm_region sunxi_mem_map[] = {
48 {
49 /* SRAM, MMIO regions */
York Sunc7104e52016-06-24 16:46:22 -070050 .virt = 0x0UL,
51 .phys = 0x0UL,
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020052 .size = 0x40000000UL,
53 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
54 PTE_BLOCK_NON_SHARE
55 }, {
56 /* RAM */
York Sunc7104e52016-06-24 16:46:22 -070057 .virt = 0x40000000UL,
58 .phys = 0x40000000UL,
Andre Przywarac0387f12021-04-28 21:29:55 +010059 .size = CONFIG_SUNXI_DRAM_MAX_SIZE,
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020060 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
61 PTE_BLOCK_INNER_SHARE
62 }, {
63 /* List terminator */
64 0,
65 }
66};
67struct mm_region *mem_map = sunxi_mem_map;
Andre Przywarac0387f12021-04-28 21:29:55 +010068
69ulong board_get_usable_ram_top(ulong total_size)
70{
71 /* Some devices (like the EMAC) have a 32-bit DMA limit. */
72 if (gd->ram_top > (1ULL << 32))
73 return 1ULL << 32;
74
75 return gd->ram_top;
76}
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020077#endif
78
Simon Glass87356822014-12-23 12:04:52 -070079static int gpio_init(void)
Ian Campbell6efe3692014-05-05 11:52:26 +010080{
Icenowy Zheng112c8862019-04-24 13:44:12 +080081 __maybe_unused uint val;
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080082#if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F)
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +080083#if defined(CONFIG_MACH_SUN4I) || \
84 defined(CONFIG_MACH_SUN7I) || \
85 defined(CONFIG_MACH_SUN8I_R40)
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080086 /* disable GPB22,23 as uart0 tx,rx to avoid conflict */
87 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT);
88 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT);
89#endif
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +080090#if defined(CONFIG_MACH_SUN8I) && !defined(CONFIG_MACH_SUN8I_R40)
Chen-Yu Tsaida2f3332015-06-23 19:57:23 +080091 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0);
92 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0);
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010093#else
Chen-Yu Tsaida2f3332015-06-23 19:57:23 +080094 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0);
95 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0);
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010096#endif
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080097 sunxi_gpio_set_pull(SUNXI_GPF(4), 1);
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +080098#elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || \
99 defined(CONFIG_MACH_SUN7I) || \
100 defined(CONFIG_MACH_SUN8I_R40))
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100101 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0);
102 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +0800103 sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100104#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100105 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0);
106 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +0800107 sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100108#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100109 sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0);
110 sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0);
Maxime Ripardf139f1e2014-10-03 20:16:28 +0800111 sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP);
Chen-Yu Tsai28b71922015-06-23 19:57:25 +0800112#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A33)
113 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_A33_GPB_UART0);
114 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_A33_GPB_UART0);
115 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Andre Przywara5fb97432017-02-16 01:20:27 +0000116#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNXI_H3_H5)
Jens Kuskef9770722015-11-17 15:12:58 +0100117 sunxi_gpio_set_cfgpin(SUNXI_GPA(4), SUN8I_H3_GPA_UART0);
118 sunxi_gpio_set_cfgpin(SUNXI_GPA(5), SUN8I_H3_GPA_UART0);
119 sunxi_gpio_set_pull(SUNXI_GPA(5), SUNXI_GPIO_PULL_UP);
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200120#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I)
121 sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN50I_GPB_UART0);
122 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN50I_GPB_UART0);
123 sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
Icenowy Zhenga78bb072018-07-21 16:20:28 +0800124#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I_H6)
125 sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_H6_GPH_UART0);
126 sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_H6_GPH_UART0);
127 sunxi_gpio_set_pull(SUNXI_GPH(1), SUNXI_GPIO_PULL_UP);
Jernej Skrabec30efb9d2021-01-11 21:11:41 +0100128#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I_H616)
129 sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_H616_GPH_UART0);
130 sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_H616_GPH_UART0);
131 sunxi_gpio_set_pull(SUNXI_GPH(1), SUNXI_GPIO_PULL_UP);
vishnupatekar133bfbe2015-11-29 01:07:20 +0800132#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A83T)
133 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_A83T_GPB_UART0);
134 sunxi_gpio_set_cfgpin(SUNXI_GPB(10), SUN8I_A83T_GPB_UART0);
135 sunxi_gpio_set_pull(SUNXI_GPB(10), SUNXI_GPIO_PULL_UP);
Icenowy Zheng52e61882017-04-08 15:30:12 +0800136#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_V3S)
137 sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN8I_V3S_GPB_UART0);
138 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_V3S_GPB_UART0);
139 sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100140#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I)
141 sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0);
142 sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0);
143 sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100144#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100145 sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1);
146 sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +0800147 sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP);
Laurent Itti20dfe002015-05-05 17:02:00 -0700148#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
149 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2);
150 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2);
151 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100152#elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100153 sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART);
154 sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART);
Chen-Yu Tsai6ee63882014-10-22 16:47:47 +0800155 sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP);
Tobias Schramm6892a562021-02-15 00:19:58 +0100156#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN8I) && \
157 !defined(CONFIG_MACH_SUN8I_R40)
158 sunxi_gpio_set_cfgpin(SUNXI_GPG(6), SUN8I_GPG_UART1);
159 sunxi_gpio_set_cfgpin(SUNXI_GPG(7), SUN8I_GPG_UART1);
160 sunxi_gpio_set_pull(SUNXI_GPG(7), SUNXI_GPIO_PULL_UP);
Hans de Goede8c1c7822014-06-09 11:36:58 +0200161#else
162#error Unsupported console port number. Please fix pin mux settings in board.c
163#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100164
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100165#ifdef CONFIG_SUN50I_GEN_H6
Icenowy Zheng112c8862019-04-24 13:44:12 +0800166 /* Update PIO power bias configuration by copy hardware detected value */
167 val = readl(SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL);
168 writel(val, SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL);
169 val = readl(SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL);
170 writel(val, SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL);
171#endif
172
Ian Campbell6efe3692014-05-05 11:52:26 +0100173 return 0;
174}
Simon Glass87356822014-12-23 12:04:52 -0700175
Andre Przywaraa563adc2017-01-02 11:48:45 +0000176#if defined(CONFIG_SPL_BOARD_LOAD_IMAGE) && defined(CONFIG_SPL_BUILD)
Simon Glassee306792016-09-24 18:20:13 -0600177static int spl_board_load_image(struct spl_image_info *spl_image,
178 struct spl_boot_device *bootdev)
Simon Glass5debe1f2015-02-07 10:47:30 -0700179{
180 debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr);
181 return_to_fel(fel_stash.sp, fel_stash.lr);
Nikita Kiryanov33eefe42015-11-08 17:11:49 +0200182
183 return 0;
Simon Glass5debe1f2015-02-07 10:47:30 -0700184}
Simon Glass4fc1f252016-11-30 15:30:50 -0700185SPL_LOAD_IMAGE_METHOD("FEL", 0, BOOT_DEVICE_BOARD, spl_board_load_image);
Simon Glassa4996482016-09-24 18:20:12 -0600186#endif
Simon Glass5debe1f2015-02-07 10:47:30 -0700187
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100188void s_init(void)
Simon Glass87356822014-12-23 12:04:52 -0700189{
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100190 /*
191 * Undocumented magic taken from boot0, without this DRAM
192 * access gets messed up (seems cache related).
193 * The boot0 sources describe this as: "config ema for cache sram"
194 */
195#if defined CONFIG_MACH_SUN6I
Simon Glass87356822014-12-23 12:04:52 -0700196 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
Hans de Goedec62f8da2016-03-24 22:37:08 +0100197#elif defined CONFIG_MACH_SUN8I
198 __maybe_unused uint version;
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100199
200 /* Unlock sram version info reg, read it, relock */
201 setbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
Hans de Goedec62f8da2016-03-24 22:37:08 +0100202 version = readl(SUNXI_SRAMC_BASE + 0x24) >> 16;
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100203 clrbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
204
Hans de Goedec62f8da2016-03-24 22:37:08 +0100205 /*
206 * Ideally this would be a switch case, but we do not know exactly
207 * which versions there are and which version needs which settings,
208 * so reproduce the per SoC code from the BSP.
209 */
210#if defined CONFIG_MACH_SUN8I_A23
211 if (version == 0x1650)
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100212 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
213 else /* 0x1661 ? */
214 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
Hans de Goedec62f8da2016-03-24 22:37:08 +0100215#elif defined CONFIG_MACH_SUN8I_A33
216 if (version != 0x1667)
217 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
218#endif
219 /* A83T BSP never modifies SUNXI_SRAMC_BASE + 0x44 */
220 /* No H3 BSP, boot0 seems to not modify SUNXI_SRAMC_BASE + 0x44 */
Simon Glass87356822014-12-23 12:04:52 -0700221#endif
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100222
Andre Przywara4330eb92017-02-16 01:20:21 +0000223#if !defined(CONFIG_ARM_CORTEX_CPU_IS_UP) && !defined(CONFIG_ARM64)
Simon Glass87356822014-12-23 12:04:52 -0700224 /* Enable SMP mode for CPU0, by setting bit 6 of Auxiliary Ctl reg */
225 asm volatile(
226 "mrc p15, 0, r0, c1, c0, 1\n"
227 "orr r0, r0, #1 << 6\n"
Andre Przywaracd975a42017-02-16 01:20:18 +0000228 "mcr p15, 0, r0, c1, c0, 1\n"
229 ::: "r0");
Simon Glass87356822014-12-23 12:04:52 -0700230#endif
Chen-Yu Tsai0932b632016-01-06 15:13:06 +0800231#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I_H3
232 /* Enable non-secure access to some peripherals */
Chen-Yu Tsaifcc7b702015-08-25 10:49:19 +0800233 tzpc_init();
234#endif
Simon Glass87356822014-12-23 12:04:52 -0700235
236 clock_init();
237 timer_init();
238 gpio_init();
Igor Opaniukf7c91762021-02-09 13:52:45 +0200239#if !CONFIG_IS_ENABLED(DM_I2C)
Simon Glass87356822014-12-23 12:04:52 -0700240 i2c_init_board();
Jernej Skrabec9220d502017-04-27 00:03:36 +0200241#endif
Hans de Goede42cbbe32016-03-17 13:53:03 +0100242 eth_init_board();
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100243}
Simon Glass87356822014-12-23 12:04:52 -0700244
Andre Przywaraa0a5b212020-01-10 01:47:31 +0000245#define SUNXI_INVALID_BOOT_SOURCE -1
246
247static int sunxi_get_boot_source(void)
248{
249 if (!is_boot0_magic(SPL_ADDR + 4)) /* eGON.BT0 */
250 return SUNXI_INVALID_BOOT_SOURCE;
251
252 return readb(SPL_ADDR + 0x28);
253}
254
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100255/* The sunxi internal brom will try to loader external bootloader
256 * from mmc0, nand flash, mmc2.
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100257 */
Maxime Ripard1941be82017-08-23 10:06:30 +0200258uint32_t sunxi_get_boot_device(void)
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100259{
Andre Przywaraa0a5b212020-01-10 01:47:31 +0000260 int boot_source = sunxi_get_boot_source();
Hans de Goede6527fa22016-07-09 15:31:47 +0200261
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200262 /*
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200263 * When booting from the SD card or NAND memory, the "eGON.BT0"
264 * signature is expected to be found in memory at the address 0x0004
265 * (see the "mksunxiboot" tool, which generates this header).
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200266 *
267 * When booting in the FEL mode over USB, this signature is patched in
268 * memory and replaced with something else by the 'fel' tool. This other
269 * signature is selected in such a way, that it can't be present in a
270 * valid bootable SD card image (because the BROM would refuse to
271 * execute the SPL in this case).
272 *
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200273 * This checks for the signature and if it is not found returns to
274 * the FEL code in the BROM to wait and receive the main u-boot
275 * binary over USB. If it is found, it determines where SPL was
276 * read from.
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200277 */
Hans de Goede6527fa22016-07-09 15:31:47 +0200278 switch (boot_source) {
Andre Przywaraa0a5b212020-01-10 01:47:31 +0000279 case SUNXI_INVALID_BOOT_SOURCE:
280 return BOOT_DEVICE_BOARD;
Hans de Goede6527fa22016-07-09 15:31:47 +0200281 case SUNXI_BOOTED_FROM_MMC0:
Andre Przywara946e9db2018-12-16 02:04:58 +0000282 case SUNXI_BOOTED_FROM_MMC0_HIGH:
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200283 return BOOT_DEVICE_MMC1;
Hans de Goede6527fa22016-07-09 15:31:47 +0200284 case SUNXI_BOOTED_FROM_NAND:
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200285 return BOOT_DEVICE_NAND;
Hans de Goede6527fa22016-07-09 15:31:47 +0200286 case SUNXI_BOOTED_FROM_MMC2:
Andre Przywara946e9db2018-12-16 02:04:58 +0000287 case SUNXI_BOOTED_FROM_MMC2_HIGH:
Hans de Goede6527fa22016-07-09 15:31:47 +0200288 return BOOT_DEVICE_MMC2;
289 case SUNXI_BOOTED_FROM_SPI:
290 return BOOT_DEVICE_SPI;
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200291 }
292
Hans de Goede6527fa22016-07-09 15:31:47 +0200293 panic("Unknown boot source %d\n", boot_source);
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200294 return -1; /* Never reached */
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100295}
296
Maxime Ripard1941be82017-08-23 10:06:30 +0200297#ifdef CONFIG_SPL_BUILD
Andre Przywarad42cbee2021-01-11 21:11:39 +0100298static u32 sunxi_get_spl_size(void)
299{
300 if (!is_boot0_magic(SPL_ADDR + 4)) /* eGON.BT0 */
301 return 0;
302
303 return readl(SPL_ADDR + 0x10);
304}
305
Andre Przywara9ba18e82020-01-10 01:47:32 +0000306/*
307 * The eGON SPL image can be located at 8KB or at 128KB into an SD card or
308 * an eMMC device. The boot source has bit 4 set in the latter case.
309 * By adding 120KB to the normal offset when booting from a "high" location
310 * we can support both cases.
Andre Przywarad42cbee2021-01-11 21:11:39 +0100311 * Also U-Boot proper is located at least 32KB after the SPL, but will
312 * immediately follow the SPL if that is bigger than that.
Andre Przywara9ba18e82020-01-10 01:47:32 +0000313 */
Andre Przywarad42cbee2021-01-11 21:11:39 +0100314unsigned long spl_mmc_get_uboot_raw_sector(struct mmc *mmc,
315 unsigned long raw_sect)
Andre Przywara9ba18e82020-01-10 01:47:32 +0000316{
Andre Przywarad42cbee2021-01-11 21:11:39 +0100317 unsigned long spl_size = sunxi_get_spl_size();
318 unsigned long sector;
319
320 sector = max(raw_sect, spl_size / 512);
Andre Przywara9ba18e82020-01-10 01:47:32 +0000321
322 switch (sunxi_get_boot_source()) {
323 case SUNXI_BOOTED_FROM_MMC0_HIGH:
324 case SUNXI_BOOTED_FROM_MMC2_HIGH:
325 sector += (128 - 8) * 2;
326 break;
327 }
328
329 return sector;
330}
331
Maxime Ripard1941be82017-08-23 10:06:30 +0200332u32 spl_boot_device(void)
333{
334 return sunxi_get_boot_device();
335}
336
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100337void board_init_f(ulong dummy)
338{
Hans de Goede76fa0b22015-09-13 12:31:24 +0200339 spl_init();
Simon Glass87356822014-12-23 12:04:52 -0700340 preloader_console_init();
341
Simon Glassbccfc2e2021-07-10 21:14:36 -0600342#ifdef CONFIG_SPL_I2C
Simon Glass87356822014-12-23 12:04:52 -0700343 /* Needed early by sunxi_board_init if PMU is enabled */
344 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
345#endif
346 sunxi_board_init();
Simon Glass87356822014-12-23 12:04:52 -0700347}
348#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100349
Harald Seiler6f14d5f2020-12-15 16:47:52 +0100350void reset_cpu(void)
Ian Campbell6efe3692014-05-05 11:52:26 +0100351{
Chen-Yu Tsai84f3bb42016-11-30 16:27:14 +0800352#if defined(CONFIG_SUNXI_GEN_SUN4I) || defined(CONFIG_MACH_SUN8I_R40)
Hans de Goede1374e892014-06-09 11:36:56 +0200353 static const struct sunxi_wdog *wdog =
354 &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
355
356 /* Set the watchdog for its shortest interval (.5s) and wait */
357 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
358 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedefa43a6e2014-06-13 22:55:52 +0200359
360 while (1) {
361 /* sun5i sometimes gets stuck without this */
362 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
363 }
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100364#elif defined(CONFIG_SUNXI_GEN_SUN6I) || defined(CONFIG_SUN50I_GEN_H6)
Clément Péron33445442019-04-17 19:41:05 +0200365#if defined(CONFIG_MACH_SUN50I_H6)
366 /* WDOG is broken for some H6 rev. use the R_WDOG instead */
367 static const struct sunxi_wdog *wdog =
368 (struct sunxi_wdog *)SUNXI_R_WDOG_BASE;
369#else
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800370 static const struct sunxi_wdog *wdog =
Clément Péron33445442019-04-17 19:41:05 +0200371 ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
372#endif
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800373 /* Set the watchdog for its shortest interval (.5s) and wait */
374 writel(WDT_CFG_RESET, &wdog->cfg);
375 writel(WDT_MODE_EN, &wdog->mode);
376 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedeb25d3c92015-06-14 16:53:15 +0200377 while (1) { }
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800378#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100379}
380
Trevor Woerner43ec7e02019-05-03 09:41:00 -0400381#if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF) && !defined(CONFIG_ARM64)
Ian Campbell6efe3692014-05-05 11:52:26 +0100382void enable_caches(void)
383{
384 /* Enable D-cache. I-cache is already enabled in start.S */
385 dcache_enable();
386}
387#endif