blob: bf58fa90ec39640ea5254556e87ac9368fc2c902 [file] [log] [blame]
Ian Campbell6efe3692014-05-05 11:52:26 +01001/*
2 * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net>
3 *
4 * (C) Copyright 2007-2011
5 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6 * Tom Cubie <tangliang@allwinnertech.com>
7 *
8 * Some init for sunxi platform.
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13#include <common.h>
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +020014#include <mmc.h>
Hans de Goede3352b222014-06-13 22:55:49 +020015#include <i2c.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010016#include <serial.h>
17#ifdef CONFIG_SPL_BUILD
18#include <spl.h>
19#endif
20#include <asm/gpio.h>
21#include <asm/io.h>
22#include <asm/arch/clock.h>
23#include <asm/arch/gpio.h>
Bernhard Nortmannead498a2015-09-17 18:52:52 +020024#include <asm/arch/spl.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010025#include <asm/arch/sys_proto.h>
26#include <asm/arch/timer.h>
Chen-Yu Tsaifcc7b702015-08-25 10:49:19 +080027#include <asm/arch/tzpc.h>
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +020028#include <asm/arch/mmc.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010029
Ian Campbelld41e2f672014-07-06 20:03:20 +010030#include <linux/compiler.h>
31
Simon Glass5debe1f2015-02-07 10:47:30 -070032struct fel_stash {
33 uint32_t sp;
34 uint32_t lr;
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +020035 uint32_t cpsr;
36 uint32_t sctlr;
37 uint32_t vbar;
38 uint32_t cr;
Simon Glass5debe1f2015-02-07 10:47:30 -070039};
40
41struct fel_stash fel_stash __attribute__((section(".data")));
42
Simon Glass87356822014-12-23 12:04:52 -070043static int gpio_init(void)
Ian Campbell6efe3692014-05-05 11:52:26 +010044{
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080045#if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F)
Ian Campbell8f32aaa2014-10-24 21:20:47 +010046#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080047 /* disable GPB22,23 as uart0 tx,rx to avoid conflict */
48 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT);
49 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT);
50#endif
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010051#if defined(CONFIG_MACH_SUN8I)
Chen-Yu Tsaida2f3332015-06-23 19:57:23 +080052 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0);
53 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0);
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010054#else
Chen-Yu Tsaida2f3332015-06-23 19:57:23 +080055 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0);
56 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0);
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010057#endif
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080058 sunxi_gpio_set_pull(SUNXI_GPF(4), 1);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010059#elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I))
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010060 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0);
61 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080062 sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010063#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010064 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0);
65 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080066 sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010067#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010068 sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0);
69 sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0);
Maxime Ripardf139f1e2014-10-03 20:16:28 +080070 sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP);
Chen-Yu Tsai28b71922015-06-23 19:57:25 +080071#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A33)
72 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_A33_GPB_UART0);
73 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_A33_GPB_UART0);
74 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Jens Kuskef9770722015-11-17 15:12:58 +010075#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_H3)
76 sunxi_gpio_set_cfgpin(SUNXI_GPA(4), SUN8I_H3_GPA_UART0);
77 sunxi_gpio_set_cfgpin(SUNXI_GPA(5), SUN8I_H3_GPA_UART0);
78 sunxi_gpio_set_pull(SUNXI_GPA(5), SUNXI_GPIO_PULL_UP);
vishnupatekar133bfbe2015-11-29 01:07:20 +080079#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A83T)
80 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_A83T_GPB_UART0);
81 sunxi_gpio_set_cfgpin(SUNXI_GPB(10), SUN8I_A83T_GPB_UART0);
82 sunxi_gpio_set_pull(SUNXI_GPB(10), SUNXI_GPIO_PULL_UP);
Hans de Goede7bfe2bb2015-01-13 19:25:06 +010083#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I)
84 sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0);
85 sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0);
86 sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010087#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010088 sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1);
89 sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080090 sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP);
Laurent Itti20dfe002015-05-05 17:02:00 -070091#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
92 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2);
93 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2);
94 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010095#elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010096 sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART);
97 sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART);
Chen-Yu Tsai6ee63882014-10-22 16:47:47 +080098 sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP);
Hans de Goede8c1c7822014-06-09 11:36:58 +020099#else
100#error Unsupported console port number. Please fix pin mux settings in board.c
101#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100102
103 return 0;
104}
Simon Glass87356822014-12-23 12:04:52 -0700105
Nikita Kiryanov33eefe42015-11-08 17:11:49 +0200106int spl_board_load_image(void)
Simon Glass5debe1f2015-02-07 10:47:30 -0700107{
108 debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr);
109 return_to_fel(fel_stash.sp, fel_stash.lr);
Nikita Kiryanov33eefe42015-11-08 17:11:49 +0200110
111 return 0;
Simon Glass5debe1f2015-02-07 10:47:30 -0700112}
113
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100114void s_init(void)
Simon Glass87356822014-12-23 12:04:52 -0700115{
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100116 /*
117 * Undocumented magic taken from boot0, without this DRAM
118 * access gets messed up (seems cache related).
119 * The boot0 sources describe this as: "config ema for cache sram"
120 */
121#if defined CONFIG_MACH_SUN6I
Simon Glass87356822014-12-23 12:04:52 -0700122 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
Hans de Goedec62f8da2016-03-24 22:37:08 +0100123#elif defined CONFIG_MACH_SUN8I
124 __maybe_unused uint version;
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100125
126 /* Unlock sram version info reg, read it, relock */
127 setbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
Hans de Goedec62f8da2016-03-24 22:37:08 +0100128 version = readl(SUNXI_SRAMC_BASE + 0x24) >> 16;
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100129 clrbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
130
Hans de Goedec62f8da2016-03-24 22:37:08 +0100131 /*
132 * Ideally this would be a switch case, but we do not know exactly
133 * which versions there are and which version needs which settings,
134 * so reproduce the per SoC code from the BSP.
135 */
136#if defined CONFIG_MACH_SUN8I_A23
137 if (version == 0x1650)
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100138 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
139 else /* 0x1661 ? */
140 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
Hans de Goedec62f8da2016-03-24 22:37:08 +0100141#elif defined CONFIG_MACH_SUN8I_A33
142 if (version != 0x1667)
143 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
144#endif
145 /* A83T BSP never modifies SUNXI_SRAMC_BASE + 0x44 */
146 /* No H3 BSP, boot0 seems to not modify SUNXI_SRAMC_BASE + 0x44 */
Simon Glass87356822014-12-23 12:04:52 -0700147#endif
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100148
Hans de Goede343bee02015-04-06 20:16:36 +0200149#if defined CONFIG_MACH_SUN6I || \
150 defined CONFIG_MACH_SUN7I || \
151 defined CONFIG_MACH_SUN8I
Simon Glass87356822014-12-23 12:04:52 -0700152 /* Enable SMP mode for CPU0, by setting bit 6 of Auxiliary Ctl reg */
153 asm volatile(
154 "mrc p15, 0, r0, c1, c0, 1\n"
155 "orr r0, r0, #1 << 6\n"
156 "mcr p15, 0, r0, c1, c0, 1\n");
157#endif
Chen-Yu Tsai0932b632016-01-06 15:13:06 +0800158#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I_H3
159 /* Enable non-secure access to some peripherals */
Chen-Yu Tsaifcc7b702015-08-25 10:49:19 +0800160 tzpc_init();
161#endif
Simon Glass87356822014-12-23 12:04:52 -0700162
163 clock_init();
164 timer_init();
165 gpio_init();
166 i2c_init_board();
Hans de Goede42cbbe32016-03-17 13:53:03 +0100167 eth_init_board();
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100168}
Simon Glass87356822014-12-23 12:04:52 -0700169
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100170#ifdef CONFIG_SPL_BUILD
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200171DECLARE_GLOBAL_DATA_PTR;
172
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100173/* The sunxi internal brom will try to loader external bootloader
174 * from mmc0, nand flash, mmc2.
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100175 */
176u32 spl_boot_device(void)
177{
Maxime Ripardb9b3a232015-10-15 22:04:06 +0200178 __maybe_unused struct mmc *mmc0, *mmc1;
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200179 /*
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200180 * When booting from the SD card or NAND memory, the "eGON.BT0"
181 * signature is expected to be found in memory at the address 0x0004
182 * (see the "mksunxiboot" tool, which generates this header).
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200183 *
184 * When booting in the FEL mode over USB, this signature is patched in
185 * memory and replaced with something else by the 'fel' tool. This other
186 * signature is selected in such a way, that it can't be present in a
187 * valid bootable SD card image (because the BROM would refuse to
188 * execute the SPL in this case).
189 *
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200190 * This checks for the signature and if it is not found returns to
191 * the FEL code in the BROM to wait and receive the main u-boot
192 * binary over USB. If it is found, it determines where SPL was
193 * read from.
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200194 */
Bernhard Nortmannead498a2015-09-17 18:52:52 +0200195 if (!is_boot0_magic(SPL_ADDR + 4)) /* eGON.BT0 */
Simon Glass5debe1f2015-02-07 10:47:30 -0700196 return BOOT_DEVICE_BOARD;
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200197
198 /* The BROM will try to boot from mmc0 first, so try that first. */
Maxime Ripardb9b3a232015-10-15 22:04:06 +0200199#ifdef CONFIG_MMC
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200200 mmc_initialize(gd->bd);
201 mmc0 = find_mmc_device(0);
202 if (sunxi_mmc_has_egon_boot_signature(mmc0))
203 return BOOT_DEVICE_MMC1;
Maxime Ripardb9b3a232015-10-15 22:04:06 +0200204#endif
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200205
206 /* Fallback to booting NAND if enabled. */
207 if (IS_ENABLED(CONFIG_SPL_NAND_SUPPORT))
208 return BOOT_DEVICE_NAND;
209
Maxime Ripardb9b3a232015-10-15 22:04:06 +0200210#ifdef CONFIG_MMC
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200211 if (CONFIG_MMC_SUNXI_SLOT_EXTRA == 2) {
212 mmc1 = find_mmc_device(1);
Nikita Kiryanove63b2dd2015-11-08 17:11:54 +0200213 if (sunxi_mmc_has_egon_boot_signature(mmc1))
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200214 return BOOT_DEVICE_MMC2;
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200215 }
Maxime Ripardb9b3a232015-10-15 22:04:06 +0200216#endif
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200217
218 panic("Could not determine boot source\n");
219 return -1; /* Never reached */
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100220}
221
222/* No confirmation data available in SPL yet. Hardcode bootmode */
223u32 spl_boot_mode(void)
224{
225 return MMCSD_MODE_RAW;
226}
227
228void board_init_f(ulong dummy)
229{
Hans de Goede76fa0b22015-09-13 12:31:24 +0200230 spl_init();
Simon Glass87356822014-12-23 12:04:52 -0700231 preloader_console_init();
232
233#ifdef CONFIG_SPL_I2C_SUPPORT
234 /* Needed early by sunxi_board_init if PMU is enabled */
235 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
236#endif
237 sunxi_board_init();
Simon Glass87356822014-12-23 12:04:52 -0700238}
239#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100240
241void reset_cpu(ulong addr)
242{
Hans de Goedef07872b2015-04-06 20:33:34 +0200243#ifdef CONFIG_SUNXI_GEN_SUN4I
Hans de Goede1374e892014-06-09 11:36:56 +0200244 static const struct sunxi_wdog *wdog =
245 &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
246
247 /* Set the watchdog for its shortest interval (.5s) and wait */
248 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
249 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedefa43a6e2014-06-13 22:55:52 +0200250
251 while (1) {
252 /* sun5i sometimes gets stuck without this */
253 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
254 }
Hans de Goedef07872b2015-04-06 20:33:34 +0200255#endif
256#ifdef CONFIG_SUNXI_GEN_SUN6I
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800257 static const struct sunxi_wdog *wdog =
258 ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
259
260 /* Set the watchdog for its shortest interval (.5s) and wait */
261 writel(WDT_CFG_RESET, &wdog->cfg);
262 writel(WDT_MODE_EN, &wdog->mode);
263 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedeb25d3c92015-06-14 16:53:15 +0200264 while (1) { }
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800265#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100266}
267
Ian Campbell6efe3692014-05-05 11:52:26 +0100268#ifndef CONFIG_SYS_DCACHE_OFF
269void enable_caches(void)
270{
271 /* Enable D-cache. I-cache is already enabled in start.S */
272 dcache_enable();
273}
274#endif