blob: 5f39aa07cfb03dc66c35cc8b973f14ee49aeeda1 [file] [log] [blame]
Ian Campbell6efe3692014-05-05 11:52:26 +01001/*
2 * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net>
3 *
4 * (C) Copyright 2007-2011
5 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6 * Tom Cubie <tangliang@allwinnertech.com>
7 *
8 * Some init for sunxi platform.
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13#include <common.h>
Hans de Goede3352b222014-06-13 22:55:49 +020014#include <i2c.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010015#include <serial.h>
16#ifdef CONFIG_SPL_BUILD
17#include <spl.h>
18#endif
19#include <asm/gpio.h>
20#include <asm/io.h>
21#include <asm/arch/clock.h>
22#include <asm/arch/gpio.h>
23#include <asm/arch/sys_proto.h>
24#include <asm/arch/timer.h>
25
Ian Campbelld41e2f672014-07-06 20:03:20 +010026#include <linux/compiler.h>
27
Simon Glass5debe1f2015-02-07 10:47:30 -070028struct fel_stash {
29 uint32_t sp;
30 uint32_t lr;
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +020031 uint32_t cpsr;
32 uint32_t sctlr;
33 uint32_t vbar;
34 uint32_t cr;
Simon Glass5debe1f2015-02-07 10:47:30 -070035};
36
37struct fel_stash fel_stash __attribute__((section(".data")));
38
Simon Glass87356822014-12-23 12:04:52 -070039static int gpio_init(void)
Ian Campbell6efe3692014-05-05 11:52:26 +010040{
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080041#if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F)
Ian Campbell8f32aaa2014-10-24 21:20:47 +010042#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080043 /* disable GPB22,23 as uart0 tx,rx to avoid conflict */
44 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT);
45 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT);
46#endif
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010047#if defined(CONFIG_MACH_SUN8I)
Chen-Yu Tsaida2f3332015-06-23 19:57:23 +080048 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0);
49 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0);
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010050#else
Chen-Yu Tsaida2f3332015-06-23 19:57:23 +080051 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0);
52 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0);
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010053#endif
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080054 sunxi_gpio_set_pull(SUNXI_GPF(4), 1);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010055#elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I))
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010056 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0);
57 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080058 sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010059#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010060 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0);
61 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080062 sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010063#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010064 sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0);
65 sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0);
Maxime Ripardf139f1e2014-10-03 20:16:28 +080066 sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP);
Chen-Yu Tsai28b71922015-06-23 19:57:25 +080067#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A33)
68 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_A33_GPB_UART0);
69 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_A33_GPB_UART0);
70 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Hans de Goede7bfe2bb2015-01-13 19:25:06 +010071#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I)
72 sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0);
73 sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0);
74 sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010075#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010076 sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1);
77 sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080078 sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP);
Laurent Itti20dfe002015-05-05 17:02:00 -070079#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
80 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2);
81 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2);
82 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010083#elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010084 sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART);
85 sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART);
Chen-Yu Tsai6ee63882014-10-22 16:47:47 +080086 sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP);
Hans de Goede8c1c7822014-06-09 11:36:58 +020087#else
88#error Unsupported console port number. Please fix pin mux settings in board.c
89#endif
Ian Campbell6efe3692014-05-05 11:52:26 +010090
91 return 0;
92}
Simon Glass87356822014-12-23 12:04:52 -070093
Simon Glass5debe1f2015-02-07 10:47:30 -070094void spl_board_load_image(void)
95{
96 debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr);
97 return_to_fel(fel_stash.sp, fel_stash.lr);
98}
99
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100100void s_init(void)
Simon Glass87356822014-12-23 12:04:52 -0700101{
Hans de Goedef055ed62015-04-06 20:55:39 +0200102#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I_A23
Simon Glass87356822014-12-23 12:04:52 -0700103 /* Magic (undocmented) value taken from boot0, without this DRAM
104 * access gets messed up (seems cache related) */
105 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
106#endif
Hans de Goede343bee02015-04-06 20:16:36 +0200107#if defined CONFIG_MACH_SUN6I || \
108 defined CONFIG_MACH_SUN7I || \
109 defined CONFIG_MACH_SUN8I
Simon Glass87356822014-12-23 12:04:52 -0700110 /* Enable SMP mode for CPU0, by setting bit 6 of Auxiliary Ctl reg */
111 asm volatile(
112 "mrc p15, 0, r0, c1, c0, 1\n"
113 "orr r0, r0, #1 << 6\n"
114 "mcr p15, 0, r0, c1, c0, 1\n");
115#endif
116
117 clock_init();
118 timer_init();
119 gpio_init();
120 i2c_init_board();
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100121}
Simon Glass87356822014-12-23 12:04:52 -0700122
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100123#ifdef CONFIG_SPL_BUILD
124/* The sunxi internal brom will try to loader external bootloader
125 * from mmc0, nand flash, mmc2.
Ian Campbell07ed1b92015-06-26 19:42:24 +0100126 * Unfortunately we can't check how SPL was loaded so assume
127 * it's always the first SD/MMC controller
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100128 */
129u32 spl_boot_device(void)
130{
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200131 /*
132 * When booting from the SD card, the "eGON.BT0" signature is expected
133 * to be found in memory at the address 0x0004 (see the "mksunxiboot"
134 * tool, which generates this header).
135 *
136 * When booting in the FEL mode over USB, this signature is patched in
137 * memory and replaced with something else by the 'fel' tool. This other
138 * signature is selected in such a way, that it can't be present in a
139 * valid bootable SD card image (because the BROM would refuse to
140 * execute the SPL in this case).
141 *
142 * This branch is just making a decision at runtime whether to load
143 * the main u-boot binary from the SD card (if the "eGON.BT0" signature
144 * is found) or return to the FEL code in the BROM to wait and receive
145 * the main u-boot binary over USB.
146 */
147 if (readl(4) == 0x4E4F4765 && readl(8) == 0x3054422E) /* eGON.BT0 */
148 return BOOT_DEVICE_MMC1;
149 else
Simon Glass5debe1f2015-02-07 10:47:30 -0700150 return BOOT_DEVICE_BOARD;
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100151}
152
153/* No confirmation data available in SPL yet. Hardcode bootmode */
154u32 spl_boot_mode(void)
155{
156 return MMCSD_MODE_RAW;
157}
158
159void board_init_f(ulong dummy)
160{
Simon Glass87356822014-12-23 12:04:52 -0700161 preloader_console_init();
162
163#ifdef CONFIG_SPL_I2C_SUPPORT
164 /* Needed early by sunxi_board_init if PMU is enabled */
165 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
166#endif
167 sunxi_board_init();
168
169 /* Clear the BSS. */
170 memset(__bss_start, 0, __bss_end - __bss_start);
171
172 board_init_r(NULL, 0);
173}
174#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100175
176void reset_cpu(ulong addr)
177{
Hans de Goedef07872b2015-04-06 20:33:34 +0200178#ifdef CONFIG_SUNXI_GEN_SUN4I
Hans de Goede1374e892014-06-09 11:36:56 +0200179 static const struct sunxi_wdog *wdog =
180 &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
181
182 /* Set the watchdog for its shortest interval (.5s) and wait */
183 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
184 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedefa43a6e2014-06-13 22:55:52 +0200185
186 while (1) {
187 /* sun5i sometimes gets stuck without this */
188 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
189 }
Hans de Goedef07872b2015-04-06 20:33:34 +0200190#endif
191#ifdef CONFIG_SUNXI_GEN_SUN6I
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800192 static const struct sunxi_wdog *wdog =
193 ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
194
195 /* Set the watchdog for its shortest interval (.5s) and wait */
196 writel(WDT_CFG_RESET, &wdog->cfg);
197 writel(WDT_MODE_EN, &wdog->mode);
198 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedeb25d3c92015-06-14 16:53:15 +0200199 while (1) { }
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800200#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100201}
202
Ian Campbell6efe3692014-05-05 11:52:26 +0100203#ifndef CONFIG_SYS_DCACHE_OFF
204void enable_caches(void)
205{
206 /* Enable D-cache. I-cache is already enabled in start.S */
207 dcache_enable();
208}
209#endif
Ian Campbellba8311f2014-05-05 11:52:28 +0100210
211#ifdef CONFIG_CMD_NET
212/*
213 * Initializes on-chip ethernet controllers.
214 * to override, implement board_eth_init()
215 */
216int cpu_eth_init(bd_t *bis)
217{
Ian Campbelld41e2f672014-07-06 20:03:20 +0100218 __maybe_unused int rc;
Ian Campbellba8311f2014-05-05 11:52:28 +0100219
Hans de Goede9b218722014-07-26 17:09:13 +0200220#ifdef CONFIG_MACPWR
Hans de Goedeb9dc2082015-06-07 15:26:42 +0200221 gpio_request(CONFIG_MACPWR, "macpwr");
Hans de Goede9b218722014-07-26 17:09:13 +0200222 gpio_direction_output(CONFIG_MACPWR, 1);
223 mdelay(200);
224#endif
225
Ian Campbellba8311f2014-05-05 11:52:28 +0100226#ifdef CONFIG_SUNXI_GMAC
227 rc = sunxi_gmac_initialize(bis);
228 if (rc < 0) {
229 printf("sunxi: failed to initialize gmac\n");
230 return rc;
231 }
232#endif
233
234 return 0;
235}
236#endif