blob: 4507279cc55fc1129e3bc91d017e81740dade9ba [file] [log] [blame]
Ian Campbell6efe3692014-05-05 11:52:26 +01001/*
2 * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net>
3 *
4 * (C) Copyright 2007-2011
5 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6 * Tom Cubie <tangliang@allwinnertech.com>
7 *
8 * Some init for sunxi platform.
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13#include <common.h>
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +020014#include <mmc.h>
Hans de Goede3352b222014-06-13 22:55:49 +020015#include <i2c.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010016#include <serial.h>
17#ifdef CONFIG_SPL_BUILD
18#include <spl.h>
19#endif
20#include <asm/gpio.h>
21#include <asm/io.h>
22#include <asm/arch/clock.h>
23#include <asm/arch/gpio.h>
Bernhard Nortmannead498a2015-09-17 18:52:52 +020024#include <asm/arch/spl.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010025#include <asm/arch/sys_proto.h>
26#include <asm/arch/timer.h>
Chen-Yu Tsaifcc7b702015-08-25 10:49:19 +080027#include <asm/arch/tzpc.h>
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +020028#include <asm/arch/mmc.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010029
Ian Campbelld41e2f672014-07-06 20:03:20 +010030#include <linux/compiler.h>
31
Simon Glass5debe1f2015-02-07 10:47:30 -070032struct fel_stash {
33 uint32_t sp;
34 uint32_t lr;
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +020035 uint32_t cpsr;
36 uint32_t sctlr;
37 uint32_t vbar;
38 uint32_t cr;
Simon Glass5debe1f2015-02-07 10:47:30 -070039};
40
41struct fel_stash fel_stash __attribute__((section(".data")));
42
Andre Przywara3a63c232017-02-16 01:20:24 +000043#ifdef CONFIG_ARM64
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020044#include <asm/armv8/mmu.h>
45
46static struct mm_region sunxi_mem_map[] = {
47 {
48 /* SRAM, MMIO regions */
York Sunc7104e52016-06-24 16:46:22 -070049 .virt = 0x0UL,
50 .phys = 0x0UL,
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020051 .size = 0x40000000UL,
52 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
53 PTE_BLOCK_NON_SHARE
54 }, {
55 /* RAM */
York Sunc7104e52016-06-24 16:46:22 -070056 .virt = 0x40000000UL,
57 .phys = 0x40000000UL,
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020058 .size = 0x80000000UL,
59 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
60 PTE_BLOCK_INNER_SHARE
61 }, {
62 /* List terminator */
63 0,
64 }
65};
66struct mm_region *mem_map = sunxi_mem_map;
67#endif
68
Simon Glass87356822014-12-23 12:04:52 -070069static int gpio_init(void)
Ian Campbell6efe3692014-05-05 11:52:26 +010070{
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080071#if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F)
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +080072#if defined(CONFIG_MACH_SUN4I) || \
73 defined(CONFIG_MACH_SUN7I) || \
74 defined(CONFIG_MACH_SUN8I_R40)
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080075 /* disable GPB22,23 as uart0 tx,rx to avoid conflict */
76 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT);
77 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT);
78#endif
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +080079#if defined(CONFIG_MACH_SUN8I) && !defined(CONFIG_MACH_SUN8I_R40)
Chen-Yu Tsaida2f3332015-06-23 19:57:23 +080080 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0);
81 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0);
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010082#else
Chen-Yu Tsaida2f3332015-06-23 19:57:23 +080083 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0);
84 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0);
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010085#endif
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080086 sunxi_gpio_set_pull(SUNXI_GPF(4), 1);
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +080087#elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || \
88 defined(CONFIG_MACH_SUN7I) || \
89 defined(CONFIG_MACH_SUN8I_R40))
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010090 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0);
91 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080092 sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010093#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010094 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0);
95 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080096 sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010097#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010098 sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0);
99 sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0);
Maxime Ripardf139f1e2014-10-03 20:16:28 +0800100 sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP);
Chen-Yu Tsai28b71922015-06-23 19:57:25 +0800101#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A33)
102 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_A33_GPB_UART0);
103 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_A33_GPB_UART0);
104 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Andre Przywara5fb97432017-02-16 01:20:27 +0000105#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNXI_H3_H5)
Jens Kuskef9770722015-11-17 15:12:58 +0100106 sunxi_gpio_set_cfgpin(SUNXI_GPA(4), SUN8I_H3_GPA_UART0);
107 sunxi_gpio_set_cfgpin(SUNXI_GPA(5), SUN8I_H3_GPA_UART0);
108 sunxi_gpio_set_pull(SUNXI_GPA(5), SUNXI_GPIO_PULL_UP);
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200109#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I)
110 sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN50I_GPB_UART0);
111 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN50I_GPB_UART0);
112 sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
vishnupatekar133bfbe2015-11-29 01:07:20 +0800113#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A83T)
114 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_A83T_GPB_UART0);
115 sunxi_gpio_set_cfgpin(SUNXI_GPB(10), SUN8I_A83T_GPB_UART0);
116 sunxi_gpio_set_pull(SUNXI_GPB(10), SUNXI_GPIO_PULL_UP);
Icenowy Zheng52e61882017-04-08 15:30:12 +0800117#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_V3S)
118 sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN8I_V3S_GPB_UART0);
119 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_V3S_GPB_UART0);
120 sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100121#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I)
122 sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0);
123 sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0);
124 sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100125#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100126 sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1);
127 sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +0800128 sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP);
Laurent Itti20dfe002015-05-05 17:02:00 -0700129#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
130 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2);
131 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2);
132 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100133#elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100134 sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART);
135 sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART);
Chen-Yu Tsai6ee63882014-10-22 16:47:47 +0800136 sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP);
Hans de Goede8c1c7822014-06-09 11:36:58 +0200137#else
138#error Unsupported console port number. Please fix pin mux settings in board.c
139#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100140
141 return 0;
142}
Simon Glass87356822014-12-23 12:04:52 -0700143
Andre Przywaraa563adc2017-01-02 11:48:45 +0000144#if defined(CONFIG_SPL_BOARD_LOAD_IMAGE) && defined(CONFIG_SPL_BUILD)
Simon Glassee306792016-09-24 18:20:13 -0600145static int spl_board_load_image(struct spl_image_info *spl_image,
146 struct spl_boot_device *bootdev)
Simon Glass5debe1f2015-02-07 10:47:30 -0700147{
148 debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr);
149 return_to_fel(fel_stash.sp, fel_stash.lr);
Nikita Kiryanov33eefe42015-11-08 17:11:49 +0200150
151 return 0;
Simon Glass5debe1f2015-02-07 10:47:30 -0700152}
Simon Glass4fc1f252016-11-30 15:30:50 -0700153SPL_LOAD_IMAGE_METHOD("FEL", 0, BOOT_DEVICE_BOARD, spl_board_load_image);
Simon Glassa4996482016-09-24 18:20:12 -0600154#endif
Simon Glass5debe1f2015-02-07 10:47:30 -0700155
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100156void s_init(void)
Simon Glass87356822014-12-23 12:04:52 -0700157{
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100158 /*
159 * Undocumented magic taken from boot0, without this DRAM
160 * access gets messed up (seems cache related).
161 * The boot0 sources describe this as: "config ema for cache sram"
162 */
163#if defined CONFIG_MACH_SUN6I
Simon Glass87356822014-12-23 12:04:52 -0700164 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
Hans de Goedec62f8da2016-03-24 22:37:08 +0100165#elif defined CONFIG_MACH_SUN8I
166 __maybe_unused uint version;
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100167
168 /* Unlock sram version info reg, read it, relock */
169 setbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
Hans de Goedec62f8da2016-03-24 22:37:08 +0100170 version = readl(SUNXI_SRAMC_BASE + 0x24) >> 16;
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100171 clrbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
172
Hans de Goedec62f8da2016-03-24 22:37:08 +0100173 /*
174 * Ideally this would be a switch case, but we do not know exactly
175 * which versions there are and which version needs which settings,
176 * so reproduce the per SoC code from the BSP.
177 */
178#if defined CONFIG_MACH_SUN8I_A23
179 if (version == 0x1650)
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100180 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
181 else /* 0x1661 ? */
182 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
Hans de Goedec62f8da2016-03-24 22:37:08 +0100183#elif defined CONFIG_MACH_SUN8I_A33
184 if (version != 0x1667)
185 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
186#endif
187 /* A83T BSP never modifies SUNXI_SRAMC_BASE + 0x44 */
188 /* No H3 BSP, boot0 seems to not modify SUNXI_SRAMC_BASE + 0x44 */
Simon Glass87356822014-12-23 12:04:52 -0700189#endif
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100190
Andre Przywara4330eb92017-02-16 01:20:21 +0000191#if !defined(CONFIG_ARM_CORTEX_CPU_IS_UP) && !defined(CONFIG_ARM64)
Simon Glass87356822014-12-23 12:04:52 -0700192 /* Enable SMP mode for CPU0, by setting bit 6 of Auxiliary Ctl reg */
193 asm volatile(
194 "mrc p15, 0, r0, c1, c0, 1\n"
195 "orr r0, r0, #1 << 6\n"
Andre Przywaracd975a42017-02-16 01:20:18 +0000196 "mcr p15, 0, r0, c1, c0, 1\n"
197 ::: "r0");
Simon Glass87356822014-12-23 12:04:52 -0700198#endif
Chen-Yu Tsai0932b632016-01-06 15:13:06 +0800199#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I_H3
200 /* Enable non-secure access to some peripherals */
Chen-Yu Tsaifcc7b702015-08-25 10:49:19 +0800201 tzpc_init();
202#endif
Simon Glass87356822014-12-23 12:04:52 -0700203
204 clock_init();
205 timer_init();
206 gpio_init();
207 i2c_init_board();
Hans de Goede42cbbe32016-03-17 13:53:03 +0100208 eth_init_board();
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100209}
Simon Glass87356822014-12-23 12:04:52 -0700210
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100211#ifdef CONFIG_SPL_BUILD
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200212DECLARE_GLOBAL_DATA_PTR;
213
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100214/* The sunxi internal brom will try to loader external bootloader
215 * from mmc0, nand flash, mmc2.
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100216 */
217u32 spl_boot_device(void)
218{
Hans de Goede6527fa22016-07-09 15:31:47 +0200219 int boot_source;
220
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200221 /*
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200222 * When booting from the SD card or NAND memory, the "eGON.BT0"
223 * signature is expected to be found in memory at the address 0x0004
224 * (see the "mksunxiboot" tool, which generates this header).
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200225 *
226 * When booting in the FEL mode over USB, this signature is patched in
227 * memory and replaced with something else by the 'fel' tool. This other
228 * signature is selected in such a way, that it can't be present in a
229 * valid bootable SD card image (because the BROM would refuse to
230 * execute the SPL in this case).
231 *
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200232 * This checks for the signature and if it is not found returns to
233 * the FEL code in the BROM to wait and receive the main u-boot
234 * binary over USB. If it is found, it determines where SPL was
235 * read from.
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200236 */
Bernhard Nortmannead498a2015-09-17 18:52:52 +0200237 if (!is_boot0_magic(SPL_ADDR + 4)) /* eGON.BT0 */
Simon Glass5debe1f2015-02-07 10:47:30 -0700238 return BOOT_DEVICE_BOARD;
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200239
Hans de Goede6527fa22016-07-09 15:31:47 +0200240 boot_source = readb(SPL_ADDR + 0x28);
241 switch (boot_source) {
242 case SUNXI_BOOTED_FROM_MMC0:
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200243 return BOOT_DEVICE_MMC1;
Hans de Goede6527fa22016-07-09 15:31:47 +0200244 case SUNXI_BOOTED_FROM_NAND:
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200245 return BOOT_DEVICE_NAND;
Hans de Goede6527fa22016-07-09 15:31:47 +0200246 case SUNXI_BOOTED_FROM_MMC2:
247 return BOOT_DEVICE_MMC2;
248 case SUNXI_BOOTED_FROM_SPI:
249 return BOOT_DEVICE_SPI;
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200250 }
251
Hans de Goede6527fa22016-07-09 15:31:47 +0200252 panic("Unknown boot source %d\n", boot_source);
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200253 return -1; /* Never reached */
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100254}
255
256/* No confirmation data available in SPL yet. Hardcode bootmode */
Marek Vasut64d64bb2016-05-14 23:42:07 +0200257u32 spl_boot_mode(const u32 boot_device)
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100258{
259 return MMCSD_MODE_RAW;
260}
261
262void board_init_f(ulong dummy)
263{
Hans de Goede76fa0b22015-09-13 12:31:24 +0200264 spl_init();
Simon Glass87356822014-12-23 12:04:52 -0700265 preloader_console_init();
266
267#ifdef CONFIG_SPL_I2C_SUPPORT
268 /* Needed early by sunxi_board_init if PMU is enabled */
269 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
270#endif
271 sunxi_board_init();
Simon Glass87356822014-12-23 12:04:52 -0700272}
273#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100274
275void reset_cpu(ulong addr)
276{
Chen-Yu Tsai84f3bb42016-11-30 16:27:14 +0800277#if defined(CONFIG_SUNXI_GEN_SUN4I) || defined(CONFIG_MACH_SUN8I_R40)
Hans de Goede1374e892014-06-09 11:36:56 +0200278 static const struct sunxi_wdog *wdog =
279 &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
280
281 /* Set the watchdog for its shortest interval (.5s) and wait */
282 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
283 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedefa43a6e2014-06-13 22:55:52 +0200284
285 while (1) {
286 /* sun5i sometimes gets stuck without this */
287 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
288 }
Chen-Yu Tsai84f3bb42016-11-30 16:27:14 +0800289#elif defined(CONFIG_SUNXI_GEN_SUN6I)
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800290 static const struct sunxi_wdog *wdog =
291 ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
292
293 /* Set the watchdog for its shortest interval (.5s) and wait */
294 writel(WDT_CFG_RESET, &wdog->cfg);
295 writel(WDT_MODE_EN, &wdog->mode);
296 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedeb25d3c92015-06-14 16:53:15 +0200297 while (1) { }
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800298#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100299}
300
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200301#if !defined(CONFIG_SYS_DCACHE_OFF) && !defined(CONFIG_ARM64)
Ian Campbell6efe3692014-05-05 11:52:26 +0100302void enable_caches(void)
303{
304 /* Enable D-cache. I-cache is already enabled in start.S */
305 dcache_enable();
306}
307#endif