blob: 0df18360ca63c29fa8ae2c51f1fcc61e87594ca9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Tom Warren41b68382011-01-27 10:58:05 +00002/*
3 * (C) Copyright 2010,2011
4 * NVIDIA Corporation <www.nvidia.com>
Tom Warren41b68382011-01-27 10:58:05 +00005 */
6
7#include <common.h>
Simon Glass74472ac2014-11-10 17:16:51 -07008#include <dm.h>
Simon Glass5e6201b2019-08-01 09:46:51 -06009#include <env.h>
Simon Glass0655c912015-04-14 21:03:28 -060010#include <errno.h>
Simon Glass6980b6b2019-11-14 12:57:45 -070011#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060012#include <log.h>
Tom Warren41b68382011-01-27 10:58:05 +000013#include <ns16550.h>
Simon Glass15023922017-06-12 06:21:39 -060014#include <usb.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060015#include <asm/global_data.h>
Tom Warren41b68382011-01-27 10:58:05 +000016#include <asm/io.h>
Stephen Warren8d1fb312015-01-19 16:25:52 -070017#include <asm/arch-tegra/ap.h>
Tom Warrenab371962012-09-19 15:50:56 -070018#include <asm/arch-tegra/board.h>
Thierry Reding7cef2b22019-04-15 11:32:28 +020019#include <asm/arch-tegra/cboot.h>
Tom Warrenab371962012-09-19 15:50:56 -070020#include <asm/arch-tegra/clk_rst.h>
21#include <asm/arch-tegra/pmc.h>
Thierry Redingcf390082019-04-15 11:32:17 +020022#include <asm/arch-tegra/pmu.h>
Tom Warrenab371962012-09-19 15:50:56 -070023#include <asm/arch-tegra/sys_proto.h>
24#include <asm/arch-tegra/uart.h>
25#include <asm/arch-tegra/warmboot.h>
Alexandre Courbot7f936d42015-07-09 16:33:00 +090026#include <asm/arch-tegra/gpu.h>
Simon Glass15023922017-06-12 06:21:39 -060027#include <asm/arch-tegra/usb.h>
28#include <asm/arch-tegra/xusb-padctl.h>
Thierry Reding45ad0b02019-04-15 11:32:18 +020029#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass15023922017-06-12 06:21:39 -060030#include <asm/arch/clock.h>
Thierry Reding45ad0b02019-04-15 11:32:18 +020031#endif
Thierry Reding7c0b1502019-04-15 11:32:21 +020032#if IS_ENABLED(CONFIG_TEGRA_PINCTRL)
Simon Glass15023922017-06-12 06:21:39 -060033#include <asm/arch/funcmux.h>
34#include <asm/arch/pinmux.h>
Thierry Reding7c0b1502019-04-15 11:32:21 +020035#endif
Simon Glass15023922017-06-12 06:21:39 -060036#include <asm/arch/tegra.h>
Tom Warrend32b2a42012-12-11 13:34:17 +000037#ifdef CONFIG_TEGRA_CLOCK_SCALING
38#include <asm/arch/emc.h>
39#endif
Jimmy Zhanga308d462012-04-10 05:17:06 +000040#include "emc.h"
Tom Warren41b68382011-01-27 10:58:05 +000041
42DECLARE_GLOBAL_DATA_PTR;
43
Simon Glass74472ac2014-11-10 17:16:51 -070044#ifdef CONFIG_SPL_BUILD
45/* TODO(sjg@chromium.org): Remove once SPL supports device tree */
Simon Glass1d8364a2020-12-28 20:34:54 -070046U_BOOT_DRVINFO(tegra_gpios) = {
Simon Glass74472ac2014-11-10 17:16:51 -070047 "gpio_tegra"
48};
49#endif
50
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020051__weak void pinmux_init(void) {}
52__weak void pin_mux_usb(void) {}
53__weak void pin_mux_spi(void) {}
Stephen Warrenc044fe22016-09-13 10:45:47 -060054__weak void pin_mux_mmc(void) {}
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020055__weak void gpio_early_init_uart(void) {}
56__weak void pin_mux_display(void) {}
Tom Warrenf3035ca2015-02-20 12:22:22 -070057__weak void start_cpu_fan(void) {}
Thierry Reding7cef2b22019-04-15 11:32:28 +020058__weak void cboot_late_init(void) {}
Svyatoslav Ryhelb99f3df2023-02-14 19:35:31 +020059__weak void nvidia_board_late_init(void) {}
Lucas Stach18561f72012-09-25 20:21:14 +000060
Tom Warren6b33c832014-01-24 12:46:11 -070061#if defined(CONFIG_TEGRA_NAND)
Jeroen Hofstee93dfae72014-10-08 22:57:46 +020062__weak void pin_mux_nand(void)
Lucas Stach04585842012-09-29 10:02:09 +000063{
64 funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
65}
Tom Warren6b33c832014-01-24 12:46:11 -070066#endif
Lucas Stach04585842012-09-29 10:02:09 +000067
Tom Warren41b68382011-01-27 10:58:05 +000068/*
Wei Ni39d45ed2012-04-02 13:18:58 +000069 * Routine: power_det_init
70 * Description: turn off power detects
71 */
72static void power_det_init(void)
73{
Allen Martin55d98a12012-08-31 08:30:00 +000074#if defined(CONFIG_TEGRA20)
Tom Warren22562a42012-09-04 17:00:24 -070075 struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
Wei Ni39d45ed2012-04-02 13:18:58 +000076
77 /* turn off power detects */
78 writel(0, &pmc->pmc_pwr_det_latch);
79 writel(0, &pmc->pmc_pwr_det);
80#endif
81}
Simon Glass675804d2015-04-14 21:03:24 -060082
Simon Glass69c93c72015-04-14 21:03:25 -060083__weak int tegra_board_id(void)
84{
85 return -1;
86}
87
Simon Glass675804d2015-04-14 21:03:24 -060088#ifdef CONFIG_DISPLAY_BOARDINFO
89int checkboard(void)
90{
Simon Glass69c93c72015-04-14 21:03:25 -060091 int board_id = tegra_board_id();
92
Tom Rinica2e1a52022-12-04 10:13:58 -050093 printf("Board: %s", CFG_TEGRA_BOARD_STRING);
Simon Glass69c93c72015-04-14 21:03:25 -060094 if (board_id != -1)
95 printf(", ID: %d\n", board_id);
96 printf("\n");
Simon Glass675804d2015-04-14 21:03:24 -060097
98 return 0;
99}
100#endif /* CONFIG_DISPLAY_BOARDINFO */
Wei Ni39d45ed2012-04-02 13:18:58 +0000101
Simon Glass0cf62dd2015-04-14 21:03:27 -0600102__weak int tegra_lcd_pmic_init(int board_it)
103{
104 return 0;
105}
106
Simon Glass44a68082015-06-05 14:39:42 -0600107__weak int nvidia_board_init(void)
108{
109 return 0;
110}
111
Wei Ni39d45ed2012-04-02 13:18:58 +0000112/*
Tom Warren41b68382011-01-27 10:58:05 +0000113 * Routine: board_init
114 * Description: Early hardware init.
115 */
116int board_init(void)
117{
Jimmy Zhanga308d462012-04-10 05:17:06 +0000118 __maybe_unused int err;
Simon Glass0cf62dd2015-04-14 21:03:27 -0600119 __maybe_unused int board_id;
Jimmy Zhanga308d462012-04-10 05:17:06 +0000120
Simon Glass704e60d2011-11-05 04:46:51 +0000121 /* Do clocks and UART first so that printf() works */
Thierry Reding45ad0b02019-04-15 11:32:18 +0200122#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glassc2ea5e42011-09-21 12:40:04 +0000123 clock_init();
124 clock_verify();
Thierry Reding45ad0b02019-04-15 11:32:18 +0200125#endif
Simon Glassc2ea5e42011-09-21 12:40:04 +0000126
Alexandre Courbotf36729d2015-10-19 13:57:03 +0900127 tegra_gpu_config();
Alexandre Courbot7f936d42015-07-09 16:33:00 +0900128
Simon Glass1121b1b2014-10-13 23:42:13 -0600129#ifdef CONFIG_TEGRA_SPI
Stephen Warrend2f67fe2012-06-12 08:33:40 +0000130 pin_mux_spi();
Tom Warrenee554f82011-11-05 09:48:11 +0000131#endif
Allen Martinba4fb9b2013-01-29 13:51:28 +0000132
Masahiro Yamadab2c88682017-01-10 13:32:07 +0900133#ifdef CONFIG_MMC_SDHCI_TEGRA
Stephen Warrenc044fe22016-09-13 10:45:47 -0600134 pin_mux_mmc();
135#endif
136
Simon Glasseb210832016-01-30 16:37:48 -0700137 /* Init is handled automatically in the driver-model case */
Simon Glass52cb5042022-10-18 07:46:31 -0600138#if defined(CONFIG_VIDEO)
Marc Dietrich9bbe64b2012-11-25 11:26:11 +0000139 pin_mux_display();
Simon Glass3e2b2d92016-01-30 16:37:49 -0700140#endif
Tom Warren41b68382011-01-27 10:58:05 +0000141 /* boot param addr */
142 gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
Wei Ni39d45ed2012-04-02 13:18:58 +0000143
144 power_det_init();
145
Simon Glass026fefb2012-10-30 07:28:53 +0000146#ifdef CONFIG_SYS_I2C_TEGRA
Simon Glasse772be82012-04-02 13:18:54 +0000147# ifdef CONFIG_TEGRA_PMU
148 if (pmu_set_nominal())
149 debug("Failed to select nominal voltages\n");
Jimmy Zhanga308d462012-04-10 05:17:06 +0000150# ifdef CONFIG_TEGRA_CLOCK_SCALING
151 err = board_emc_init();
152 if (err)
153 debug("Memory controller init failed: %d\n", err);
154# endif
155# endif /* CONFIG_TEGRA_PMU */
Simon Glass026fefb2012-10-30 07:28:53 +0000156#endif /* CONFIG_SYS_I2C_TEGRA */
Tom Warren41b68382011-01-27 10:58:05 +0000157
Simon Glass5d73a8d2012-02-27 10:52:50 +0000158#ifdef CONFIG_USB_EHCI_TEGRA
159 pin_mux_usb();
Simon Glass5d73a8d2012-02-27 10:52:50 +0000160#endif
Mateusz Zalegad862f892013-10-04 19:22:26 +0200161
Simon Glass52cb5042022-10-18 07:46:31 -0600162#if defined(CONFIG_VIDEO)
Simon Glass0cf62dd2015-04-14 21:03:27 -0600163 board_id = tegra_board_id();
164 err = tegra_lcd_pmic_init(board_id);
Simon Glass9d8271e2017-06-12 06:21:59 -0600165 if (err) {
166 debug("Failed to set up LCD PMIC\n");
Simon Glass0cf62dd2015-04-14 21:03:27 -0600167 return err;
Simon Glass9d8271e2017-06-12 06:21:59 -0600168 }
Simon Glass3e2b2d92016-01-30 16:37:49 -0700169#endif
Simon Glass5d73a8d2012-02-27 10:52:50 +0000170
Lucas Stach04585842012-09-29 10:02:09 +0000171#ifdef CONFIG_TEGRA_NAND
172 pin_mux_nand();
173#endif
174
Simon Glasscf0c6e22017-07-25 08:29:59 -0600175 tegra_xusb_padctl_init();
Thierry Redingf202e022014-12-09 22:25:09 -0700176
Tom Warren22562a42012-09-04 17:00:24 -0700177#ifdef CONFIG_TEGRA_LP0
Allen Martin0ca1a452012-08-31 08:30:11 +0000178 /* save Sdram params to PMC 2, 4, and 24 for WB0 */
179 warmboot_save_sdram_params();
180
Simon Glass8cc8f612012-04-02 13:18:57 +0000181 /* prepare the WB code to LP0 location */
182 warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
183#endif
Simon Glass44a68082015-06-05 14:39:42 -0600184 return nvidia_board_init();
Tom Warren41b68382011-01-27 10:58:05 +0000185}
Simon Glassdfcee792011-09-21 12:40:03 +0000186
JC Kuof479aca2020-03-26 16:10:09 -0700187void board_cleanup_before_linux(void)
188{
189 /* power down UPHY PLL */
190 tegra_xusb_padctl_exit();
191}
192
Simon Glassdfcee792011-09-21 12:40:03 +0000193#ifdef CONFIG_BOARD_EARLY_INIT_F
Thierry Reding2fa4db02012-06-04 20:02:27 +0000194static void __gpio_early_init(void)
195{
196}
197
198void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
199
Simon Glassdfcee792011-09-21 12:40:03 +0000200int board_early_init_f(void)
201{
Thierry Reding45ad0b02019-04-15 11:32:18 +0200202#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
Simon Glass2b4029a2017-05-31 17:57:16 -0600203 if (!clock_early_init_done())
204 clock_early_init();
Thierry Reding45ad0b02019-04-15 11:32:18 +0200205#endif
Simon Glass2b4029a2017-05-31 17:57:16 -0600206
Stephen Warren5a44ab42016-01-26 10:59:42 -0700207#if defined(CONFIG_TEGRA_DISCONNECT_UDC_ON_BOOT)
208#define USBCMD_FS2 (1 << 15)
209 {
210 struct usb_ctlr *usbctlr = (struct usb_ctlr *)0x7d000000;
211 writel(USBCMD_FS2, &usbctlr->usb_cmd);
212 }
213#endif
214
Thierry Redingff81d752015-07-28 11:35:53 +0200215 /* Do any special system timer/TSC setup */
Thierry Reding45ad0b02019-04-15 11:32:18 +0200216#if IS_ENABLED(CONFIG_TEGRA_CLKRST)
217# if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
Thierry Redingff81d752015-07-28 11:35:53 +0200218 if (!tegra_cpu_is_non_secure())
Thierry Reding45ad0b02019-04-15 11:32:18 +0200219# endif
Thierry Redingff81d752015-07-28 11:35:53 +0200220 arch_timer_init();
Thierry Reding45ad0b02019-04-15 11:32:18 +0200221#endif
Thierry Redingff81d752015-07-28 11:35:53 +0200222
Tom Warren872111a2020-02-28 16:17:07 -0700223#if defined(CONFIG_DISABLE_SDMMC1_EARLY)
224 /*
225 * Turn off (reset/disable) SDMMC1 on Nano here, before GPIO INIT.
226 * We do this because earlier bootloaders have enabled power to
227 * SDMMC1 on Nano, and toggling power-gpio (PZ3) in pinmux_init()
228 * results in power being back-driven into the SD-card and SDMMC1
229 * HW, which is 'bad' as per the HW team.
230 *
231 * From the HW team: "LDO2 from the PMIC has already been set to 3.3v in
232 * nvtboot/CBoot on Nano (for SD-card boot). So when U-Boot's GPIO_INIT
233 * table sets PZ3 to OUT0 as per the pinmux spreadsheet, it turns off
234 * the loadswitch. When PZ3 is 0 and not driving, essentially the SDCard
235 * voltage turns off. Since the SDCard voltage is no longer there, the
236 * SDMMC CLK/DAT lines are backdriving into what essentially is a
237 * powered-off SDCard, that's why the voltage drops from 3.3V to ~1.6V"
238 *
239 * Note that this can probably be removed when we change over to storing
240 * all BL components on QSPI on Nano, and U-Boot then becomes the first
241 * one to turn on SDMMC1 power. Another fix would be to have CBoot
242 * disable power/gate SDMMC1 off before handing off to U-Boot/kernel.
243 */
244 reset_set_enable(PERIPH_ID_SDMMC1, 1);
245 clock_set_enable(PERIPH_ID_SDMMC1, 0);
246#endif /* CONFIG_DISABLE_SDMMC1_EARLY */
247
Tom Warrend32b2a42012-12-11 13:34:17 +0000248 pinmux_init();
Simon Glassa8ccc8b2011-11-28 15:04:40 +0000249 board_init_uart_f();
Simon Glassdfcee792011-09-21 12:40:03 +0000250
251 /* Initialize periph GPIOs */
Thierry Reding2fa4db02012-06-04 20:02:27 +0000252 gpio_early_init();
Simon Glass704e60d2011-11-05 04:46:51 +0000253 gpio_early_init_uart();
Lucas Stach18561f72012-09-25 20:21:14 +0000254
Simon Glassdfcee792011-09-21 12:40:03 +0000255 return 0;
256}
257#endif /* EARLY_INIT */
Simon Glass4f476f32012-10-17 13:24:52 +0000258
259int board_late_init(void)
260{
Stephen Warren8d1fb312015-01-19 16:25:52 -0700261#if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
262 if (tegra_cpu_is_non_secure()) {
263 printf("CPU is in NS mode\n");
Simon Glass6a38e412017-08-03 12:22:09 -0600264 env_set("cpu_ns_mode", "1");
Stephen Warren8d1fb312015-01-19 16:25:52 -0700265 } else {
Simon Glass6a38e412017-08-03 12:22:09 -0600266 env_set("cpu_ns_mode", "");
Stephen Warren8d1fb312015-01-19 16:25:52 -0700267 }
268#endif
Tom Warrenf3035ca2015-02-20 12:22:22 -0700269 start_cpu_fan();
Thierry Reding7cef2b22019-04-15 11:32:28 +0200270 cboot_late_init();
Svyatoslav Ryhelb99f3df2023-02-14 19:35:31 +0200271 nvidia_board_late_init();
Tom Warrenf3035ca2015-02-20 12:22:22 -0700272
Simon Glass4f476f32012-10-17 13:24:52 +0000273 return 0;
274}
Thierry Reding6d835fa2015-07-27 11:45:24 -0600275
Stephen Warren3ffd0902015-08-07 16:12:45 -0600276/*
277 * In some SW environments, a memory carve-out exists to house a secure
278 * monitor, a trusted OS, and/or various statically allocated media buffers.
279 *
280 * This carveout exists at the highest possible address that is within a
281 * 32-bit physical address space.
282 *
283 * This function returns the total size of this carve-out. At present, the
284 * returned value is hard-coded for simplicity. In the future, it may be
285 * possible to determine the carve-out size:
286 * - By querying some run-time information source, such as:
287 * - A structure passed to U-Boot by earlier boot software.
288 * - SoC registers.
289 * - A call into the secure monitor.
290 * - In the per-board U-Boot configuration header, based on knowledge of the
291 * SW environment that U-Boot is being built for.
292 *
293 * For now, we support two configurations in U-Boot:
294 * - 32-bit ports without any form of carve-out.
295 * - 64 bit ports which are assumed to use a carve-out of a conservatively
296 * hard-coded size.
297 */
298static ulong carveout_size(void)
299{
Thierry Reding6d835fa2015-07-27 11:45:24 -0600300#ifdef CONFIG_ARM64
Stephen Warren3ffd0902015-08-07 16:12:45 -0600301 return SZ_512M;
Stephen Warrenc12800f2018-06-22 13:03:19 -0600302#elif defined(CONFIG_ARMV7_SECURE_RESERVE_SIZE)
303 // BASE+SIZE might not == 4GB. If so, we want the carveout to cover
304 // from BASE to 4GB, not BASE to BASE+SIZE.
Stephen Warrena963a782018-07-31 12:38:27 -0600305 return (0 - CONFIG_ARMV7_SECURE_BASE) & ~(SZ_2M - 1);
Stephen Warren3ffd0902015-08-07 16:12:45 -0600306#else
307 return 0;
308#endif
309}
310
311/*
312 * Determine the amount of usable RAM below 4GiB, taking into account any
313 * carve-out that may be assigned.
314 */
315static ulong usable_ram_size_below_4g(void)
316{
317 ulong total_size_below_4g;
318 ulong usable_size_below_4g;
319
320 /*
321 * The total size of RAM below 4GiB is the lesser address of:
322 * (a) 2GiB itself (RAM starts at 2GiB, and 4GiB - 2GiB == 2GiB).
323 * (b) The size RAM physically present in the system.
324 */
325 if (gd->ram_size < SZ_2G)
326 total_size_below_4g = gd->ram_size;
327 else
328 total_size_below_4g = SZ_2G;
329
330 /* Calculate usable RAM by subtracting out any carve-out size */
331 usable_size_below_4g = total_size_below_4g - carveout_size();
332
333 return usable_size_below_4g;
334}
335
336/*
337 * Represent all available RAM in either one or two banks.
338 *
339 * The first bank describes any usable RAM below 4GiB.
340 * The second bank describes any RAM above 4GiB.
341 *
342 * This split is driven by the following requirements:
343 * - The NVIDIA L4T kernel requires separate entries in the DT /memory/reg
344 * property for memory below and above the 4GiB boundary. The layout of that
345 * DT property is directly driven by the entries in the U-Boot bank array.
346 * - The potential existence of a carve-out at the end of RAM below 4GiB can
347 * only be represented using multiple banks.
348 *
349 * Explicitly removing the carve-out RAM from the bank entries makes the RAM
350 * layout a bit more obvious, e.g. when running "bdinfo" at the U-Boot
351 * command-line.
352 *
353 * This does mean that the DT U-Boot passes to the Linux kernel will not
354 * include this RAM in /memory/reg at all. An alternative would be to include
355 * all RAM in the U-Boot banks (and hence DT), and add a /memreserve/ node
356 * into DT to stop the kernel from using the RAM. IIUC, I don't /think/ the
357 * Linux kernel will ever need to access any RAM in* the carve-out via a CPU
358 * mapping, so either way is acceptable.
359 *
360 * On 32-bit systems, we never define a bank for RAM above 4GiB, since the
361 * start address of that bank cannot be represented in the 32-bit .size
362 * field.
363 */
Simon Glass2f949c32017-03-31 08:40:32 -0600364int dram_init_banksize(void)
Stephen Warren3ffd0902015-08-07 16:12:45 -0600365{
Thierry Reding7cef2b22019-04-15 11:32:28 +0200366 int err;
367
368 /* try to compute DRAM bank size based on cboot DTB first */
369 err = cboot_dram_init_banksize();
370 if (err == 0)
371 return err;
372
373 /* fall back to default DRAM bank size computation */
374
Tom Rinibb4dd962022-11-16 13:10:37 -0500375 gd->bd->bi_dram[0].start = CFG_SYS_SDRAM_BASE;
Stephen Warren3ffd0902015-08-07 16:12:45 -0600376 gd->bd->bi_dram[0].size = usable_ram_size_below_4g();
377
Simon Glass46fcfc12015-11-19 20:27:02 -0700378#ifdef CONFIG_PCI
379 gd->pci_ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
380#endif
381
Stephen Warren3ffd0902015-08-07 16:12:45 -0600382#ifdef CONFIG_PHYS_64BIT
383 if (gd->ram_size > SZ_2G) {
384 gd->bd->bi_dram[1].start = 0x100000000;
385 gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G;
386 } else
387#endif
388 {
389 gd->bd->bi_dram[1].start = 0;
390 gd->bd->bi_dram[1].size = 0;
391 }
Simon Glass2f949c32017-03-31 08:40:32 -0600392
393 return 0;
Stephen Warren3ffd0902015-08-07 16:12:45 -0600394}
395
Thierry Reding6d835fa2015-07-27 11:45:24 -0600396/*
397 * Most hardware on 64-bit Tegra is still restricted to DMA to the lower
398 * 32-bits of the physical address space. Cap the maximum usable RAM area
399 * at 4 GiB to avoid DMA buffers from being allocated beyond the 32-bit
Stephen Warren3ffd0902015-08-07 16:12:45 -0600400 * boundary that most devices can address. Also, don't let U-Boot use any
401 * carve-out, as mentioned above.
Stephen Warren30d19662015-07-29 13:47:58 -0600402 *
Stephen Warren3ffd0902015-08-07 16:12:45 -0600403 * This function is called before dram_init_banksize(), so we can't simply
404 * return gd->bd->bi_dram[1].start + gd->bd->bi_dram[1].size.
Thierry Reding6d835fa2015-07-27 11:45:24 -0600405 */
Pali Rohár4f4f5832022-09-09 17:32:40 +0200406phys_size_t board_get_usable_ram_top(phys_size_t total_size)
Thierry Reding6d835fa2015-07-27 11:45:24 -0600407{
Thierry Reding7cef2b22019-04-15 11:32:28 +0200408 ulong ram_top;
409
410 /* try to get top of usable RAM based on cboot DTB first */
411 ram_top = cboot_get_usable_ram_top(total_size);
412 if (ram_top > 0)
413 return ram_top;
414
415 /* fall back to default usable RAM computation */
416
Tom Rinibb4dd962022-11-16 13:10:37 -0500417 return CFG_SYS_SDRAM_BASE + usable_ram_size_below_4g();
Thierry Reding6d835fa2015-07-27 11:45:24 -0600418}