blob: 1632be843b156ad7a942fd8a1cfb8a46cb652ded [file] [log] [blame]
Michal Simek090a2d72018-03-27 10:36:39 +02001// SPDX-License-Identifier: GPL-2.0+
Michal Simek54b896f2015-10-30 15:39:18 +01002/*
3 * dts file for Xilinx ZynqMP
4 *
Michal Simek821e32a2021-05-31 09:50:01 +02005 * (C) Copyright 2014 - 2021, Xilinx, Inc.
Michal Simek54b896f2015-10-30 15:39:18 +01006 *
Michal Simeka8c94362023-07-10 14:35:49 +02007 * Michal Simek <michal.simek@amd.com>
Michal Simek54b896f2015-10-30 15:39:18 +01008 *
Michal Simek090a2d72018-03-27 10:36:39 +02009 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
Michal Simek54b896f2015-10-30 15:39:18 +010013 */
Michal Simek0c365702016-12-16 13:12:48 +010014
Michal Simek958c0e92020-11-26 14:25:02 +010015#include <dt-bindings/dma/xlnx-zynqmp-dpdma.h>
Piyush Mehta949e7952022-05-11 11:52:45 +020016#include <dt-bindings/gpio/gpio.h>
Michal Simek7c001dc2019-10-14 15:56:31 +020017#include <dt-bindings/power/xlnx-zynqmp-power.h>
Michal Simeka898c332019-10-14 15:55:53 +020018#include <dt-bindings/reset/xlnx-zynqmp-resets.h>
19
Michal Simek54b896f2015-10-30 15:39:18 +010020/ {
21 compatible = "xlnx,zynqmp";
22 #address-cells = <2>;
Michal Simekd171c752016-04-07 15:07:38 +020023 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +010024
25 cpus {
26 #address-cells = <1>;
27 #size-cells = <0>;
28
Michal Simek28663032017-02-06 10:09:53 +010029 cpu0: cpu@0 {
Rob Herringff9eb352019-01-14 11:45:33 -060030 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010031 device_type = "cpu";
32 enable-method = "psci";
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053033 operating-points-v2 = <&cpu_opp_table>;
Michal Simek54b896f2015-10-30 15:39:18 +010034 reg = <0x0>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020035 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020036 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010037 };
38
Michal Simek28663032017-02-06 10:09:53 +010039 cpu1: cpu@1 {
Rob Herringff9eb352019-01-14 11:45:33 -060040 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010041 device_type = "cpu";
42 enable-method = "psci";
43 reg = <0x1>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053044 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020045 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020046 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010047 };
48
Michal Simek28663032017-02-06 10:09:53 +010049 cpu2: cpu@2 {
Rob Herringff9eb352019-01-14 11:45:33 -060050 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010051 device_type = "cpu";
52 enable-method = "psci";
53 reg = <0x2>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053054 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020055 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020056 next-level-cache = <&L2>;
Michal Simek54b896f2015-10-30 15:39:18 +010057 };
58
Michal Simek28663032017-02-06 10:09:53 +010059 cpu3: cpu@3 {
Rob Herringff9eb352019-01-14 11:45:33 -060060 compatible = "arm,cortex-a53";
Michal Simek54b896f2015-10-30 15:39:18 +010061 device_type = "cpu";
62 enable-method = "psci";
63 reg = <0x3>;
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053064 operating-points-v2 = <&cpu_opp_table>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020065 cpu-idle-states = <&CPU_SLEEP_0>;
Radhey Shyam Pandey305760b2023-07-10 14:37:37 +020066 next-level-cache = <&L2>;
67 };
68
69 L2: l2-cache {
70 compatible = "cache";
71 cache-level = <2>;
72 cache-unified;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020073 };
74
75 idle-states {
Amit Kucheriaefa69732018-08-23 14:23:29 +053076 entry-method = "psci";
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020077
78 CPU_SLEEP_0: cpu-sleep-0 {
79 compatible = "arm,idle-state";
80 arm,psci-suspend-param = <0x40000000>;
81 local-timer-stop;
82 entry-latency-us = <300>;
83 exit-latency-us = <600>;
Jolly Shah5a5d5b32017-06-14 15:03:52 -070084 min-residency-us = <10000>;
Stefan Krsmanovic8e16a6e2016-10-21 12:44:56 +020085 };
Michal Simek54b896f2015-10-30 15:39:18 +010086 };
87 };
88
Michal Simek330ea2d2022-05-11 11:52:47 +020089 cpu_opp_table: opp-table-cpu {
Shubhrajyoti Dattaec9c6c82017-02-13 15:58:55 +053090 compatible = "operating-points-v2";
91 opp-shared;
92 opp00 {
93 opp-hz = /bits/ 64 <1199999988>;
94 opp-microvolt = <1000000>;
95 clock-latency-ns = <500000>;
96 };
97 opp01 {
98 opp-hz = /bits/ 64 <599999994>;
99 opp-microvolt = <1000000>;
100 clock-latency-ns = <500000>;
101 };
102 opp02 {
103 opp-hz = /bits/ 64 <399999996>;
104 opp-microvolt = <1000000>;
105 clock-latency-ns = <500000>;
106 };
107 opp03 {
108 opp-hz = /bits/ 64 <299999997>;
109 opp-microvolt = <1000000>;
110 clock-latency-ns = <500000>;
111 };
112 };
113
Michal Simek0e7707f2021-05-31 09:42:08 +0200114 zynqmp_ipi: zynqmp_ipi {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700115 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100116 compatible = "xlnx,zynqmp-ipi-mailbox";
117 interrupt-parent = <&gic>;
118 interrupts = <0 35 4>;
119 xlnx,ipi-id = <0>;
120 #address-cells = <2>;
121 #size-cells = <2>;
122 ranges;
123
Michal Simek366111e2023-07-10 14:37:38 +0200124 ipi_mailbox_pmu1: mailbox@ff9905c0 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700125 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100126 reg = <0x0 0xff9905c0 0x0 0x20>,
127 <0x0 0xff9905e0 0x0 0x20>,
128 <0x0 0xff990e80 0x0 0x20>,
129 <0x0 0xff990ea0 0x0 0x20>;
Michal Simek26cbd922020-09-29 13:43:22 +0200130 reg-names = "local_request_region",
131 "local_response_region",
132 "remote_request_region",
133 "remote_response_region";
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100134 #mbox-cells = <1>;
135 xlnx,ipi-id = <4>;
136 };
137 };
138
Michal Simekde29d542016-09-09 08:46:39 +0200139 dcc: dcc {
140 compatible = "arm,dcc";
141 status = "disabled";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700142 bootph-all;
Michal Simekde29d542016-09-09 08:46:39 +0200143 };
144
Michal Simek54b896f2015-10-30 15:39:18 +0100145 pmu {
146 compatible = "arm,armv8-pmuv3";
Michal Simek86e6eee2016-04-07 15:28:33 +0200147 interrupt-parent = <&gic>;
Michal Simek54b896f2015-10-30 15:39:18 +0100148 interrupts = <0 143 4>,
149 <0 144 4>,
150 <0 145 4>,
151 <0 146 4>;
Radhey Shyam Pandeybf388882023-07-10 14:37:39 +0200152 interrupt-affinity = <&cpu0>,
153 <&cpu1>,
154 <&cpu2>,
155 <&cpu3>;
Michal Simek54b896f2015-10-30 15:39:18 +0100156 };
157
158 psci {
159 compatible = "arm,psci-0.2";
160 method = "smc";
161 };
162
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100163 firmware {
Ilias Apalodimas8c930902023-02-16 15:39:20 +0200164 optee: optee {
165 compatible = "linaro,optee-tz";
166 method = "smc";
167 };
168
Michal Simekebddf492019-10-14 15:42:03 +0200169 zynqmp_firmware: zynqmp-firmware {
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100170 compatible = "xlnx,zynqmp-firmware";
Michal Simek26cbd922020-09-29 13:43:22 +0200171 #power-domain-cells = <1>;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100172 method = "smc";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700173 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100174
175 zynqmp_power: zynqmp-power {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700176 bootph-all;
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100177 compatible = "xlnx,zynqmp-power";
178 interrupt-parent = <&gic>;
179 interrupts = <0 35 4>;
180 mboxes = <&ipi_mailbox_pmu1 0>, <&ipi_mailbox_pmu1 1>;
181 mbox-names = "tx", "rx";
182 };
Michal Simeka898c332019-10-14 15:55:53 +0200183
Michal Simek958c0e92020-11-26 14:25:02 +0100184 nvmem_firmware {
185 compatible = "xlnx,zynqmp-nvmem-fw";
186 #address-cells = <1>;
187 #size-cells = <1>;
188
189 soc_revision: soc_revision@0 {
190 reg = <0x0 0x4>;
191 };
192 };
193
Michal Simek26cbd922020-09-29 13:43:22 +0200194 zynqmp_pcap: pcap {
195 compatible = "xlnx,zynqmp-pcap-fpga";
Michal Simek26cbd922020-09-29 13:43:22 +0200196 };
197
Michal Simek958c0e92020-11-26 14:25:02 +0100198 xlnx_aes: zynqmp-aes {
199 compatible = "xlnx,zynqmp-aes";
200 };
201
Michal Simeka898c332019-10-14 15:55:53 +0200202 zynqmp_reset: reset-controller {
203 compatible = "xlnx,zynqmp-reset";
204 #reset-cells = <1>;
205 };
Michal Simekaa8206e2020-02-18 13:04:06 +0100206
207 pinctrl0: pinctrl {
208 compatible = "xlnx,zynqmp-pinctrl";
209 status = "disabled";
210 };
Piyush Mehta949e7952022-05-11 11:52:45 +0200211
212 modepin_gpio: gpio {
213 compatible = "xlnx,zynqmp-gpio-modepin";
214 gpio-controller;
215 #gpio-cells = <2>;
216 };
Ibai Erkiaga1c79e1e2019-09-27 11:36:58 +0100217 };
Michal Simek54b896f2015-10-30 15:39:18 +0100218 };
219
220 timer {
221 compatible = "arm,armv8-timer";
222 interrupt-parent = <&gic>;
Michal Simek2155a602017-02-09 14:45:12 +0100223 interrupts = <1 13 0xf08>,
224 <1 14 0xf08>,
225 <1 11 0xf08>,
226 <1 10 0xf08>;
Michal Simek54b896f2015-10-30 15:39:18 +0100227 };
228
Naga Sureshkumar Relli1931f212016-06-20 15:48:30 +0530229 edac {
230 compatible = "arm,cortex-a53-edac";
231 };
232
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530233 fpga_full: fpga-full {
234 compatible = "fpga-region";
Nava kishore Manne042ae5e2019-10-18 18:07:32 +0200235 fpga-mgr = <&zynqmp_pcap>;
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530236 #address-cells = <2>;
237 #size-cells = <2>;
Nava kishore Manne042ae5e2019-10-18 18:07:32 +0200238 ranges;
Michal Simeke20f7402022-05-11 11:52:48 +0200239 power-domains = <&zynqmp_firmware PD_PL>;
Nava kishore Mannea1763ba2017-05-22 12:05:17 +0530240 };
241
Michal Simek26cbd922020-09-29 13:43:22 +0200242 amba: axi {
Michal Simek54b896f2015-10-30 15:39:18 +0100243 compatible = "simple-bus";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700244 bootph-all;
Michal Simek54b896f2015-10-30 15:39:18 +0100245 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100246 #size-cells = <2>;
247 ranges;
Michal Simek54b896f2015-10-30 15:39:18 +0100248
249 can0: can@ff060000 {
250 compatible = "xlnx,zynq-can-1.0";
251 status = "disabled";
252 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100253 reg = <0x0 0xff060000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100254 interrupts = <0 23 4>;
255 interrupt-parent = <&gic>;
256 tx-fifo-depth = <0x40>;
257 rx-fifo-depth = <0x40>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200258 power-domains = <&zynqmp_firmware PD_CAN_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100259 };
260
261 can1: can@ff070000 {
262 compatible = "xlnx,zynq-can-1.0";
263 status = "disabled";
264 clock-names = "can_clk", "pclk";
Michal Simek72b562a2016-02-11 07:19:06 +0100265 reg = <0x0 0xff070000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100266 interrupts = <0 24 4>;
267 interrupt-parent = <&gic>;
268 tx-fifo-depth = <0x40>;
269 rx-fifo-depth = <0x40>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200270 power-domains = <&zynqmp_firmware PD_CAN_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100271 };
272
Michal Simekb197dd42015-11-26 11:21:25 +0100273 cci: cci@fd6e0000 {
274 compatible = "arm,cci-400";
Michal Simek79db3c62020-05-11 10:14:34 +0200275 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100276 reg = <0x0 0xfd6e0000 0x0 0x9000>;
Michal Simekb197dd42015-11-26 11:21:25 +0100277 ranges = <0x0 0x0 0xfd6e0000 0x10000>;
278 #address-cells = <1>;
279 #size-cells = <1>;
280
281 pmu@9000 {
282 compatible = "arm,cci-400-pmu,r1";
283 reg = <0x9000 0x5000>;
284 interrupt-parent = <&gic>;
285 interrupts = <0 123 4>,
286 <0 123 4>,
287 <0 123 4>,
288 <0 123 4>,
289 <0 123 4>;
290 };
291 };
292
Michal Simek54b896f2015-10-30 15:39:18 +0100293 /* GDMA */
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100294 fpd_dma_chan1: dma-controller@fd500000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100295 status = "disabled";
296 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100297 reg = <0x0 0xfd500000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100298 interrupt-parent = <&gic>;
299 interrupts = <0 124 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530300 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100301 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100302 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200303 iommus = <&smmu 0x14e8>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200304 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100305 };
306
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100307 fpd_dma_chan2: dma-controller@fd510000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100308 status = "disabled";
309 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100310 reg = <0x0 0xfd510000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100311 interrupt-parent = <&gic>;
312 interrupts = <0 125 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530313 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100314 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100315 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200316 iommus = <&smmu 0x14e9>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200317 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100318 };
319
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100320 fpd_dma_chan3: dma-controller@fd520000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100321 status = "disabled";
322 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100323 reg = <0x0 0xfd520000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100324 interrupt-parent = <&gic>;
325 interrupts = <0 126 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530326 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100327 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100328 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200329 iommus = <&smmu 0x14ea>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200330 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100331 };
332
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100333 fpd_dma_chan4: dma-controller@fd530000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100334 status = "disabled";
335 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100336 reg = <0x0 0xfd530000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100337 interrupt-parent = <&gic>;
338 interrupts = <0 127 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530339 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100340 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100341 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200342 iommus = <&smmu 0x14eb>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200343 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100344 };
345
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100346 fpd_dma_chan5: dma-controller@fd540000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100347 status = "disabled";
348 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100349 reg = <0x0 0xfd540000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100350 interrupt-parent = <&gic>;
351 interrupts = <0 128 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530352 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100353 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100354 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200355 iommus = <&smmu 0x14ec>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200356 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100357 };
358
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100359 fpd_dma_chan6: dma-controller@fd550000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100360 status = "disabled";
361 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100362 reg = <0x0 0xfd550000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100363 interrupt-parent = <&gic>;
364 interrupts = <0 129 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530365 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100366 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100367 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200368 iommus = <&smmu 0x14ed>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200369 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100370 };
371
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100372 fpd_dma_chan7: dma-controller@fd560000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100373 status = "disabled";
374 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100375 reg = <0x0 0xfd560000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100376 interrupt-parent = <&gic>;
377 interrupts = <0 130 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530378 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100379 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100380 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200381 iommus = <&smmu 0x14ee>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200382 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100383 };
384
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100385 fpd_dma_chan8: dma-controller@fd570000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100386 status = "disabled";
387 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100388 reg = <0x0 0xfd570000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100389 interrupt-parent = <&gic>;
390 interrupts = <0 131 4>;
VNSL Durga7b3cb892016-03-24 22:45:12 +0530391 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100392 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100393 xlnx,bus-width = <128>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200394 iommus = <&smmu 0x14ef>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200395 power-domains = <&zynqmp_firmware PD_GDMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100396 };
397
Michal Simek26cbd922020-09-29 13:43:22 +0200398 gic: interrupt-controller@f9010000 {
399 compatible = "arm,gic-400";
400 #interrupt-cells = <3>;
401 reg = <0x0 0xf9010000 0x0 0x10000>,
402 <0x0 0xf9020000 0x0 0x20000>,
403 <0x0 0xf9040000 0x0 0x20000>,
404 <0x0 0xf9060000 0x0 0x20000>;
405 interrupt-controller;
406 interrupt-parent = <&gic>;
407 interrupts = <1 9 0xf04>;
408 };
409
Michal Simek54b896f2015-10-30 15:39:18 +0100410 gpu: gpu@fd4b0000 {
411 status = "disabled";
Parth Gajjara281ad02023-07-10 14:37:29 +0200412 compatible = "xlnx,zynqmp-mali", "arm,mali-400";
Hyun Kwon991faf72017-08-21 18:54:29 -0700413 reg = <0x0 0xfd4b0000 0x0 0x10000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100414 interrupt-parent = <&gic>;
415 interrupts = <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>;
Parth Gajjara281ad02023-07-10 14:37:29 +0200416 interrupt-names = "gp", "gpmmu", "pp0", "ppmmu0", "pp1", "ppmmu1";
417 clock-names = "bus", "core";
Michal Simek7c001dc2019-10-14 15:56:31 +0200418 power-domains = <&zynqmp_firmware PD_GPU>;
Michal Simek54b896f2015-10-30 15:39:18 +0100419 };
420
Kedareswara rao Appanaae9342f2016-09-09 12:36:01 +0530421 /* LPDDMA default allows only secured access. inorder to enable
422 * These dma channels, Users should ensure that these dma
423 * Channels are allowed for non secure access.
424 */
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100425 lpd_dma_chan1: dma-controller@ffa80000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100426 status = "disabled";
427 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100428 reg = <0x0 0xffa80000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100429 interrupt-parent = <&gic>;
430 interrupts = <0 77 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100431 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100432 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100433 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200434 iommus = <&smmu 0x868>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200435 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100436 };
437
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100438 lpd_dma_chan2: dma-controller@ffa90000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100439 status = "disabled";
440 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100441 reg = <0x0 0xffa90000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100442 interrupt-parent = <&gic>;
443 interrupts = <0 78 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100444 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100445 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100446 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200447 iommus = <&smmu 0x869>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200448 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100449 };
450
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100451 lpd_dma_chan3: dma-controller@ffaa0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100452 status = "disabled";
453 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100454 reg = <0x0 0xffaa0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100455 interrupt-parent = <&gic>;
456 interrupts = <0 79 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100457 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100458 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100459 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200460 iommus = <&smmu 0x86a>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200461 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100462 };
463
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100464 lpd_dma_chan4: dma-controller@ffab0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100465 status = "disabled";
466 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100467 reg = <0x0 0xffab0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100468 interrupt-parent = <&gic>;
469 interrupts = <0 80 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100470 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100471 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100472 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200473 iommus = <&smmu 0x86b>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200474 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100475 };
476
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100477 lpd_dma_chan5: dma-controller@ffac0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100478 status = "disabled";
479 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100480 reg = <0x0 0xffac0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100481 interrupt-parent = <&gic>;
482 interrupts = <0 81 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100483 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100484 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100485 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200486 iommus = <&smmu 0x86c>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200487 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100488 };
489
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100490 lpd_dma_chan6: dma-controller@ffad0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100491 status = "disabled";
492 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100493 reg = <0x0 0xffad0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100494 interrupt-parent = <&gic>;
495 interrupts = <0 82 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100496 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100497 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100498 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200499 iommus = <&smmu 0x86d>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200500 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100501 };
502
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100503 lpd_dma_chan7: dma-controller@ffae0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100504 status = "disabled";
505 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100506 reg = <0x0 0xffae0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100507 interrupt-parent = <&gic>;
508 interrupts = <0 83 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100509 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100510 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100511 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200512 iommus = <&smmu 0x86e>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200513 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100514 };
515
Shravya Kumbhamafab9b32022-01-14 12:44:06 +0100516 lpd_dma_chan8: dma-controller@ffaf0000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100517 status = "disabled";
518 compatible = "xlnx,zynqmp-dma-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100519 reg = <0x0 0xffaf0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100520 interrupt-parent = <&gic>;
521 interrupts = <0 84 4>;
Michal Simek91ab8252018-01-17 16:32:33 +0100522 clock-names = "clk_main", "clk_apb";
Michal Simek745ea1a2022-12-09 13:56:37 +0100523 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100524 xlnx,bus-width = <64>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200525 iommus = <&smmu 0x86f>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200526 power-domains = <&zynqmp_firmware PD_ADMA>;
Michal Simek54b896f2015-10-30 15:39:18 +0100527 };
528
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530529 mc: memory-controller@fd070000 {
530 compatible = "xlnx,zynqmp-ddrc-2.40a";
Michal Simek72b562a2016-02-11 07:19:06 +0100531 reg = <0x0 0xfd070000 0x0 0x30000>;
Naga Sureshkumar Rellide96a3e2016-03-11 13:10:26 +0530532 interrupt-parent = <&gic>;
533 interrupts = <0 112 4>;
534 };
535
Michal Simek958c0e92020-11-26 14:25:02 +0100536 nand0: nand-controller@ff100000 {
537 compatible = "xlnx,zynqmp-nand-controller", "arasan,nfc-v3p10";
Michal Simek54b896f2015-10-30 15:39:18 +0100538 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100539 reg = <0x0 0xff100000 0x0 0x1000>;
Amit Kumar Mahapatrac0504ca2021-02-23 13:47:20 -0700540 clock-names = "controller", "bus";
Michal Simek54b896f2015-10-30 15:39:18 +0100541 interrupt-parent = <&gic>;
542 interrupts = <0 14 4>;
Naga Sureshkumar Rellie007a352017-01-23 16:20:37 +0530543 #address-cells = <1>;
544 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200545 iommus = <&smmu 0x872>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200546 power-domains = <&zynqmp_firmware PD_NAND>;
Michal Simek54b896f2015-10-30 15:39:18 +0100547 };
548
549 gem0: ethernet@ff0b0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100550 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100551 status = "disabled";
552 interrupt-parent = <&gic>;
553 interrupts = <0 57 4>, <0 57 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100554 reg = <0x0 0xff0b0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100555 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek54b896f2015-10-30 15:39:18 +0100556 #address-cells = <1>;
557 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200558 iommus = <&smmu 0x874>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200559 power-domains = <&zynqmp_firmware PD_ETH_0>;
Michal Simek676c2af2021-11-18 13:42:27 +0100560 resets = <&zynqmp_reset ZYNQMP_RESET_GEM0>;
Michal Simek7159a442022-12-09 13:56:38 +0100561 reset-names = "gem0_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100562 };
563
564 gem1: ethernet@ff0c0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100565 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100566 status = "disabled";
567 interrupt-parent = <&gic>;
568 interrupts = <0 59 4>, <0 59 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100569 reg = <0x0 0xff0c0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100570 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek54b896f2015-10-30 15:39:18 +0100571 #address-cells = <1>;
572 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200573 iommus = <&smmu 0x875>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200574 power-domains = <&zynqmp_firmware PD_ETH_1>;
Michal Simek676c2af2021-11-18 13:42:27 +0100575 resets = <&zynqmp_reset ZYNQMP_RESET_GEM1>;
Michal Simek7159a442022-12-09 13:56:38 +0100576 reset-names = "gem1_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100577 };
578
579 gem2: ethernet@ff0d0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100580 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100581 status = "disabled";
582 interrupt-parent = <&gic>;
583 interrupts = <0 61 4>, <0 61 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100584 reg = <0x0 0xff0d0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100585 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek54b896f2015-10-30 15:39:18 +0100586 #address-cells = <1>;
587 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200588 iommus = <&smmu 0x876>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200589 power-domains = <&zynqmp_firmware PD_ETH_2>;
Michal Simek676c2af2021-11-18 13:42:27 +0100590 resets = <&zynqmp_reset ZYNQMP_RESET_GEM2>;
Michal Simek7159a442022-12-09 13:56:38 +0100591 reset-names = "gem2_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100592 };
593
594 gem3: ethernet@ff0e0000 {
Michal Simeka8ecf552023-02-06 13:50:00 +0100595 compatible = "xlnx,zynqmp-gem", "cdns,gem";
Michal Simek54b896f2015-10-30 15:39:18 +0100596 status = "disabled";
597 interrupt-parent = <&gic>;
598 interrupts = <0 63 4>, <0 63 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100599 reg = <0x0 0xff0e0000 0x0 0x1000>;
Michal Simek90c43f62021-11-18 13:42:28 +0100600 clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk";
Michal Simek54b896f2015-10-30 15:39:18 +0100601 #address-cells = <1>;
602 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200603 iommus = <&smmu 0x877>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200604 power-domains = <&zynqmp_firmware PD_ETH_3>;
Michal Simek676c2af2021-11-18 13:42:27 +0100605 resets = <&zynqmp_reset ZYNQMP_RESET_GEM3>;
Michal Simek7159a442022-12-09 13:56:38 +0100606 reset-names = "gem3_rst";
Michal Simek54b896f2015-10-30 15:39:18 +0100607 };
608
609 gpio: gpio@ff0a0000 {
610 compatible = "xlnx,zynqmp-gpio-1.0";
611 status = "disabled";
612 #gpio-cells = <0x2>;
Michal Simek3d5f0f62020-01-09 13:10:59 +0100613 gpio-controller;
Michal Simek54b896f2015-10-30 15:39:18 +0100614 interrupt-parent = <&gic>;
615 interrupts = <0 16 4>;
Michal Simek7e2df452016-10-20 10:26:13 +0200616 interrupt-controller;
617 #interrupt-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100618 reg = <0x0 0xff0a0000 0x0 0x1000>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200619 power-domains = <&zynqmp_firmware PD_GPIO>;
Michal Simek54b896f2015-10-30 15:39:18 +0100620 };
621
622 i2c0: i2c@ff020000 {
Michal Simek26cbd922020-09-29 13:43:22 +0200623 compatible = "cdns,i2c-r1p14";
Michal Simek54b896f2015-10-30 15:39:18 +0100624 status = "disabled";
625 interrupt-parent = <&gic>;
626 interrupts = <0 17 4>;
Varalaxmi Bingi2b6ea082023-07-10 14:37:27 +0200627 clock-frequency = <400000>;
Michal Simek72b562a2016-02-11 07:19:06 +0100628 reg = <0x0 0xff020000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100629 #address-cells = <1>;
630 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200631 power-domains = <&zynqmp_firmware PD_I2C_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100632 };
633
634 i2c1: i2c@ff030000 {
Michal Simek26cbd922020-09-29 13:43:22 +0200635 compatible = "cdns,i2c-r1p14";
Michal Simek54b896f2015-10-30 15:39:18 +0100636 status = "disabled";
637 interrupt-parent = <&gic>;
638 interrupts = <0 18 4>;
Varalaxmi Bingi2b6ea082023-07-10 14:37:27 +0200639 clock-frequency = <400000>;
Michal Simek72b562a2016-02-11 07:19:06 +0100640 reg = <0x0 0xff030000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100641 #address-cells = <1>;
642 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200643 power-domains = <&zynqmp_firmware PD_I2C_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100644 };
645
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530646 ocm: memory-controller@ff960000 {
647 compatible = "xlnx,zynqmp-ocmc-1.0";
Michal Simek72b562a2016-02-11 07:19:06 +0100648 reg = <0x0 0xff960000 0x0 0x1000>;
Naga Sureshkumar Relli104b4fc2016-05-18 12:23:13 +0530649 interrupt-parent = <&gic>;
650 interrupts = <0 10 4>;
651 };
652
Michal Simek54b896f2015-10-30 15:39:18 +0100653 pcie: pcie@fd0e0000 {
654 compatible = "xlnx,nwl-pcie-2.11";
655 status = "disabled";
656 #address-cells = <3>;
657 #size-cells = <2>;
658 #interrupt-cells = <1>;
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530659 msi-controller;
Michal Simek54b896f2015-10-30 15:39:18 +0100660 device_type = "pci";
661 interrupt-parent = <&gic>;
Michal Simekf9fda432016-01-20 12:59:23 +0100662 interrupts = <0 118 4>,
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530663 <0 117 4>,
Michal Simekf9fda432016-01-20 12:59:23 +0100664 <0 116 4>,
665 <0 115 4>, /* MSI_1 [63...32] */
666 <0 114 4>; /* MSI_0 [31...0] */
Michal Simek91ab8252018-01-17 16:32:33 +0100667 interrupt-names = "misc", "dummy", "intx",
668 "msi1", "msi0";
Bharat Kumar Gogadae44f69d2016-07-19 20:49:29 +0530669 msi-parent = <&pcie>;
Michal Simek72b562a2016-02-11 07:19:06 +0100670 reg = <0x0 0xfd0e0000 0x0 0x1000>,
671 <0x0 0xfd480000 0x0 0x1000>,
Bharat Kumar Gogadae829f072016-08-02 20:34:13 +0530672 <0x80 0x00000000 0x0 0x1000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100673 reg-names = "breg", "pcireg", "cfg";
Michal Simek26cbd922020-09-29 13:43:22 +0200674 ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000>,/* non-prefetchable memory */
675 <0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */
Rob Herring1559f562017-03-21 21:03:13 -0500676 bus-range = <0x00 0xff>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530677 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
678 interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
679 <0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
680 <0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
681 <0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
Stefano Stabellinif8a9daa2021-05-05 14:18:21 -0700682 iommus = <&smmu 0x4d0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200683 power-domains = <&zynqmp_firmware PD_PCIE>;
Bharat Kumar Gogadaf6e02b32016-02-15 21:18:58 +0530684 pcie_intc: legacy-interrupt-controller {
685 interrupt-controller;
686 #address-cells = <0>;
687 #interrupt-cells = <1>;
688 };
Michal Simek54b896f2015-10-30 15:39:18 +0100689 };
690
691 qspi: spi@ff0f0000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700692 bootph-all;
Michal Simek54b896f2015-10-30 15:39:18 +0100693 compatible = "xlnx,zynqmp-qspi-1.0";
694 status = "disabled";
695 clock-names = "ref_clk", "pclk";
696 interrupts = <0 15 4>;
697 interrupt-parent = <&gic>;
698 num-cs = <1>;
Michal Simek72b562a2016-02-11 07:19:06 +0100699 reg = <0x0 0xff0f0000 0x0 0x1000>,
700 <0x0 0xc0000000 0x0 0x8000000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100701 #address-cells = <1>;
702 #size-cells = <0>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200703 iommus = <&smmu 0x873>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200704 power-domains = <&zynqmp_firmware PD_QSPI>;
Michal Simek54b896f2015-10-30 15:39:18 +0100705 };
706
Michal Simek958c0e92020-11-26 14:25:02 +0100707 psgtr: phy@fd400000 {
708 compatible = "xlnx,zynqmp-psgtr-v1.1";
709 status = "disabled";
710 reg = <0x0 0xfd400000 0x0 0x40000>,
711 <0x0 0xfd3d0000 0x0 0x1000>;
712 reg-names = "serdes", "siou";
713 #phy-cells = <4>;
714 };
715
Michal Simek54b896f2015-10-30 15:39:18 +0100716 rtc: rtc@ffa60000 {
717 compatible = "xlnx,zynqmp-rtc";
718 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100719 reg = <0x0 0xffa60000 0x0 0x100>;
Michal Simek54b896f2015-10-30 15:39:18 +0100720 interrupt-parent = <&gic>;
721 interrupts = <0 26 4>, <0 27 4>;
722 interrupt-names = "alarm", "sec";
Srinivas Neeli45b66c42021-03-08 14:05:19 +0530723 calibration = <0x7FFF>;
Michal Simek54b896f2015-10-30 15:39:18 +0100724 };
725
726 sata: ahci@fd0c0000 {
727 compatible = "ceva,ahci-1v84";
728 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100729 reg = <0x0 0xfd0c0000 0x0 0x2000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100730 interrupt-parent = <&gic>;
731 interrupts = <0 133 4>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200732 power-domains = <&zynqmp_firmware PD_SATA>;
Michal Simek04fd5412021-05-27 13:49:05 +0200733 resets = <&zynqmp_reset ZYNQMP_RESET_SATA>;
Anurag Kumar Vulisha4e2aaef2017-07-04 20:03:42 +0530734 iommus = <&smmu 0x4c0>, <&smmu 0x4c1>,
735 <&smmu 0x4c2>, <&smmu 0x4c3>;
736 /* dma-coherent; */
Michal Simek54b896f2015-10-30 15:39:18 +0100737 };
738
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530739 sdhci0: mmc@ff160000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700740 bootph-all;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530741 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100742 status = "disabled";
743 interrupt-parent = <&gic>;
744 interrupts = <0 48 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100745 reg = <0x0 0xff160000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100746 clock-names = "clk_xin", "clk_ahb";
Michal Simek8db0faa2016-04-06 10:43:23 +0200747 iommus = <&smmu 0x870>;
Ashok Reddy Somac6e97882020-02-17 23:32:57 -0700748 #clock-cells = <1>;
749 clock-output-names = "clk_out_sd0", "clk_in_sd0";
Michal Simek958c0e92020-11-26 14:25:02 +0100750 power-domains = <&zynqmp_firmware PD_SD_0>;
Sai Krishna Potthuri6602df42022-02-28 15:59:29 +0100751 resets = <&zynqmp_reset ZYNQMP_RESET_SDIO0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100752 };
753
Siva Durga Prasad Paladugue91778d2019-01-03 15:44:24 +0530754 sdhci1: mmc@ff170000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700755 bootph-all;
Sai Krishna Potthuri02550fb2016-08-16 14:41:35 +0530756 compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
Michal Simek54b896f2015-10-30 15:39:18 +0100757 status = "disabled";
758 interrupt-parent = <&gic>;
759 interrupts = <0 49 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100760 reg = <0x0 0xff170000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100761 clock-names = "clk_xin", "clk_ahb";
Michal Simek8db0faa2016-04-06 10:43:23 +0200762 iommus = <&smmu 0x871>;
Ashok Reddy Somac6e97882020-02-17 23:32:57 -0700763 #clock-cells = <1>;
764 clock-output-names = "clk_out_sd1", "clk_in_sd1";
Michal Simek958c0e92020-11-26 14:25:02 +0100765 power-domains = <&zynqmp_firmware PD_SD_1>;
Sai Krishna Potthuri6602df42022-02-28 15:59:29 +0100766 resets = <&zynqmp_reset ZYNQMP_RESET_SDIO1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100767 };
768
Michal Simek26cbd922020-09-29 13:43:22 +0200769 smmu: iommu@fd800000 {
Michal Simek54b896f2015-10-30 15:39:18 +0100770 compatible = "arm,mmu-500";
Michal Simek72b562a2016-02-11 07:19:06 +0100771 reg = <0x0 0xfd800000 0x0 0x20000>;
Michal Simek8db0faa2016-04-06 10:43:23 +0200772 #iommu-cells = <1>;
Naga Sureshkumar Relli033f87c2017-03-09 20:00:13 +0530773 status = "disabled";
Michal Simek54b896f2015-10-30 15:39:18 +0100774 #global-interrupts = <1>;
775 interrupt-parent = <&gic>;
Edgar E. Iglesiasf1880d82015-11-26 14:12:19 +0100776 interrupts = <0 155 4>,
777 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
778 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
779 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
780 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>;
Michal Simek54b896f2015-10-30 15:39:18 +0100781 };
782
783 spi0: spi@ff040000 {
784 compatible = "cdns,spi-r1p6";
785 status = "disabled";
786 interrupt-parent = <&gic>;
787 interrupts = <0 19 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100788 reg = <0x0 0xff040000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100789 clock-names = "ref_clk", "pclk";
790 #address-cells = <1>;
791 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200792 power-domains = <&zynqmp_firmware PD_SPI_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100793 };
794
795 spi1: spi@ff050000 {
796 compatible = "cdns,spi-r1p6";
797 status = "disabled";
798 interrupt-parent = <&gic>;
799 interrupts = <0 20 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100800 reg = <0x0 0xff050000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100801 clock-names = "ref_clk", "pclk";
802 #address-cells = <1>;
803 #size-cells = <0>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200804 power-domains = <&zynqmp_firmware PD_SPI_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100805 };
806
807 ttc0: timer@ff110000 {
808 compatible = "cdns,ttc";
809 status = "disabled";
810 interrupt-parent = <&gic>;
811 interrupts = <0 36 4>, <0 37 4>, <0 38 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100812 reg = <0x0 0xff110000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100813 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200814 power-domains = <&zynqmp_firmware PD_TTC_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100815 };
816
817 ttc1: timer@ff120000 {
818 compatible = "cdns,ttc";
819 status = "disabled";
820 interrupt-parent = <&gic>;
821 interrupts = <0 39 4>, <0 40 4>, <0 41 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100822 reg = <0x0 0xff120000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100823 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200824 power-domains = <&zynqmp_firmware PD_TTC_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100825 };
826
827 ttc2: timer@ff130000 {
828 compatible = "cdns,ttc";
829 status = "disabled";
830 interrupt-parent = <&gic>;
831 interrupts = <0 42 4>, <0 43 4>, <0 44 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100832 reg = <0x0 0xff130000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100833 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200834 power-domains = <&zynqmp_firmware PD_TTC_2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100835 };
836
837 ttc3: timer@ff140000 {
838 compatible = "cdns,ttc";
839 status = "disabled";
840 interrupt-parent = <&gic>;
841 interrupts = <0 45 4>, <0 46 4>, <0 47 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100842 reg = <0x0 0xff140000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100843 timer-width = <32>;
Michal Simek7c001dc2019-10-14 15:56:31 +0200844 power-domains = <&zynqmp_firmware PD_TTC_3>;
Michal Simek54b896f2015-10-30 15:39:18 +0100845 };
846
847 uart0: serial@ff000000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700848 bootph-all;
Michal Simekae89fd82022-01-14 12:43:05 +0100849 compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
Michal Simek54b896f2015-10-30 15:39:18 +0100850 status = "disabled";
851 interrupt-parent = <&gic>;
852 interrupts = <0 21 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100853 reg = <0x0 0xff000000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100854 clock-names = "uart_clk", "pclk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200855 power-domains = <&zynqmp_firmware PD_UART_0>;
Michal Simek54b896f2015-10-30 15:39:18 +0100856 };
857
858 uart1: serial@ff010000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700859 bootph-all;
Michal Simekae89fd82022-01-14 12:43:05 +0100860 compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
Michal Simek54b896f2015-10-30 15:39:18 +0100861 status = "disabled";
862 interrupt-parent = <&gic>;
863 interrupts = <0 22 4>;
Michal Simek72b562a2016-02-11 07:19:06 +0100864 reg = <0x0 0xff010000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100865 clock-names = "uart_clk", "pclk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200866 power-domains = <&zynqmp_firmware PD_UART_1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100867 };
868
Michal Simek7aa70d52022-12-09 13:56:41 +0100869 usb0: usb@ff9d0000 {
Michal Simek13111a12016-04-07 15:06:07 +0200870 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100871 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100872 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +0200873 compatible = "xlnx,zynqmp-dwc3";
Manish Narani047096e2017-03-27 17:47:00 +0530874 reg = <0x0 0xff9d0000 0x0 0x100>;
Michal Simek13111a12016-04-07 15:06:07 +0200875 clock-names = "bus_clk", "ref_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200876 power-domains = <&zynqmp_firmware PD_USB_0>;
Michal Simek362082a2021-06-11 08:51:19 +0200877 resets = <&zynqmp_reset ZYNQMP_RESET_USB0_CORERESET>,
878 <&zynqmp_reset ZYNQMP_RESET_USB0_HIBERRESET>,
879 <&zynqmp_reset ZYNQMP_RESET_USB0_APB>;
880 reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
Piyush Mehta949e7952022-05-11 11:52:45 +0200881 reset-gpios = <&modepin_gpio 1 GPIO_ACTIVE_LOW>;
Michal Simek13111a12016-04-07 15:06:07 +0200882 ranges;
883
Manish Narani690dec02022-01-14 12:43:35 +0100884 dwc3_0: usb@fe200000 {
Michal Simek13111a12016-04-07 15:06:07 +0200885 compatible = "snps,dwc3";
886 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100887 reg = <0x0 0xfe200000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +0200888 interrupt-parent = <&gic>;
Michal Simek362082a2021-06-11 08:51:19 +0200889 interrupt-names = "dwc_usb3", "otg", "hiber";
890 interrupts = <0 65 4>, <0 69 4>, <0 75 4>;
Anurag Kumar Vulisha4bf99f82017-06-20 16:25:16 +0530891 iommus = <&smmu 0x860>;
Anurag Kumar Vulisha011bd7d2017-03-10 19:18:17 +0530892 snps,quirk-frame-length-adjustment = <0x20>;
Piyush Mehtac687c652022-08-23 15:03:31 +0200893 clock-names = "ref";
Michal Simek362082a2021-06-11 08:51:19 +0200894 snps,enable_guctl1_ipd_quirk;
895 snps,xhci-stream-quirk;
Michael Grzeschik073fd522022-10-23 23:56:49 +0200896 snps,resume-hs-terminations;
Manish Narani047096e2017-03-27 17:47:00 +0530897 /* dma-coherent; */
Michal Simek13111a12016-04-07 15:06:07 +0200898 };
Michal Simek54b896f2015-10-30 15:39:18 +0100899 };
900
Michal Simek7aa70d52022-12-09 13:56:41 +0100901 usb1: usb@ff9e0000 {
Michal Simek13111a12016-04-07 15:06:07 +0200902 #address-cells = <2>;
Michal Simek72b562a2016-02-11 07:19:06 +0100903 #size-cells = <2>;
Michal Simek54b896f2015-10-30 15:39:18 +0100904 status = "disabled";
Michal Simek13111a12016-04-07 15:06:07 +0200905 compatible = "xlnx,zynqmp-dwc3";
Manish Narani047096e2017-03-27 17:47:00 +0530906 reg = <0x0 0xff9e0000 0x0 0x100>;
Michal Simek13111a12016-04-07 15:06:07 +0200907 clock-names = "bus_clk", "ref_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200908 power-domains = <&zynqmp_firmware PD_USB_1>;
Michal Simek362082a2021-06-11 08:51:19 +0200909 resets = <&zynqmp_reset ZYNQMP_RESET_USB1_CORERESET>,
910 <&zynqmp_reset ZYNQMP_RESET_USB1_HIBERRESET>,
911 <&zynqmp_reset ZYNQMP_RESET_USB1_APB>;
912 reset-names = "usb_crst", "usb_hibrst", "usb_apbrst";
Michal Simek13111a12016-04-07 15:06:07 +0200913 ranges;
914
Manish Narani690dec02022-01-14 12:43:35 +0100915 dwc3_1: usb@fe300000 {
Michal Simek13111a12016-04-07 15:06:07 +0200916 compatible = "snps,dwc3";
917 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100918 reg = <0x0 0xfe300000 0x0 0x40000>;
Michal Simek13111a12016-04-07 15:06:07 +0200919 interrupt-parent = <&gic>;
Michal Simek362082a2021-06-11 08:51:19 +0200920 interrupt-names = "dwc_usb3", "otg", "hiber";
921 interrupts = <0 70 4>, <0 74 4>, <0 76 4>;
Anurag Kumar Vulisha4bf99f82017-06-20 16:25:16 +0530922 iommus = <&smmu 0x861>;
Anurag Kumar Vulisha011bd7d2017-03-10 19:18:17 +0530923 snps,quirk-frame-length-adjustment = <0x20>;
Piyush Mehtac687c652022-08-23 15:03:31 +0200924 clock-names = "ref";
Michal Simek362082a2021-06-11 08:51:19 +0200925 snps,enable_guctl1_ipd_quirk;
926 snps,xhci-stream-quirk;
Michael Grzeschik073fd522022-10-23 23:56:49 +0200927 snps,resume-hs-terminations;
Manish Narani047096e2017-03-27 17:47:00 +0530928 /* dma-coherent; */
Michal Simek13111a12016-04-07 15:06:07 +0200929 };
Michal Simek54b896f2015-10-30 15:39:18 +0100930 };
931
932 watchdog0: watchdog@fd4d0000 {
933 compatible = "cdns,wdt-r1p2";
934 status = "disabled";
935 interrupt-parent = <&gic>;
Punnaiah Choudary Kallurid67bab62015-11-04 12:34:17 +0530936 interrupts = <0 113 1>;
Michal Simek72b562a2016-02-11 07:19:06 +0100937 reg = <0x0 0xfd4d0000 0x0 0x1000>;
Mounika Grace Akula7db82412018-10-09 20:52:50 +0530938 timeout-sec = <60>;
939 reset-on-timeout;
Michal Simek54b896f2015-10-30 15:39:18 +0100940 };
941
Michal Simek7b6280e2018-07-18 09:25:43 +0200942 lpd_watchdog: watchdog@ff150000 {
943 compatible = "cdns,wdt-r1p2";
944 status = "disabled";
945 interrupt-parent = <&gic>;
946 interrupts = <0 52 1>;
947 reg = <0x0 0xff150000 0x0 0x1000>;
948 timeout-sec = <10>;
949 };
950
Michal Simek1bb4be32017-11-02 12:04:43 +0100951 xilinx_ams: ams@ffa50000 {
952 compatible = "xlnx,zynqmp-ams";
953 status = "disabled";
954 interrupt-parent = <&gic>;
955 interrupts = <0 56 4>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100956 reg = <0x0 0xffa50000 0x0 0x800>;
Michal Simek22459162022-12-09 13:56:39 +0100957 #address-cells = <1>;
958 #size-cells = <1>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100959 #io-channel-cells = <1>;
Michal Simek22459162022-12-09 13:56:39 +0100960 ranges = <0 0 0xffa50800 0x800>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100961
Michal Simekcef1e3a2023-07-10 14:37:42 +0200962 ams_ps: ams-ps@0 {
Michal Simek1bb4be32017-11-02 12:04:43 +0100963 compatible = "xlnx,zynqmp-ams-ps";
964 status = "disabled";
Michal Simek22459162022-12-09 13:56:39 +0100965 reg = <0x0 0x400>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100966 };
967
Michal Simekcef1e3a2023-07-10 14:37:42 +0200968 ams_pl: ams-pl@400 {
Michal Simek1bb4be32017-11-02 12:04:43 +0100969 compatible = "xlnx,zynqmp-ams-pl";
970 status = "disabled";
Michal Simek22459162022-12-09 13:56:39 +0100971 reg = <0x400 0x400>;
972 #address-cells = <1>;
973 #size-cells = <0>;
Michal Simek1bb4be32017-11-02 12:04:43 +0100974 };
975 };
976
Michal Simek958c0e92020-11-26 14:25:02 +0100977 zynqmp_dpdma: dma-controller@fd4c0000 {
978 compatible = "xlnx,zynqmp-dpdma";
Michal Simek54b896f2015-10-30 15:39:18 +0100979 status = "disabled";
Michal Simek72b562a2016-02-11 07:19:06 +0100980 reg = <0x0 0xfd4c0000 0x0 0x1000>;
Michal Simek54b896f2015-10-30 15:39:18 +0100981 interrupts = <0 122 4>;
982 interrupt-parent = <&gic>;
983 clock-names = "axi_clk";
Michal Simek7c001dc2019-10-14 15:56:31 +0200984 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simek54b896f2015-10-30 15:39:18 +0100985 #dma-cells = <1>;
Michal Simek54b896f2015-10-30 15:39:18 +0100986 };
Michal Simek37674252020-02-18 09:24:08 +0100987
Michal Simek958c0e92020-11-26 14:25:02 +0100988 zynqmp_dpsub: display@fd4a0000 {
Simon Glassd3a98cb2023-02-13 08:56:33 -0700989 bootph-all;
Michal Simek37674252020-02-18 09:24:08 +0100990 compatible = "xlnx,zynqmp-dpsub-1.7";
991 status = "disabled";
992 reg = <0x0 0xfd4a0000 0x0 0x1000>,
993 <0x0 0xfd4aa000 0x0 0x1000>,
994 <0x0 0xfd4ab000 0x0 0x1000>,
995 <0x0 0xfd4ac000 0x0 0x1000>;
996 reg-names = "dp", "blend", "av_buf", "aud";
997 interrupts = <0 119 4>;
998 interrupt-parent = <&gic>;
Michal Simek37674252020-02-18 09:24:08 +0100999 clock-names = "dp_apb_clk", "dp_aud_clk",
1000 "dp_vtc_pixel_clk_in";
Michal Simek37674252020-02-18 09:24:08 +01001001 power-domains = <&zynqmp_firmware PD_DP>;
Michal Simek958c0e92020-11-26 14:25:02 +01001002 resets = <&zynqmp_reset ZYNQMP_RESET_DP>;
1003 dma-names = "vid0", "vid1", "vid2", "gfx0";
1004 dmas = <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO0>,
1005 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO1>,
1006 <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO2>,
1007 <&zynqmp_dpdma ZYNQMP_DPDMA_GRAPHICS>;
Michal Simek37674252020-02-18 09:24:08 +01001008 };
Michal Simek54b896f2015-10-30 15:39:18 +01001009 };
1010};