blob: a97ebb557bcd291a353aa349083968c6f4db6d11 [file] [log] [blame]
Chandan Nath98b036e2011-10-14 02:58:24 +00001/*
2 * ddr_defs.h
3 *
4 * ddr specific header
5 *
6 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Chandan Nath98b036e2011-10-14 02:58:24 +00009 */
10
11#ifndef _DDR_DEFS_H
12#define _DDR_DEFS_H
13
14#include <asm/arch/hardware.h>
Tom Rinib668ae42012-07-24 14:55:38 -070015#include <asm/emif.h>
Chandan Nath98b036e2011-10-14 02:58:24 +000016
17/* AM335X EMIF Register values */
Chandan Nath98b036e2011-10-14 02:58:24 +000018#define VTP_CTRL_READY (0x1 << 5)
19#define VTP_CTRL_ENABLE (0x1 << 6)
Chandan Nath98b036e2011-10-14 02:58:24 +000020#define VTP_CTRL_START_EN (0x1)
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +053021#ifdef CONFIG_AM43XX
22#define DDR_CKE_CTRL_NORMAL 0x3
23#else
Tom Rinide3c5702012-07-24 14:03:24 -070024#define DDR_CKE_CTRL_NORMAL 0x1
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +053025#endif
Vaibhav Hiremathc30d57b2013-03-14 21:11:16 +000026#define PHY_EN_DYN_PWRDN (0x1 << 20)
Chandan Nath98b036e2011-10-14 02:58:24 +000027
Peter Korsgaardeb6cf7b2012-10-18 01:21:12 +000028/* Micron MT47H128M16RT-25E */
Peter Korsgaard3adb8272012-10-18 01:21:13 +000029#define MT47H128M16RT25E_EMIF_READ_LATENCY 0x100005
30#define MT47H128M16RT25E_EMIF_TIM1 0x0666B3C9
31#define MT47H128M16RT25E_EMIF_TIM2 0x243631CA
32#define MT47H128M16RT25E_EMIF_TIM3 0x0000033F
33#define MT47H128M16RT25E_EMIF_SDCFG 0x41805332
34#define MT47H128M16RT25E_EMIF_SDREF 0x0000081a
Peter Korsgaard3adb8272012-10-18 01:21:13 +000035#define MT47H128M16RT25E_RATIO 0x80
Peter Korsgaard3adb8272012-10-18 01:21:13 +000036#define MT47H128M16RT25E_RD_DQS 0x12
Peter Korsgaard3adb8272012-10-18 01:21:13 +000037#define MT47H128M16RT25E_PHY_WR_DATA 0x40
38#define MT47H128M16RT25E_PHY_FIFO_WE 0x80
Peter Korsgaard3adb8272012-10-18 01:21:13 +000039#define MT47H128M16RT25E_IOCTRL_VALUE 0x18B
Chandan Nath98b036e2011-10-14 02:58:24 +000040
Tom Rini323315a2012-07-30 14:49:50 -070041/* Micron MT41J128M16JT-125 */
Satyanarayana, Sandhyac698a1a2013-12-19 10:00:29 +053042#define MT41J128MJT125_EMIF_READ_LATENCY 0x100006
Peter Korsgaard3adb8272012-10-18 01:21:13 +000043#define MT41J128MJT125_EMIF_TIM1 0x0888A39B
44#define MT41J128MJT125_EMIF_TIM2 0x26337FDA
45#define MT41J128MJT125_EMIF_TIM3 0x501F830F
46#define MT41J128MJT125_EMIF_SDCFG 0x61C04AB2
47#define MT41J128MJT125_EMIF_SDREF 0x0000093B
48#define MT41J128MJT125_ZQ_CFG 0x50074BE4
Peter Korsgaard3adb8272012-10-18 01:21:13 +000049#define MT41J128MJT125_RATIO 0x40
50#define MT41J128MJT125_INVERT_CLKOUT 0x1
51#define MT41J128MJT125_RD_DQS 0x3B
52#define MT41J128MJT125_WR_DQS 0x85
53#define MT41J128MJT125_PHY_WR_DATA 0xC1
54#define MT41J128MJT125_PHY_FIFO_WE 0x100
55#define MT41J128MJT125_IOCTRL_VALUE 0x18B
Tom Rini323315a2012-07-30 14:49:50 -070056
Lokesh Vutla5837b902016-05-16 11:47:24 +053057/* Micron MT41J128M16JT-125 at 400MHz*/
58#define MT41J128MJT125_EMIF_READ_LATENCY_400MHz 0x100007
59#define MT41J128MJT125_EMIF_TIM1_400MHz 0x0AAAD4DB
60#define MT41J128MJT125_EMIF_TIM2_400MHz 0x26437FDA
61#define MT41J128MJT125_EMIF_TIM3_400MHz 0x501F83FF
62#define MT41J128MJT125_EMIF_SDCFG_400MHz 0x61C052B2
63#define MT41J128MJT125_EMIF_SDREF_400MHz 0x00000C30
64#define MT41J128MJT125_ZQ_CFG_400MHz 0x50074BE4
65#define MT41J128MJT125_RATIO_400MHz 0x80
66#define MT41J128MJT125_INVERT_CLKOUT_400MHz 0x0
67#define MT41J128MJT125_RD_DQS_400MHz 0x3A
68#define MT41J128MJT125_WR_DQS_400MHz 0x3B
69#define MT41J128MJT125_PHY_WR_DATA_400MHz 0x76
70#define MT41J128MJT125_PHY_FIFO_WE_400MHz 0x96
71
Lothar Felten8c6324f2014-01-31 17:34:14 +010072/* Micron MT41K128M16JT-187E */
73#define MT41K128MJT187E_EMIF_READ_LATENCY 0x06
74#define MT41K128MJT187E_EMIF_TIM1 0x0888B3DB
75#define MT41K128MJT187E_EMIF_TIM2 0x36337FDA
76#define MT41K128MJT187E_EMIF_TIM3 0x501F830F
77#define MT41K128MJT187E_EMIF_SDCFG 0x61C04AB2
78#define MT41K128MJT187E_EMIF_SDREF 0x0000093B
79#define MT41K128MJT187E_ZQ_CFG 0x50074BE4
80#define MT41K128MJT187E_RATIO 0x40
81#define MT41K128MJT187E_INVERT_CLKOUT 0x1
82#define MT41K128MJT187E_RD_DQS 0x3B
83#define MT41K128MJT187E_WR_DQS 0x85
84#define MT41K128MJT187E_PHY_WR_DATA 0xC1
85#define MT41K128MJT187E_PHY_FIFO_WE 0x100
86#define MT41K128MJT187E_IOCTRL_VALUE 0x18B
87
Ilya Ledvich791ca182013-11-07 07:57:33 +020088/* Micron MT41J64M16JT-125 */
89#define MT41J64MJT125_EMIF_SDCFG 0x61C04A32
90
91/* Micron MT41J256M16JT-125 */
92#define MT41J256MJT125_EMIF_SDCFG 0x61C04B32
93
Lars Poeschel67b4a792013-01-11 00:53:31 +000094/* Micron MT41J256M8HX-15E */
Satyanarayana, Sandhyac698a1a2013-12-19 10:00:29 +053095#define MT41J256M8HX15E_EMIF_READ_LATENCY 0x100006
Lars Poeschel67b4a792013-01-11 00:53:31 +000096#define MT41J256M8HX15E_EMIF_TIM1 0x0888A39B
97#define MT41J256M8HX15E_EMIF_TIM2 0x26337FDA
98#define MT41J256M8HX15E_EMIF_TIM3 0x501F830F
99#define MT41J256M8HX15E_EMIF_SDCFG 0x61C04B32
100#define MT41J256M8HX15E_EMIF_SDREF 0x0000093B
101#define MT41J256M8HX15E_ZQ_CFG 0x50074BE4
Lars Poeschel67b4a792013-01-11 00:53:31 +0000102#define MT41J256M8HX15E_RATIO 0x40
103#define MT41J256M8HX15E_INVERT_CLKOUT 0x1
104#define MT41J256M8HX15E_RD_DQS 0x3B
105#define MT41J256M8HX15E_WR_DQS 0x85
106#define MT41J256M8HX15E_PHY_WR_DATA 0xC1
107#define MT41J256M8HX15E_PHY_FIFO_WE 0x100
108#define MT41J256M8HX15E_IOCTRL_VALUE 0x18B
109
Tom Rini385bc752013-03-21 04:30:02 +0000110/* Micron MT41K256M16HA-125E */
Tom Rini8939ec32013-04-10 15:10:54 +0200111#define MT41K256M16HA125E_EMIF_READ_LATENCY 0x100007
112#define MT41K256M16HA125E_EMIF_TIM1 0x0AAAD4DB
Tom Rini05acd822013-04-12 12:38:16 -0400113#define MT41K256M16HA125E_EMIF_TIM2 0x266B7FDA
114#define MT41K256M16HA125E_EMIF_TIM3 0x501F867F
115#define MT41K256M16HA125E_EMIF_SDCFG 0x61C05332
Tom Rini8939ec32013-04-10 15:10:54 +0200116#define MT41K256M16HA125E_EMIF_SDREF 0xC30
Tom Rini385bc752013-03-21 04:30:02 +0000117#define MT41K256M16HA125E_ZQ_CFG 0x50074BE4
Tom Rini8939ec32013-04-10 15:10:54 +0200118#define MT41K256M16HA125E_RATIO 0x80
Tom Rini385bc752013-03-21 04:30:02 +0000119#define MT41K256M16HA125E_INVERT_CLKOUT 0x0
Tom Rini05acd822013-04-12 12:38:16 -0400120#define MT41K256M16HA125E_RD_DQS 0x38
121#define MT41K256M16HA125E_WR_DQS 0x44
122#define MT41K256M16HA125E_PHY_WR_DATA 0x7D
123#define MT41K256M16HA125E_PHY_FIFO_WE 0x94
Tom Rini385bc752013-03-21 04:30:02 +0000124#define MT41K256M16HA125E_IOCTRL_VALUE 0x18B
125
Jeff Lance7c03a222013-01-14 05:32:20 +0000126/* Micron MT41J512M8RH-125 on EVM v1.5 */
Satyanarayana, Sandhyac698a1a2013-12-19 10:00:29 +0530127#define MT41J512M8RH125_EMIF_READ_LATENCY 0x100006
Jeff Lance7c03a222013-01-14 05:32:20 +0000128#define MT41J512M8RH125_EMIF_TIM1 0x0888A39B
129#define MT41J512M8RH125_EMIF_TIM2 0x26517FDA
130#define MT41J512M8RH125_EMIF_TIM3 0x501F84EF
131#define MT41J512M8RH125_EMIF_SDCFG 0x61C04BB2
132#define MT41J512M8RH125_EMIF_SDREF 0x0000093B
133#define MT41J512M8RH125_ZQ_CFG 0x50074BE4
Jeff Lance7c03a222013-01-14 05:32:20 +0000134#define MT41J512M8RH125_RATIO 0x80
135#define MT41J512M8RH125_INVERT_CLKOUT 0x0
136#define MT41J512M8RH125_RD_DQS 0x3B
137#define MT41J512M8RH125_WR_DQS 0x3C
138#define MT41J512M8RH125_PHY_FIFO_WE 0xA5
139#define MT41J512M8RH125_PHY_WR_DATA 0x74
140#define MT41J512M8RH125_IOCTRL_VALUE 0x18B
Lars Poeschel67b4a792013-01-11 00:53:31 +0000141
Enric Balletbo i Serrad8efff12013-04-04 22:27:57 +0000142/* Samsung K4B2G1646E-BIH9 */
Satyanarayana, Sandhyac698a1a2013-12-19 10:00:29 +0530143#define K4B2G1646EBIH9_EMIF_READ_LATENCY 0x100007
Enric Balletbo i Serra177db362013-09-10 11:12:26 +0200144#define K4B2G1646EBIH9_EMIF_TIM1 0x0AAAE51B
145#define K4B2G1646EBIH9_EMIF_TIM2 0x2A1D7FDA
146#define K4B2G1646EBIH9_EMIF_TIM3 0x501F83FF
147#define K4B2G1646EBIH9_EMIF_SDCFG 0x61C052B2
148#define K4B2G1646EBIH9_EMIF_SDREF 0x00000C30
Enric Balletbo i Serrad8efff12013-04-04 22:27:57 +0000149#define K4B2G1646EBIH9_ZQ_CFG 0x50074BE4
Enric Balletbo i Serra177db362013-09-10 11:12:26 +0200150#define K4B2G1646EBIH9_RATIO 0x80
151#define K4B2G1646EBIH9_INVERT_CLKOUT 0x0
152#define K4B2G1646EBIH9_RD_DQS 0x35
153#define K4B2G1646EBIH9_WR_DQS 0x3A
154#define K4B2G1646EBIH9_PHY_FIFO_WE 0x97
155#define K4B2G1646EBIH9_PHY_WR_DATA 0x76
Enric Balletbo i Serrad8efff12013-04-04 22:27:57 +0000156#define K4B2G1646EBIH9_IOCTRL_VALUE 0x18B
157
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530158#define LPDDR2_ADDRCTRL_IOCTRL_VALUE 0x294
159#define LPDDR2_ADDRCTRL_WD0_IOCTRL_VALUE 0x00000000
160#define LPDDR2_ADDRCTRL_WD1_IOCTRL_VALUE 0x00000000
161#define LPDDR2_DATA0_IOCTRL_VALUE 0x20000294
162#define LPDDR2_DATA1_IOCTRL_VALUE 0x20000294
163#define LPDDR2_DATA2_IOCTRL_VALUE 0x20000294
164#define LPDDR2_DATA3_IOCTRL_VALUE 0x20000294
165
Lokesh Vutladd0037a2013-12-10 15:02:23 +0530166#define DDR3_ADDRCTRL_WD0_IOCTRL_VALUE 0x00000000
167#define DDR3_ADDRCTRL_WD1_IOCTRL_VALUE 0x00000000
168#define DDR3_ADDRCTRL_IOCTRL_VALUE 0x84
169#define DDR3_DATA0_IOCTRL_VALUE 0x84
170#define DDR3_DATA1_IOCTRL_VALUE 0x84
171#define DDR3_DATA2_IOCTRL_VALUE 0x84
172#define DDR3_DATA3_IOCTRL_VALUE 0x84
173
Chandan Nath98b036e2011-10-14 02:58:24 +0000174/**
Matt Porter40355102013-03-15 10:07:07 +0000175 * Configure DMM
176 */
177void config_dmm(const struct dmm_lisa_map_regs *regs);
178
179/**
Chandan Nath98b036e2011-10-14 02:58:24 +0000180 * Configure SDRAM
181 */
Matt Porter65991ec2013-03-15 10:07:03 +0000182void config_sdram(const struct emif_regs *regs, int nr);
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530183void config_sdram_emif4d5(const struct emif_regs *regs, int nr);
Chandan Nath98b036e2011-10-14 02:58:24 +0000184
185/**
186 * Set SDRAM timings
187 */
Matt Porter65991ec2013-03-15 10:07:03 +0000188void set_sdram_timings(const struct emif_regs *regs, int nr);
Chandan Nath98b036e2011-10-14 02:58:24 +0000189
190/**
191 * Configure DDR PHY
192 */
Matt Porter65991ec2013-03-15 10:07:03 +0000193void config_ddr_phy(const struct emif_regs *regs, int nr);
194
195struct ddr_cmd_regs {
196 unsigned int resv0[7];
197 unsigned int cm0csratio; /* offset 0x01C */
Tom Rinibcce2a02013-11-07 11:42:57 -0500198 unsigned int resv1[3];
Matt Porter65991ec2013-03-15 10:07:03 +0000199 unsigned int cm0iclkout; /* offset 0x02C */
200 unsigned int resv2[8];
201 unsigned int cm1csratio; /* offset 0x050 */
Tom Rinibcce2a02013-11-07 11:42:57 -0500202 unsigned int resv3[3];
Matt Porter65991ec2013-03-15 10:07:03 +0000203 unsigned int cm1iclkout; /* offset 0x060 */
204 unsigned int resv4[8];
205 unsigned int cm2csratio; /* offset 0x084 */
Tom Rinibcce2a02013-11-07 11:42:57 -0500206 unsigned int resv5[3];
Matt Porter65991ec2013-03-15 10:07:03 +0000207 unsigned int cm2iclkout; /* offset 0x094 */
208 unsigned int resv6[3];
209};
210
211struct ddr_data_regs {
212 unsigned int dt0rdsratio0; /* offset 0x0C8 */
213 unsigned int resv1[4];
214 unsigned int dt0wdsratio0; /* offset 0x0DC */
215 unsigned int resv2[4];
216 unsigned int dt0wiratio0; /* offset 0x0F0 */
217 unsigned int resv3;
218 unsigned int dt0wimode0; /* offset 0x0F8 */
219 unsigned int dt0giratio0; /* offset 0x0FC */
220 unsigned int resv4;
221 unsigned int dt0gimode0; /* offset 0x104 */
222 unsigned int dt0fwsratio0; /* offset 0x108 */
223 unsigned int resv5[4];
224 unsigned int dt0dqoffset; /* offset 0x11C */
225 unsigned int dt0wrsratio0; /* offset 0x120 */
226 unsigned int resv6[4];
227 unsigned int dt0rdelays0; /* offset 0x134 */
228 unsigned int dt0dldiff0; /* offset 0x138 */
229 unsigned int resv7[12];
230};
Chandan Nath98b036e2011-10-14 02:58:24 +0000231
232/**
233 * This structure represents the DDR registers on AM33XX devices.
Tom Rini3e444582012-07-30 11:49:47 -0700234 * We make use of DDR_PHY_BASE_ADDR2 to address the DATA1 registers that
235 * correspond to DATA1 registers defined here.
Chandan Nath98b036e2011-10-14 02:58:24 +0000236 */
237struct ddr_regs {
TENART Antoine35c7e522013-07-02 12:05:59 +0200238 unsigned int resv0[3];
239 unsigned int cm0config; /* offset 0x00C */
240 unsigned int cm0configclk; /* offset 0x010 */
Tom Rini3e444582012-07-30 11:49:47 -0700241 unsigned int resv1[2];
TENART Antoine35c7e522013-07-02 12:05:59 +0200242 unsigned int cm0csratio; /* offset 0x01C */
Tom Rinibcce2a02013-11-07 11:42:57 -0500243 unsigned int resv2[3];
Chandan Nath98b036e2011-10-14 02:58:24 +0000244 unsigned int cm0iclkout; /* offset 0x02C */
TENART Antoine35c7e522013-07-02 12:05:59 +0200245 unsigned int resv3[4];
246 unsigned int cm1config; /* offset 0x040 */
247 unsigned int cm1configclk; /* offset 0x044 */
248 unsigned int resv4[2];
Chandan Nath98b036e2011-10-14 02:58:24 +0000249 unsigned int cm1csratio; /* offset 0x050 */
Tom Rinibcce2a02013-11-07 11:42:57 -0500250 unsigned int resv5[3];
Chandan Nath98b036e2011-10-14 02:58:24 +0000251 unsigned int cm1iclkout; /* offset 0x060 */
TENART Antoine35c7e522013-07-02 12:05:59 +0200252 unsigned int resv6[4];
253 unsigned int cm2config; /* offset 0x074 */
254 unsigned int cm2configclk; /* offset 0x078 */
255 unsigned int resv7[2];
Chandan Nath98b036e2011-10-14 02:58:24 +0000256 unsigned int cm2csratio; /* offset 0x084 */
Tom Rinibcce2a02013-11-07 11:42:57 -0500257 unsigned int resv8[3];
Chandan Nath98b036e2011-10-14 02:58:24 +0000258 unsigned int cm2iclkout; /* offset 0x094 */
TENART Antoine35c7e522013-07-02 12:05:59 +0200259 unsigned int resv9[12];
Chandan Nath98b036e2011-10-14 02:58:24 +0000260 unsigned int dt0rdsratio0; /* offset 0x0C8 */
TENART Antoine35c7e522013-07-02 12:05:59 +0200261 unsigned int resv10[4];
Chandan Nath98b036e2011-10-14 02:58:24 +0000262 unsigned int dt0wdsratio0; /* offset 0x0DC */
TENART Antoine35c7e522013-07-02 12:05:59 +0200263 unsigned int resv11[4];
Chandan Nath98b036e2011-10-14 02:58:24 +0000264 unsigned int dt0wiratio0; /* offset 0x0F0 */
TENART Antoine35c7e522013-07-02 12:05:59 +0200265 unsigned int resv12;
Tom Rini3e444582012-07-30 11:49:47 -0700266 unsigned int dt0wimode0; /* offset 0x0F8 */
Chandan Nath98b036e2011-10-14 02:58:24 +0000267 unsigned int dt0giratio0; /* offset 0x0FC */
TENART Antoine35c7e522013-07-02 12:05:59 +0200268 unsigned int resv13;
Tom Rini3e444582012-07-30 11:49:47 -0700269 unsigned int dt0gimode0; /* offset 0x104 */
Chandan Nath98b036e2011-10-14 02:58:24 +0000270 unsigned int dt0fwsratio0; /* offset 0x108 */
TENART Antoine35c7e522013-07-02 12:05:59 +0200271 unsigned int resv14[4];
Tom Rini3e444582012-07-30 11:49:47 -0700272 unsigned int dt0dqoffset; /* offset 0x11C */
Chandan Nath98b036e2011-10-14 02:58:24 +0000273 unsigned int dt0wrsratio0; /* offset 0x120 */
TENART Antoine35c7e522013-07-02 12:05:59 +0200274 unsigned int resv15[4];
Chandan Nath98b036e2011-10-14 02:58:24 +0000275 unsigned int dt0rdelays0; /* offset 0x134 */
276 unsigned int dt0dldiff0; /* offset 0x138 */
Chandan Nath98b036e2011-10-14 02:58:24 +0000277};
278
279/**
280 * Encapsulates DDR CMD control registers.
281 */
282struct cmd_control {
283 unsigned long cmd0csratio;
284 unsigned long cmd0csforce;
285 unsigned long cmd0csdelay;
Chandan Nath98b036e2011-10-14 02:58:24 +0000286 unsigned long cmd0iclkout;
287 unsigned long cmd1csratio;
288 unsigned long cmd1csforce;
289 unsigned long cmd1csdelay;
Chandan Nath98b036e2011-10-14 02:58:24 +0000290 unsigned long cmd1iclkout;
291 unsigned long cmd2csratio;
292 unsigned long cmd2csforce;
293 unsigned long cmd2csdelay;
Chandan Nath98b036e2011-10-14 02:58:24 +0000294 unsigned long cmd2iclkout;
295};
296
297/**
298 * Encapsulates DDR DATA registers.
299 */
300struct ddr_data {
301 unsigned long datardsratio0;
Chandan Nath98b036e2011-10-14 02:58:24 +0000302 unsigned long datawdsratio0;
Chandan Nath98b036e2011-10-14 02:58:24 +0000303 unsigned long datawiratio0;
Chandan Nath98b036e2011-10-14 02:58:24 +0000304 unsigned long datagiratio0;
Chandan Nath98b036e2011-10-14 02:58:24 +0000305 unsigned long datafwsratio0;
Chandan Nath98b036e2011-10-14 02:58:24 +0000306 unsigned long datawrsratio0;
Chandan Nath98b036e2011-10-14 02:58:24 +0000307};
308
309/**
310 * Configure DDR CMD control registers
311 */
Matt Porter65991ec2013-03-15 10:07:03 +0000312void config_cmd_ctrl(const struct cmd_control *cmd, int nr);
Chandan Nath98b036e2011-10-14 02:58:24 +0000313
314/**
315 * Configure DDR DATA registers
316 */
Matt Porter65991ec2013-03-15 10:07:03 +0000317void config_ddr_data(const struct ddr_data *data, int nr);
Chandan Nath98b036e2011-10-14 02:58:24 +0000318
319/**
320 * This structure represents the DDR io control on AM33XX devices.
321 */
322struct ddr_cmdtctrl {
Chandan Nath98b036e2011-10-14 02:58:24 +0000323 unsigned int cm0ioctl;
324 unsigned int cm1ioctl;
325 unsigned int cm2ioctl;
326 unsigned int resv2[12];
327 unsigned int dt0ioctl;
328 unsigned int dt1ioctl;
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530329 unsigned int dt2ioctrl;
330 unsigned int dt3ioctrl;
331 unsigned int resv3[4];
332 unsigned int emif_sdram_config_ext;
333};
334
335struct ctrl_ioregs {
336 unsigned int cm0ioctl;
337 unsigned int cm1ioctl;
338 unsigned int cm2ioctl;
339 unsigned int dt0ioctl;
340 unsigned int dt1ioctl;
341 unsigned int dt2ioctrl;
342 unsigned int dt3ioctrl;
343 unsigned int emif_sdram_config_ext;
Chandan Nath98b036e2011-10-14 02:58:24 +0000344};
345
346/**
Chandan Nath98b036e2011-10-14 02:58:24 +0000347 * Configure DDR io control registers
348 */
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530349void config_io_ctrl(const struct ctrl_ioregs *ioregs);
Chandan Nath98b036e2011-10-14 02:58:24 +0000350
351struct ddr_ctrl {
352 unsigned int ddrioctrl;
353 unsigned int resv1[325];
354 unsigned int ddrckectrl;
355};
356
Tom Rinifbb25522017-05-16 14:46:35 -0400357#ifdef CONFIG_TI816X
358void config_ddr(const struct ddr_data *data, const struct cmd_control *ctrl,
359 const struct emif_regs *regs,
360 const struct dmm_lisa_map_regs *lisa_regs, int nrs);
361#else
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530362void config_ddr(unsigned int pll, const struct ctrl_ioregs *ioregs,
Peter Korsgaardeb6cf7b2012-10-18 01:21:12 +0000363 const struct ddr_data *data, const struct cmd_control *ctrl,
Matt Porter65991ec2013-03-15 10:07:03 +0000364 const struct emif_regs *regs, int nr);
Tom Rinifbb25522017-05-16 14:46:35 -0400365#endif
Lokesh Vutlaa82d4e12013-12-10 15:02:22 +0530366void emif_get_ext_phy_ctrl_const_regs(const u32 **regs, u32 *size);
Chandan Nath98b036e2011-10-14 02:58:24 +0000367
368#endif /* _DDR_DEFS_H */