blob: f8c94ec2c2cfa2e4f124ac94a99f2b72de4c607b [file] [log] [blame]
wdenk21136db2003-07-16 21:53:01 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
wdenk21136db2003-07-16 21:53:01 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
wdenkbe9c1cb2004-02-24 02:00:03 +000032#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
wdenk21136db2003-07-16 21:53:01 +000033#define CONFIG_ICECUBE 1 /* ... on IceCube board */
34
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020035#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk21136db2003-07-16 21:53:01 +000036
37#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
38#define BOOTFLAG_WARM 0x02 /* Software reboot */
39
Becky Bruce03ea1be2008-05-08 19:02:12 -050040#define CONFIG_HIGH_BATS 1 /* High BATs supported */
41
wdenk21136db2003-07-16 21:53:01 +000042/*
43 * Serial console configuration
44 */
45#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
46#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenk21136db2003-07-16 21:53:01 +000048
wdenk02379022003-08-05 18:22:44 +000049
50#ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
51/*
52 * PCI Mapping:
53 * 0x40000000 - 0x4fffffff - PCI Memory
54 * 0x50000000 - 0x50ffffff - PCI IO Space
55 */
Rafal Jaworowski0b892e82006-03-29 13:17:09 +020056#define CONFIG_PCI
57
58#if defined(CONFIG_PCI)
wdenk02379022003-08-05 18:22:44 +000059#define CONFIG_PCI_PNP 1
60#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liew521f97b2008-03-30 01:19:06 -050061#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
wdenk02379022003-08-05 18:22:44 +000062
63#define CONFIG_PCI_MEM_BUS 0x40000000
64#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
65#define CONFIG_PCI_MEM_SIZE 0x10000000
66
67#define CONFIG_PCI_IO_BUS 0x50000000
68#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
69#define CONFIG_PCI_IO_SIZE 0x01000000
Rafal Jaworowski0b892e82006-03-29 13:17:09 +020070#endif
wdenk02379022003-08-05 18:22:44 +000071
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_XLB_PIPELINING 1
wdenk391b5742004-10-10 23:27:33 +000073
wdenk02379022003-08-05 18:22:44 +000074#define CONFIG_NET_MULTI 1
Marian Balakowiczaab8c492005-10-28 22:30:33 +020075#define CONFIG_MII 1
wdenk02379022003-08-05 18:22:44 +000076#define CONFIG_EEPRO100 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkf6a6ac12003-09-17 15:10:32 +000078#define CONFIG_NS8382X 1
wdenk02379022003-08-05 18:22:44 +000079
Jon Loeligerf5709d12007-07-10 09:02:57 -050080#else
Marian Balakowiczaab8c492005-10-28 22:30:33 +020081#define CONFIG_MII 1
wdenk02379022003-08-05 18:22:44 +000082#endif
83
wdenk6ea1cf02004-02-27 08:20:54 +000084/* Partitions */
85#define CONFIG_MAC_PARTITION
86#define CONFIG_DOS_PARTITION
wdenke2d6d742004-09-28 20:34:50 +000087#define CONFIG_ISO_PARTITION
wdenk6ea1cf02004-02-27 08:20:54 +000088
wdenk5f495752004-02-26 23:46:20 +000089/* USB */
Markus Klotzbuecherd209de62006-11-27 11:46:46 +010090#define CONFIG_USB_OHCI_NEW
wdenk5f495752004-02-26 23:46:20 +000091#define CONFIG_USB_STORAGE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_OHCI_BE_CONTROLLER
93#undef CONFIG_SYS_USB_OHCI_BOARD_INIT
94#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
95#define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
96#define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
97#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
Markus Klotzbuecherd209de62006-11-27 11:46:46 +010098
wdenk8d5d28a2005-04-02 22:37:54 +000099#define CONFIG_TIMESTAMP /* Print image info with timestamp */
100
Jon Loeligerb1840de2007-07-08 13:46:18 -0500101
wdenk21136db2003-07-16 21:53:01 +0000102/*
Jon Loeligerf5709d12007-07-10 09:02:57 -0500103 * BOOTP options
104 */
105#define CONFIG_BOOTP_BOOTFILESIZE
106#define CONFIG_BOOTP_BOOTPATH
107#define CONFIG_BOOTP_GATEWAY
108#define CONFIG_BOOTP_HOSTNAME
109
110
wdenk21136db2003-07-16 21:53:01 +0000111/*
Jon Loeligerb1840de2007-07-08 13:46:18 -0500112 * Command line configuration.
wdenk21136db2003-07-16 21:53:01 +0000113 */
Jon Loeligerb1840de2007-07-08 13:46:18 -0500114#include <config_cmd_default.h>
wdenk21136db2003-07-16 21:53:01 +0000115
Jon Loeligerb1840de2007-07-08 13:46:18 -0500116#define CONFIG_CMD_EEPROM
117#define CONFIG_CMD_FAT
118#define CONFIG_CMD_I2C
119#define CONFIG_CMD_IDE
120#define CONFIG_CMD_NFS
121#define CONFIG_CMD_SNTP
Jon Loeligerf5709d12007-07-10 09:02:57 -0500122#define CONFIG_CMD_USB
123
124#if defined(CONFIG_PCI)
125#define CONFIG_CMD_PCI
126#endif
wdenk21136db2003-07-16 21:53:01 +0000127
wdenk21136db2003-07-16 21:53:01 +0000128
wdenk4b16c2e2003-11-07 13:42:26 +0000129#if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130# define CONFIG_SYS_LOWBOOT 1
131# define CONFIG_SYS_LOWBOOT16 1
wdenk4b16c2e2003-11-07 13:42:26 +0000132#endif
133#if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100134#if defined(CONFIG_LITE5200B)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135# error CONFIG_SYS_LOWBOOT08 is incompatible with the Lite5200B
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100136#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137# define CONFIG_SYS_LOWBOOT 1
138# define CONFIG_SYS_LOWBOOT08 1
wdenk4b16c2e2003-11-07 13:42:26 +0000139#endif
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100140#endif
wdenk4b16c2e2003-11-07 13:42:26 +0000141
wdenk21136db2003-07-16 21:53:01 +0000142/*
143 * Autobooting
144 */
145#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk4b16c2e2003-11-07 13:42:26 +0000146
147#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100148 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk4b16c2e2003-11-07 13:42:26 +0000149 "echo"
150
151#undef CONFIG_BOOTARGS
152
153#define CONFIG_EXTRA_ENV_SETTINGS \
154 "netdev=eth0\0" \
155 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100156 "nfsroot=${serverip}:${rootpath}\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000157 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100158 "addip=setenv bootargs ${bootargs} " \
159 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
160 ":${hostname}:${netdev}:off panic=1\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000161 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100162 "bootm ${kernel_addr}\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000163 "flash_self=run ramargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100164 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
165 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000166 "rootpath=/opt/eldk/ppc_82xx\0" \
167 "bootfile=/tftpboot/MPC5200/uImage\0" \
168 ""
169
170#define CONFIG_BOOTCOMMAND "run flash_self"
wdenk21136db2003-07-16 21:53:01 +0000171
wdenk6e2bf7a2003-09-16 11:39:10 +0000172#if defined(CONFIG_MPC5200)
173/*
174 * IPB Bus clocking configuration.
175 */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100176#if defined(CONFIG_LITE5200B)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100178#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenk6e2bf7a2003-09-16 11:39:10 +0000180#endif
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100181#endif /* CONFIG_MPC5200 */
Stefan Roesefb347872006-11-28 17:55:49 +0100182
183/* pass open firmware flat tree */
Grant Likely8d1e6e72007-09-06 09:46:23 -0600184#define CONFIG_OF_LIBFDT 1
Stefan Roesefb347872006-11-28 17:55:49 +0100185#define CONFIG_OF_BOARD_SETUP 1
186
Stefan Roesefb347872006-11-28 17:55:49 +0100187#define OF_CPU "PowerPC,5200@0"
188#define OF_SOC "soc5200@f0000000"
Domen Puncer4f9e4fd2007-04-20 11:13:16 +0200189#define OF_TBCLK (bd->bi_busfreq / 4)
Stefan Roesefb347872006-11-28 17:55:49 +0100190#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
191
wdenk21136db2003-07-16 21:53:01 +0000192/*
193 * I2C configuration
194 */
wdenk25521902003-09-13 19:01:12 +0000195#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
dzu62177922003-09-30 14:08:43 +0000197
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
199#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenk25521902003-09-13 19:01:12 +0000200
201/*
202 * EEPROM configuration
203 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
205#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
206#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
207#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
wdenk21136db2003-07-16 21:53:01 +0000208
209/*
210 * Flash configuration
211 */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100212#if defined(CONFIG_LITE5200B)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_FLASH_BASE 0xFE000000
214#define CONFIG_SYS_FLASH_SIZE 0x01000000
215#if !defined(CONFIG_SYS_LOWBOOT)
216#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x01760000 + 0x00800000)
217#else /* CONFIG_SYS_LOWBOOT */
218#if defined(CONFIG_SYS_LOWBOOT08)
219# error CONFIG_SYS_LOWBOOT08 is incompatible with the Lite5200B
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100220#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#if defined(CONFIG_SYS_LOWBOOT16)
222#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x01060000)
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100223#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#endif /* CONFIG_SYS_LOWBOOT */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100225#else /* !CONFIG_LITE5200B (IceCube)*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_FLASH_BASE 0xFF000000
227#define CONFIG_SYS_FLASH_SIZE 0x01000000
228#if !defined(CONFIG_SYS_LOWBOOT)
229#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00740000 + 0x00800000)
230#else /* CONFIG_SYS_LOWBOOT */
231#if defined(CONFIG_SYS_LOWBOOT08)
232#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000 + 0x00800000)
wdenkeb20ad32003-09-05 23:19:14 +0000233#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#if defined(CONFIG_SYS_LOWBOOT16)
235#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
wdenk4b16c2e2003-11-07 13:42:26 +0000236#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#endif /* CONFIG_SYS_LOWBOOT */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100238#endif /* CONFIG_LITE5200B */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of memory banks */
wdenkeb20ad32003-09-05 23:19:14 +0000240
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
wdenk21136db2003-07-16 21:53:01 +0000242
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
244#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenk21136db2003-07-16 21:53:01 +0000245
wdenk02379022003-08-05 18:22:44 +0000246#undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
wdenk21136db2003-07-16 21:53:01 +0000247
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100248#if defined(CONFIG_LITE5200B)
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200249#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_FLASH_CFI
251#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_CS1_START,CONFIG_SYS_CS0_START}
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100252#endif
253
wdenk21136db2003-07-16 21:53:01 +0000254
255/*
256 * Environment settings
257 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200258#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200259#define CONFIG_ENV_SIZE 0x10000
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100260#if defined(CONFIG_LITE5200B)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200261#define CONFIG_ENV_SECT_SIZE 0x20000
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100262#else
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200263#define CONFIG_ENV_SECT_SIZE 0x10000
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100264#endif
wdenk02379022003-08-05 18:22:44 +0000265#define CONFIG_ENV_OVERWRITE 1
wdenk21136db2003-07-16 21:53:01 +0000266
267/*
268 * Memory map
269 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_MBAR 0xF0000000
271#define CONFIG_SYS_SDRAM_BASE 0x00000000
272#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
wdenk21136db2003-07-16 21:53:01 +0000273
274/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
276#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
wdenk21136db2003-07-16 21:53:01 +0000277
278
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
280#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
281#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk21136db2003-07-16 21:53:01 +0000282
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
284#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
285# define CONFIG_SYS_RAMBOOT 1
wdenk21136db2003-07-16 21:53:01 +0000286#endif
287
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
289#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
290#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk21136db2003-07-16 21:53:01 +0000291
292/*
293 * Ethernet configuration
294 */
wdenkbe9c1cb2004-02-24 02:00:03 +0000295#define CONFIG_MPC5xxx_FEC 1
wdenk3902d702004-04-15 18:22:41 +0000296/*
wdenka09491a2004-04-08 22:31:29 +0000297 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
298 */
299/* #define CONFIG_FEC_10MBIT 1 */
wdenk1ebf41e2004-01-02 14:00:00 +0000300#define CONFIG_PHY_ADDR 0x00
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100301#if defined(CONFIG_LITE5200B)
302#define CONFIG_FEC_MII100 1
303#endif
wdenk21136db2003-07-16 21:53:01 +0000304
305/*
306 * GPIO configuration
307 */
wdenk236d3fc2003-12-20 22:45:10 +0000308#ifdef CONFIG_MPC5200_DDR
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_GPS_PORT_CONFIG 0x90000004
wdenk236d3fc2003-12-20 22:45:10 +0000310#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_GPS_PORT_CONFIG 0x10000004
wdenk236d3fc2003-12-20 22:45:10 +0000312#endif
wdenk21136db2003-07-16 21:53:01 +0000313
314/*
315 * Miscellaneous configurable options
316 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#define CONFIG_SYS_LONGHELP /* undef to save memory */
318#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligerb1840de2007-07-08 13:46:18 -0500319#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk21136db2003-07-16 21:53:01 +0000321#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200322#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk21136db2003-07-16 21:53:01 +0000323#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200324#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
325#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
326#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk21136db2003-07-16 21:53:01 +0000327
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200328#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
329#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenk21136db2003-07-16 21:53:01 +0000330
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk21136db2003-07-16 21:53:01 +0000332
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk21136db2003-07-16 21:53:01 +0000334
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200335#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeligerb1840de2007-07-08 13:46:18 -0500336#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeligerb1840de2007-07-08 13:46:18 -0500338#endif
339
wdenk21136db2003-07-16 21:53:01 +0000340/*
341 * Various low-level settings
342 */
wdenk655a0f92003-10-30 21:49:38 +0000343#if defined(CONFIG_MPC5200)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200344#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
345#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenk655a0f92003-10-30 21:49:38 +0000346#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200347#define CONFIG_SYS_HID0_INIT 0
348#define CONFIG_SYS_HID0_FINAL 0
wdenk655a0f92003-10-30 21:49:38 +0000349#endif
wdenk21136db2003-07-16 21:53:01 +0000350
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100351#if defined(CONFIG_LITE5200B)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200352#define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE
353#define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE
354#define CONFIG_SYS_CS1_CFG 0x00047800
355#define CONFIG_SYS_CS0_START (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_SIZE)
356#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
357#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_CS0_START
358#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
359#define CONFIG_SYS_BOOTCS_CFG 0x00047800
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100360#else /* IceCube aka Lite5200 */
wdenk236d3fc2003-12-20 22:45:10 +0000361#ifdef CONFIG_MPC5200_DDR
362
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200363#define CONFIG_SYS_BOOTCS_START (CONFIG_SYS_CS1_START + CONFIG_SYS_CS1_SIZE)
364#define CONFIG_SYS_BOOTCS_SIZE 0x00800000
365#define CONFIG_SYS_BOOTCS_CFG 0x00047801
366#define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE
367#define CONFIG_SYS_CS1_SIZE 0x00800000
368#define CONFIG_SYS_CS1_CFG 0x00047800
wdenk236d3fc2003-12-20 22:45:10 +0000369
370#else /* !CONFIG_MPC5200_DDR */
371
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200372#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
373#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
374#define CONFIG_SYS_BOOTCS_CFG 0x00047801
375#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
376#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
wdenk21136db2003-07-16 21:53:01 +0000377
wdenk236d3fc2003-12-20 22:45:10 +0000378#endif /* CONFIG_MPC5200_DDR */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100379#endif /*CONFIG_LITE5200B */
wdenk236d3fc2003-12-20 22:45:10 +0000380
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200381#define CONFIG_SYS_CS_BURST 0x00000000
382#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenk21136db2003-07-16 21:53:01 +0000383
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200384#define CONFIG_SYS_RESET_ADDRESS 0xff000000
wdenk21136db2003-07-16 21:53:01 +0000385
wdenk6ea1cf02004-02-27 08:20:54 +0000386/*-----------------------------------------------------------------------
wdenkacd9b102004-03-14 00:59:59 +0000387 * USB stuff
388 *-----------------------------------------------------------------------
389 */
wdenk369d43d2004-03-14 14:09:05 +0000390#define CONFIG_USB_CLOCK 0x0001BBBB
391#define CONFIG_USB_CONFIG 0x00001000
wdenkacd9b102004-03-14 00:59:59 +0000392
393/*-----------------------------------------------------------------------
wdenk6ea1cf02004-02-27 08:20:54 +0000394 * IDE/ATA stuff Supports IDE harddisk
395 *-----------------------------------------------------------------------
396 */
397
398#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
399
400#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
401#undef CONFIG_IDE_LED /* LED for ide not supported */
402
403#define CONFIG_IDE_RESET /* reset for ide supported */
404#define CONFIG_IDE_PREINIT
405
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200406#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
407#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
wdenk6ea1cf02004-02-27 08:20:54 +0000408
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200409#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk6ea1cf02004-02-27 08:20:54 +0000410
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200411#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
wdenk6ea1cf02004-02-27 08:20:54 +0000412
413/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200414#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
wdenk6ea1cf02004-02-27 08:20:54 +0000415
416/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200417#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
wdenk6ea1cf02004-02-27 08:20:54 +0000418
419/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200420#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
wdenk6ea1cf02004-02-27 08:20:54 +0000421
422/* Interval between registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200423#define CONFIG_SYS_ATA_STRIDE 4
wdenk6ea1cf02004-02-27 08:20:54 +0000424
wdenke2d6d742004-09-28 20:34:50 +0000425#define CONFIG_ATAPI 1
426
wdenk21136db2003-07-16 21:53:01 +0000427#endif /* __CONFIG_H */