Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 2 | /* |
Jerry Huang | ed41367 | 2011-01-06 23:42:19 -0600 | [diff] [blame] | 3 | * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc |
Yangbo Lu | e087cd6 | 2021-06-03 10:51:17 +0800 | [diff] [blame] | 4 | * Copyright 2019-2021 NXP |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 5 | * Andy Fleming |
| 6 | * |
| 7 | * Based vaguely on the pxa mmc code: |
| 8 | * (C) Copyright 2003 |
| 9 | * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 10 | */ |
| 11 | |
| 12 | #include <config.h> |
| 13 | #include <common.h> |
| 14 | #include <command.h> |
Simon Glass | 6333448 | 2019-11-14 12:57:39 -0700 | [diff] [blame] | 15 | #include <cpu_func.h> |
Jaehoon Chung | 7825d20 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 16 | #include <errno.h> |
Anton Vorontsov | f751a3c | 2009-06-10 00:25:29 +0400 | [diff] [blame] | 17 | #include <hwconfig.h> |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 18 | #include <mmc.h> |
| 19 | #include <part.h> |
| 20 | #include <malloc.h> |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 21 | #include <fsl_esdhc.h> |
Anton Vorontsov | f751a3c | 2009-06-10 00:25:29 +0400 | [diff] [blame] | 22 | #include <fdt_support.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 23 | #include <asm/cache.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 24 | #include <asm/global_data.h> |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 25 | #include <asm/io.h> |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 26 | #include <dm.h> |
Simon Glass | 9bc1564 | 2020-02-03 07:36:16 -0700 | [diff] [blame] | 27 | #include <dm/device_compat.h> |
Simon Glass | 4dcacfc | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 28 | #include <linux/bitops.h> |
Simon Glass | dbd7954 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 29 | #include <linux/delay.h> |
Stephen Carlson | 1822a97 | 2021-08-17 12:46:40 -0700 | [diff] [blame] | 30 | #include <linux/iopoll.h> |
Michael Walle | c9bba2e | 2020-09-23 12:42:48 +0200 | [diff] [blame] | 31 | #include <linux/dma-mapping.h> |
Michael Walle | 081d401 | 2020-10-12 10:07:14 +0200 | [diff] [blame] | 32 | #include <sdhci.h> |
Tom Rini | bdd47f3 | 2022-06-16 14:04:38 -0400 | [diff] [blame] | 33 | #include "../../board/freescale/common/qixis.h" |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 34 | |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 35 | DECLARE_GLOBAL_DATA_PTR; |
| 36 | |
| 37 | struct fsl_esdhc { |
Haijun.Zhang | d49eb9e | 2013-10-30 11:37:55 +0800 | [diff] [blame] | 38 | uint dsaddr; /* SDMA system address register */ |
| 39 | uint blkattr; /* Block attributes register */ |
| 40 | uint cmdarg; /* Command argument register */ |
| 41 | uint xfertyp; /* Transfer type register */ |
| 42 | uint cmdrsp0; /* Command response 0 register */ |
| 43 | uint cmdrsp1; /* Command response 1 register */ |
| 44 | uint cmdrsp2; /* Command response 2 register */ |
| 45 | uint cmdrsp3; /* Command response 3 register */ |
| 46 | uint datport; /* Buffer data port register */ |
| 47 | uint prsstat; /* Present state register */ |
| 48 | uint proctl; /* Protocol control register */ |
| 49 | uint sysctl; /* System Control Register */ |
| 50 | uint irqstat; /* Interrupt status register */ |
| 51 | uint irqstaten; /* Interrupt status enable register */ |
| 52 | uint irqsigen; /* Interrupt signal enable register */ |
| 53 | uint autoc12err; /* Auto CMD error status register */ |
| 54 | uint hostcapblt; /* Host controller capabilities register */ |
| 55 | uint wml; /* Watermark level register */ |
Yangbo Lu | 62b56b3 | 2019-06-21 11:42:29 +0800 | [diff] [blame] | 56 | char reserved1[8]; /* reserved */ |
Haijun.Zhang | d49eb9e | 2013-10-30 11:37:55 +0800 | [diff] [blame] | 57 | uint fevt; /* Force event register */ |
| 58 | uint admaes; /* ADMA error status register */ |
Michael Walle | 081d401 | 2020-10-12 10:07:14 +0200 | [diff] [blame] | 59 | uint adsaddrl; /* ADMA system address low register */ |
| 60 | uint adsaddrh; /* ADMA system address high register */ |
| 61 | char reserved2[156]; |
Haijun.Zhang | d49eb9e | 2013-10-30 11:37:55 +0800 | [diff] [blame] | 62 | uint hostver; /* Host controller version register */ |
Yangbo Lu | 62b56b3 | 2019-06-21 11:42:29 +0800 | [diff] [blame] | 63 | char reserved3[4]; /* reserved */ |
Peng Fan | b9b4236 | 2018-01-21 19:00:22 +0800 | [diff] [blame] | 64 | uint dmaerraddr; /* DMA error address register */ |
Yangbo Lu | 62b56b3 | 2019-06-21 11:42:29 +0800 | [diff] [blame] | 65 | char reserved4[4]; /* reserved */ |
Peng Fan | b9b4236 | 2018-01-21 19:00:22 +0800 | [diff] [blame] | 66 | uint dmaerrattr; /* DMA error attribute register */ |
Yangbo Lu | 62b56b3 | 2019-06-21 11:42:29 +0800 | [diff] [blame] | 67 | char reserved5[4]; /* reserved */ |
Haijun.Zhang | d49eb9e | 2013-10-30 11:37:55 +0800 | [diff] [blame] | 68 | uint hostcapblt2; /* Host controller capabilities register 2 */ |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 69 | char reserved6[8]; /* reserved */ |
| 70 | uint tbctl; /* Tuning block control register */ |
Yangbo Lu | 8f9ace1 | 2020-09-01 16:58:05 +0800 | [diff] [blame] | 71 | char reserved7[32]; /* reserved */ |
| 72 | uint sdclkctl; /* SD clock control register */ |
| 73 | uint sdtimingctl; /* SD timing control register */ |
| 74 | char reserved8[20]; /* reserved */ |
| 75 | uint dllcfg0; /* DLL config 0 register */ |
Michael Walle | 7259dc5 | 2021-03-17 15:01:37 +0100 | [diff] [blame] | 76 | uint dllcfg1; /* DLL config 1 register */ |
| 77 | char reserved9[8]; /* reserved */ |
Yangbo Lu | 8fbe95b | 2020-10-20 11:04:52 +0800 | [diff] [blame] | 78 | uint dllstat0; /* DLL status 0 register */ |
| 79 | char reserved10[664];/* reserved */ |
Yangbo Lu | 62b56b3 | 2019-06-21 11:42:29 +0800 | [diff] [blame] | 80 | uint esdhcctl; /* eSDHC control register */ |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 81 | }; |
| 82 | |
Simon Glass | fa02ca5 | 2017-07-29 11:35:21 -0600 | [diff] [blame] | 83 | struct fsl_esdhc_plat { |
| 84 | struct mmc_config cfg; |
| 85 | struct mmc mmc; |
| 86 | }; |
| 87 | |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 88 | /** |
| 89 | * struct fsl_esdhc_priv |
| 90 | * |
| 91 | * @esdhc_regs: registers of the sdhc controller |
| 92 | * @sdhc_clk: Current clk of the sdhc controller |
| 93 | * @bus_width: bus width, 1bit, 4bit or 8bit |
| 94 | * @cfg: mmc config |
| 95 | * @mmc: mmc |
| 96 | * Following is used when Driver Model is enabled for MMC |
| 97 | * @dev: pointer for the device |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 98 | * @cd_gpio: gpio for card detection |
Peng Fan | 01eb1c4 | 2016-06-15 10:53:02 +0800 | [diff] [blame] | 99 | * @wp_gpio: gpio for write protection |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 100 | */ |
| 101 | struct fsl_esdhc_priv { |
| 102 | struct fsl_esdhc *esdhc_regs; |
| 103 | unsigned int sdhc_clk; |
Yangbo Lu | 1ca7a9f | 2019-12-19 18:59:30 +0800 | [diff] [blame] | 104 | bool is_sdhc_per_clk; |
Peng Fan | c414270 | 2018-01-21 19:00:24 +0800 | [diff] [blame] | 105 | unsigned int clock; |
Yangbo Lu | 77f2632 | 2019-10-21 18:09:07 +0800 | [diff] [blame] | 106 | #if !CONFIG_IS_ENABLED(DM_MMC) |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 107 | struct mmc *mmc; |
Simon Glass | 407025d | 2017-07-29 11:35:24 -0600 | [diff] [blame] | 108 | #endif |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 109 | struct udevice *dev; |
Michael Walle | 081d401 | 2020-10-12 10:07:14 +0200 | [diff] [blame] | 110 | struct sdhci_adma_desc *adma_desc_table; |
Michael Walle | c9bba2e | 2020-09-23 12:42:48 +0200 | [diff] [blame] | 111 | dma_addr_t dma_addr; |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 112 | }; |
| 113 | |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 114 | /* Return the XFERTYP flags for a given command and data packet */ |
Kim Phillips | f9e0b60 | 2012-10-29 13:34:44 +0000 | [diff] [blame] | 115 | static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data) |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 116 | { |
| 117 | uint xfertyp = 0; |
| 118 | |
| 119 | if (data) { |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 120 | xfertyp |= XFERTYP_DPSEL; |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 121 | if (!IS_ENABLED(CONFIG_SYS_FSL_ESDHC_USE_PIO) && |
| 122 | cmd->cmdidx != MMC_CMD_SEND_TUNING_BLOCK && |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 123 | cmd->cmdidx != MMC_CMD_SEND_TUNING_BLOCK_HS200) |
| 124 | xfertyp |= XFERTYP_DMAEN; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 125 | if (data->blocks > 1) { |
| 126 | xfertyp |= XFERTYP_MSBSEL; |
| 127 | xfertyp |= XFERTYP_BCEN; |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 128 | if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_ESDHC111)) |
| 129 | xfertyp |= XFERTYP_AC12EN; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 130 | } |
| 131 | |
| 132 | if (data->flags & MMC_DATA_READ) |
| 133 | xfertyp |= XFERTYP_DTDSEL; |
| 134 | } |
| 135 | |
| 136 | if (cmd->resp_type & MMC_RSP_CRC) |
| 137 | xfertyp |= XFERTYP_CCCEN; |
| 138 | if (cmd->resp_type & MMC_RSP_OPCODE) |
| 139 | xfertyp |= XFERTYP_CICEN; |
| 140 | if (cmd->resp_type & MMC_RSP_136) |
| 141 | xfertyp |= XFERTYP_RSPTYP_136; |
| 142 | else if (cmd->resp_type & MMC_RSP_BUSY) |
| 143 | xfertyp |= XFERTYP_RSPTYP_48_BUSY; |
| 144 | else if (cmd->resp_type & MMC_RSP_PRESENT) |
| 145 | xfertyp |= XFERTYP_RSPTYP_48; |
| 146 | |
Jason Liu | bef0ff0 | 2011-03-22 01:32:31 +0000 | [diff] [blame] | 147 | if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) |
| 148 | xfertyp |= XFERTYP_CMDTYP_ABORT; |
Yangbo Lu | b73a3d6 | 2016-01-21 17:33:19 +0800 | [diff] [blame] | 149 | |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 150 | return XFERTYP_CMD(cmd->cmdidx) | xfertyp; |
| 151 | } |
| 152 | |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 153 | /* |
| 154 | * PIO Read/Write Mode reduce the performace as DMA is not used in this mode. |
| 155 | */ |
Simon Glass | 1d177d4 | 2017-07-29 11:35:17 -0600 | [diff] [blame] | 156 | static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv, |
| 157 | struct mmc_data *data) |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 158 | { |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 159 | struct fsl_esdhc *regs = priv->esdhc_regs; |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 160 | uint blocks; |
| 161 | char *buffer; |
| 162 | uint databuf; |
| 163 | uint size; |
| 164 | uint irqstat; |
Benoît Thébaudeau | 2a7b6f5 | 2017-10-29 22:08:58 +0100 | [diff] [blame] | 165 | ulong start; |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 166 | |
| 167 | if (data->flags & MMC_DATA_READ) { |
| 168 | blocks = data->blocks; |
| 169 | buffer = data->dest; |
| 170 | while (blocks) { |
Benoît Thébaudeau | 2a7b6f5 | 2017-10-29 22:08:58 +0100 | [diff] [blame] | 171 | start = get_timer(0); |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 172 | size = data->blocksize; |
| 173 | irqstat = esdhc_read32(®s->irqstat); |
Benoît Thébaudeau | 2a7b6f5 | 2017-10-29 22:08:58 +0100 | [diff] [blame] | 174 | while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BREN)) { |
| 175 | if (get_timer(start) > PIO_TIMEOUT) { |
| 176 | printf("\nData Read Failed in PIO Mode."); |
| 177 | return; |
| 178 | } |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 179 | } |
| 180 | while (size && (!(irqstat & IRQSTAT_TC))) { |
| 181 | udelay(100); /* Wait before last byte transfer complete */ |
| 182 | irqstat = esdhc_read32(®s->irqstat); |
| 183 | databuf = in_le32(®s->datport); |
| 184 | *((uint *)buffer) = databuf; |
| 185 | buffer += 4; |
| 186 | size -= 4; |
| 187 | } |
| 188 | blocks--; |
| 189 | } |
| 190 | } else { |
| 191 | blocks = data->blocks; |
Wolfgang Denk | a40545c | 2010-05-09 23:52:59 +0200 | [diff] [blame] | 192 | buffer = (char *)data->src; |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 193 | while (blocks) { |
Benoît Thébaudeau | 2a7b6f5 | 2017-10-29 22:08:58 +0100 | [diff] [blame] | 194 | start = get_timer(0); |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 195 | size = data->blocksize; |
| 196 | irqstat = esdhc_read32(®s->irqstat); |
Benoît Thébaudeau | 2a7b6f5 | 2017-10-29 22:08:58 +0100 | [diff] [blame] | 197 | while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BWEN)) { |
| 198 | if (get_timer(start) > PIO_TIMEOUT) { |
| 199 | printf("\nData Write Failed in PIO Mode."); |
| 200 | return; |
| 201 | } |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 202 | } |
| 203 | while (size && (!(irqstat & IRQSTAT_TC))) { |
| 204 | udelay(100); /* Wait before last byte transfer complete */ |
| 205 | databuf = *((uint *)buffer); |
| 206 | buffer += 4; |
| 207 | size -= 4; |
| 208 | irqstat = esdhc_read32(®s->irqstat); |
| 209 | out_le32(®s->datport, databuf); |
| 210 | } |
| 211 | blocks--; |
| 212 | } |
| 213 | } |
| 214 | } |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 215 | |
Michael Walle | bdd413f | 2020-09-23 12:42:49 +0200 | [diff] [blame] | 216 | static void esdhc_setup_watermark_level(struct fsl_esdhc_priv *priv, |
| 217 | struct mmc_data *data) |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 218 | { |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 219 | struct fsl_esdhc *regs = priv->esdhc_regs; |
Michael Walle | bdd413f | 2020-09-23 12:42:49 +0200 | [diff] [blame] | 220 | uint wml_value = data->blocksize / 4; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 221 | |
| 222 | if (data->flags & MMC_DATA_READ) { |
Priyanka Jain | 0244963 | 2011-02-09 09:24:10 +0530 | [diff] [blame] | 223 | if (wml_value > WML_RD_WML_MAX) |
| 224 | wml_value = WML_RD_WML_MAX_VAL; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 225 | |
Roy Zang | e5853af | 2010-02-09 18:23:33 +0800 | [diff] [blame] | 226 | esdhc_clrsetbits32(®s->wml, WML_RD_WML_MASK, wml_value); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 227 | } else { |
Priyanka Jain | 0244963 | 2011-02-09 09:24:10 +0530 | [diff] [blame] | 228 | if (wml_value > WML_WR_WML_MAX) |
| 229 | wml_value = WML_WR_WML_MAX_VAL; |
Yangbo Lu | f3bcc83 | 2019-10-31 18:54:25 +0800 | [diff] [blame] | 230 | |
Roy Zang | e5853af | 2010-02-09 18:23:33 +0800 | [diff] [blame] | 231 | esdhc_clrsetbits32(®s->wml, WML_WR_WML_MASK, |
Michael Walle | bdd413f | 2020-09-23 12:42:49 +0200 | [diff] [blame] | 232 | wml_value << 16); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 233 | } |
Michael Walle | bdd413f | 2020-09-23 12:42:49 +0200 | [diff] [blame] | 234 | } |
Michael Walle | bdd413f | 2020-09-23 12:42:49 +0200 | [diff] [blame] | 235 | |
| 236 | static void esdhc_setup_dma(struct fsl_esdhc_priv *priv, struct mmc_data *data) |
| 237 | { |
| 238 | uint trans_bytes = data->blocksize * data->blocks; |
| 239 | struct fsl_esdhc *regs = priv->esdhc_regs; |
Michael Walle | 081d401 | 2020-10-12 10:07:14 +0200 | [diff] [blame] | 240 | phys_addr_t adma_addr; |
Michael Walle | bdd413f | 2020-09-23 12:42:49 +0200 | [diff] [blame] | 241 | void *buf; |
| 242 | |
| 243 | if (data->flags & MMC_DATA_WRITE) |
| 244 | buf = (void *)data->src; |
| 245 | else |
| 246 | buf = data->dest; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 247 | |
Michael Walle | bdd413f | 2020-09-23 12:42:49 +0200 | [diff] [blame] | 248 | priv->dma_addr = dma_map_single(buf, trans_bytes, |
| 249 | mmc_get_dma_dir(data)); |
Michael Walle | 081d401 | 2020-10-12 10:07:14 +0200 | [diff] [blame] | 250 | |
| 251 | if (IS_ENABLED(CONFIG_FSL_ESDHC_SUPPORT_ADMA2) && |
| 252 | priv->adma_desc_table) { |
| 253 | debug("Using ADMA2\n"); |
| 254 | /* prefer ADMA2 if it is available */ |
| 255 | sdhci_prepare_adma_table(priv->adma_desc_table, data, |
| 256 | priv->dma_addr); |
| 257 | |
| 258 | adma_addr = virt_to_phys(priv->adma_desc_table); |
| 259 | esdhc_write32(®s->adsaddrl, lower_32_bits(adma_addr)); |
| 260 | if (IS_ENABLED(CONFIG_DMA_ADDR_T_64BIT)) |
| 261 | esdhc_write32(®s->adsaddrh, upper_32_bits(adma_addr)); |
| 262 | esdhc_clrsetbits32(®s->proctl, PROCTL_DMAS_MASK, |
| 263 | PROCTL_DMAS_ADMA2); |
| 264 | } else { |
| 265 | debug("Using SDMA\n"); |
| 266 | if (upper_32_bits(priv->dma_addr)) |
| 267 | printf("Cannot use 64 bit addresses with SDMA\n"); |
| 268 | esdhc_write32(®s->dsaddr, lower_32_bits(priv->dma_addr)); |
| 269 | esdhc_clrsetbits32(®s->proctl, PROCTL_DMAS_MASK, |
| 270 | PROCTL_DMAS_SDMA); |
| 271 | } |
| 272 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 273 | esdhc_write32(®s->blkattr, data->blocks << 16 | data->blocksize); |
Michael Walle | bdd413f | 2020-09-23 12:42:49 +0200 | [diff] [blame] | 274 | } |
| 275 | |
| 276 | static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc, |
| 277 | struct mmc_data *data) |
| 278 | { |
| 279 | int timeout; |
| 280 | bool is_write = data->flags & MMC_DATA_WRITE; |
| 281 | struct fsl_esdhc *regs = priv->esdhc_regs; |
| 282 | |
| 283 | if (is_write && !(esdhc_read32(®s->prsstat) & PRSSTAT_WPSPL)) { |
| 284 | printf("Can not write to locked SD card.\n"); |
| 285 | return -EINVAL; |
| 286 | } |
| 287 | |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 288 | if (IS_ENABLED(CONFIG_SYS_FSL_ESDHC_USE_PIO)) |
| 289 | esdhc_setup_watermark_level(priv, data); |
| 290 | else |
| 291 | esdhc_setup_dma(priv, data); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 292 | |
| 293 | /* Calculate the timeout period for data transactions */ |
Priyanka Jain | c51b40d | 2011-03-03 09:18:56 +0530 | [diff] [blame] | 294 | /* |
| 295 | * 1)Timeout period = (2^(timeout+13)) SD Clock cycles |
| 296 | * 2)Timeout period should be minimum 0.250sec as per SD Card spec |
| 297 | * So, Number of SD Clock cycles for 0.25sec should be minimum |
| 298 | * (SD Clock/sec * 0.25 sec) SD Clock cycles |
Andrew Gabbasov | d5b4866 | 2014-03-24 02:40:41 -0500 | [diff] [blame] | 299 | * = (mmc->clock * 1/4) SD Clock cycles |
Priyanka Jain | c51b40d | 2011-03-03 09:18:56 +0530 | [diff] [blame] | 300 | * As 1) >= 2) |
Andrew Gabbasov | d5b4866 | 2014-03-24 02:40:41 -0500 | [diff] [blame] | 301 | * => (2^(timeout+13)) >= mmc->clock * 1/4 |
Priyanka Jain | c51b40d | 2011-03-03 09:18:56 +0530 | [diff] [blame] | 302 | * Taking log2 both the sides |
Andrew Gabbasov | d5b4866 | 2014-03-24 02:40:41 -0500 | [diff] [blame] | 303 | * => timeout + 13 >= log2(mmc->clock/4) |
Priyanka Jain | c51b40d | 2011-03-03 09:18:56 +0530 | [diff] [blame] | 304 | * Rounding up to next power of 2 |
Andrew Gabbasov | d5b4866 | 2014-03-24 02:40:41 -0500 | [diff] [blame] | 305 | * => timeout + 13 = log2(mmc->clock/4) + 1 |
| 306 | * => timeout + 13 = fls(mmc->clock/4) |
Yangbo Lu | 9d7f321 | 2015-12-30 14:19:30 +0800 | [diff] [blame] | 307 | * |
| 308 | * However, the MMC spec "It is strongly recommended for hosts to |
| 309 | * implement more than 500ms timeout value even if the card |
| 310 | * indicates the 250ms maximum busy length." Even the previous |
| 311 | * value of 300ms is known to be insufficient for some cards. |
| 312 | * So, we use |
| 313 | * => timeout + 13 = fls(mmc->clock/2) |
Priyanka Jain | c51b40d | 2011-03-03 09:18:56 +0530 | [diff] [blame] | 314 | */ |
Yangbo Lu | 9d7f321 | 2015-12-30 14:19:30 +0800 | [diff] [blame] | 315 | timeout = fls(mmc->clock/2); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 316 | timeout -= 13; |
| 317 | |
| 318 | if (timeout > 14) |
| 319 | timeout = 14; |
| 320 | |
| 321 | if (timeout < 0) |
| 322 | timeout = 0; |
| 323 | |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 324 | if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_ESDHC_A001) && |
| 325 | (timeout == 4 || timeout == 8 || timeout == 12)) |
Kumar Gala | 9a878d5 | 2011-01-29 15:36:10 -0600 | [diff] [blame] | 326 | timeout++; |
Kumar Gala | 9a878d5 | 2011-01-29 15:36:10 -0600 | [diff] [blame] | 327 | |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 328 | if (IS_ENABLED(ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE)) |
| 329 | timeout = 0xE; |
| 330 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 331 | esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 332 | |
| 333 | return 0; |
| 334 | } |
| 335 | |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 336 | /* |
| 337 | * Sends a command out on the bus. Takes the mmc pointer, |
| 338 | * a command pointer, and an optional data pointer. |
| 339 | */ |
Simon Glass | 6aa55dc | 2017-07-29 11:35:18 -0600 | [diff] [blame] | 340 | static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc, |
| 341 | struct mmc_cmd *cmd, struct mmc_data *data) |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 342 | { |
Andrew Gabbasov | a04a6e0 | 2014-03-24 02:41:06 -0500 | [diff] [blame] | 343 | int err = 0; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 344 | uint xfertyp; |
| 345 | uint irqstat; |
Peng Fan | c414270 | 2018-01-21 19:00:24 +0800 | [diff] [blame] | 346 | u32 flags = IRQSTAT_CC | IRQSTAT_CTOE; |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 347 | struct fsl_esdhc *regs = priv->esdhc_regs; |
Fabio Estevam | 7300ef5 | 2018-11-19 10:31:53 -0200 | [diff] [blame] | 348 | unsigned long start; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 349 | |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 350 | if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_ESDHC111) && |
| 351 | cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) |
Jerry Huang | ed41367 | 2011-01-06 23:42:19 -0600 | [diff] [blame] | 352 | return 0; |
Jerry Huang | ed41367 | 2011-01-06 23:42:19 -0600 | [diff] [blame] | 353 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 354 | esdhc_write32(®s->irqstat, -1); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 355 | |
| 356 | sync(); |
| 357 | |
| 358 | /* Wait for the bus to be idle */ |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 359 | while ((esdhc_read32(®s->prsstat) & PRSSTAT_CICHB) || |
| 360 | (esdhc_read32(®s->prsstat) & PRSSTAT_CIDHB)) |
| 361 | ; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 362 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 363 | while (esdhc_read32(®s->prsstat) & PRSSTAT_DLA) |
| 364 | ; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 365 | |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 366 | /* Set up for a data transfer if we have one */ |
| 367 | if (data) { |
Simon Glass | 1d177d4 | 2017-07-29 11:35:17 -0600 | [diff] [blame] | 368 | err = esdhc_setup_data(priv, mmc, data); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 369 | if(err) |
| 370 | return err; |
| 371 | } |
| 372 | |
| 373 | /* Figure out the transfer arguments */ |
| 374 | xfertyp = esdhc_xfertyp(cmd, data); |
| 375 | |
Andrew Gabbasov | 4816b7a | 2013-06-11 10:34:22 -0500 | [diff] [blame] | 376 | /* Mask all irqs */ |
| 377 | esdhc_write32(®s->irqsigen, 0); |
| 378 | |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 379 | /* Send the command */ |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 380 | esdhc_write32(®s->cmdarg, cmd->cmdarg); |
| 381 | esdhc_write32(®s->xfertyp, xfertyp); |
Dirk Behme | d8552d6 | 2012-03-26 03:13:05 +0000 | [diff] [blame] | 382 | |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 383 | if (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK || |
| 384 | cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) |
| 385 | flags = IRQSTAT_BRR; |
| 386 | |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 387 | /* Wait for the command to complete */ |
Fabio Estevam | 7300ef5 | 2018-11-19 10:31:53 -0200 | [diff] [blame] | 388 | start = get_timer(0); |
| 389 | while (!(esdhc_read32(®s->irqstat) & flags)) { |
| 390 | if (get_timer(start) > 1000) { |
| 391 | err = -ETIMEDOUT; |
| 392 | goto out; |
| 393 | } |
| 394 | } |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 395 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 396 | irqstat = esdhc_read32(®s->irqstat); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 397 | |
Andrew Gabbasov | a04a6e0 | 2014-03-24 02:41:06 -0500 | [diff] [blame] | 398 | if (irqstat & CMD_ERR) { |
Jaehoon Chung | 7825d20 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 399 | err = -ECOMM; |
Andrew Gabbasov | a04a6e0 | 2014-03-24 02:41:06 -0500 | [diff] [blame] | 400 | goto out; |
Dirk Behme | d8552d6 | 2012-03-26 03:13:05 +0000 | [diff] [blame] | 401 | } |
| 402 | |
Andrew Gabbasov | a04a6e0 | 2014-03-24 02:41:06 -0500 | [diff] [blame] | 403 | if (irqstat & IRQSTAT_CTOE) { |
Jaehoon Chung | 7825d20 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 404 | err = -ETIMEDOUT; |
Andrew Gabbasov | a04a6e0 | 2014-03-24 02:41:06 -0500 | [diff] [blame] | 405 | goto out; |
| 406 | } |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 407 | |
Dirk Behme | d8552d6 | 2012-03-26 03:13:05 +0000 | [diff] [blame] | 408 | /* Workaround for ESDHC errata ENGcm03648 */ |
| 409 | if (!data && (cmd->resp_type & MMC_RSP_BUSY)) { |
Yangbo Lu | 3ffa851 | 2015-04-15 10:13:12 +0800 | [diff] [blame] | 410 | int timeout = 6000; |
Dirk Behme | d8552d6 | 2012-03-26 03:13:05 +0000 | [diff] [blame] | 411 | |
Yangbo Lu | 3ffa851 | 2015-04-15 10:13:12 +0800 | [diff] [blame] | 412 | /* Poll on DATA0 line for cmd with busy signal for 600 ms */ |
Dirk Behme | d8552d6 | 2012-03-26 03:13:05 +0000 | [diff] [blame] | 413 | while (timeout > 0 && !(esdhc_read32(®s->prsstat) & |
| 414 | PRSSTAT_DAT0)) { |
| 415 | udelay(100); |
| 416 | timeout--; |
| 417 | } |
| 418 | |
| 419 | if (timeout <= 0) { |
| 420 | printf("Timeout waiting for DAT0 to go high!\n"); |
Jaehoon Chung | 7825d20 | 2016-07-19 16:33:36 +0900 | [diff] [blame] | 421 | err = -ETIMEDOUT; |
Andrew Gabbasov | a04a6e0 | 2014-03-24 02:41:06 -0500 | [diff] [blame] | 422 | goto out; |
Dirk Behme | d8552d6 | 2012-03-26 03:13:05 +0000 | [diff] [blame] | 423 | } |
| 424 | } |
| 425 | |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 426 | /* Copy the response to the response buffer */ |
| 427 | if (cmd->resp_type & MMC_RSP_136) { |
| 428 | u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0; |
| 429 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 430 | cmdrsp3 = esdhc_read32(®s->cmdrsp3); |
| 431 | cmdrsp2 = esdhc_read32(®s->cmdrsp2); |
| 432 | cmdrsp1 = esdhc_read32(®s->cmdrsp1); |
| 433 | cmdrsp0 = esdhc_read32(®s->cmdrsp0); |
Rabin Vincent | b6eed94 | 2009-04-05 13:30:56 +0530 | [diff] [blame] | 434 | cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24); |
| 435 | cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24); |
| 436 | cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24); |
| 437 | cmd->response[3] = (cmdrsp0 << 8); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 438 | } else |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 439 | cmd->response[0] = esdhc_read32(®s->cmdrsp0); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 440 | |
| 441 | /* Wait until all of the blocks are transferred */ |
| 442 | if (data) { |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 443 | if (IS_ENABLED(CONFIG_SYS_FSL_ESDHC_USE_PIO)) { |
| 444 | esdhc_pio_read_write(priv, data); |
| 445 | } else { |
| 446 | flags = DATA_COMPLETE; |
| 447 | if (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK || |
| 448 | cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) |
| 449 | flags = IRQSTAT_BRR; |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 450 | |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 451 | do { |
| 452 | irqstat = esdhc_read32(®s->irqstat); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 453 | |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 454 | if (irqstat & IRQSTAT_DTOE) { |
| 455 | err = -ETIMEDOUT; |
| 456 | goto out; |
| 457 | } |
Frans Meulenbroeks | 010ba98 | 2010-07-31 04:45:18 +0000 | [diff] [blame] | 458 | |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 459 | if (irqstat & DATA_ERR) { |
| 460 | err = -ECOMM; |
| 461 | goto out; |
| 462 | } |
| 463 | } while ((irqstat & flags) != flags); |
Ye.Li | 33a56b1 | 2014-02-20 18:00:57 +0800 | [diff] [blame] | 464 | |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 465 | /* |
| 466 | * Need invalidate the dcache here again to avoid any |
| 467 | * cache-fill during the DMA operations such as the |
| 468 | * speculative pre-fetching etc. |
| 469 | */ |
| 470 | dma_unmap_single(priv->dma_addr, |
| 471 | data->blocks * data->blocksize, |
| 472 | mmc_get_dma_dir(data)); |
| 473 | } |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 474 | } |
| 475 | |
Andrew Gabbasov | a04a6e0 | 2014-03-24 02:41:06 -0500 | [diff] [blame] | 476 | out: |
| 477 | /* Reset CMD and DATA portions on error */ |
| 478 | if (err) { |
| 479 | esdhc_write32(®s->sysctl, esdhc_read32(®s->sysctl) | |
| 480 | SYSCTL_RSTC); |
| 481 | while (esdhc_read32(®s->sysctl) & SYSCTL_RSTC) |
| 482 | ; |
| 483 | |
| 484 | if (data) { |
| 485 | esdhc_write32(®s->sysctl, |
| 486 | esdhc_read32(®s->sysctl) | |
| 487 | SYSCTL_RSTD); |
| 488 | while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTD)) |
| 489 | ; |
| 490 | } |
| 491 | } |
| 492 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 493 | esdhc_write32(®s->irqstat, -1); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 494 | |
Andrew Gabbasov | a04a6e0 | 2014-03-24 02:41:06 -0500 | [diff] [blame] | 495 | return err; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 496 | } |
| 497 | |
Simon Glass | 1d177d4 | 2017-07-29 11:35:17 -0600 | [diff] [blame] | 498 | static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock) |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 499 | { |
Benoît Thébaudeau | 22464e0 | 2018-01-16 22:44:18 +0100 | [diff] [blame] | 500 | struct fsl_esdhc *regs = priv->esdhc_regs; |
Benoît Thébaudeau | e16e922 | 2017-05-03 11:59:03 +0200 | [diff] [blame] | 501 | int div = 1; |
Benoît Thébaudeau | e16e922 | 2017-05-03 11:59:03 +0200 | [diff] [blame] | 502 | int pre_div = 2; |
Yinbo Zhu | 101d3ef | 2019-07-16 15:09:11 +0800 | [diff] [blame] | 503 | unsigned int sdhc_clk = priv->sdhc_clk; |
| 504 | u32 time_out; |
| 505 | u32 value; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 506 | uint clk; |
Pali Rohár | 7ab6500 | 2022-04-29 20:27:34 +0200 | [diff] [blame] | 507 | u32 hostver; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 508 | |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 509 | if (clock < mmc->cfg->f_min) |
| 510 | clock = mmc->cfg->f_min; |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 511 | |
Yangbo Lu | 4ee9b86 | 2019-10-21 18:09:09 +0800 | [diff] [blame] | 512 | while (sdhc_clk / (16 * pre_div) > clock && pre_div < 256) |
Lukasz Majewski | 2a52183 | 2019-05-07 17:47:28 +0200 | [diff] [blame] | 513 | pre_div *= 2; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 514 | |
Yangbo Lu | 4ee9b86 | 2019-10-21 18:09:09 +0800 | [diff] [blame] | 515 | while (sdhc_clk / (div * pre_div) > clock && div < 16) |
Lukasz Majewski | 2a52183 | 2019-05-07 17:47:28 +0200 | [diff] [blame] | 516 | div++; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 517 | |
Michael Walle | 148dc61 | 2021-03-17 15:01:36 +0100 | [diff] [blame] | 518 | if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_A011334) && |
| 519 | clock == 200000000 && mmc->selected_mode == MMC_HS_400) { |
| 520 | u32 div_ratio = pre_div * div; |
| 521 | |
| 522 | if (div_ratio <= 4) { |
| 523 | pre_div = 4; |
| 524 | div = 1; |
| 525 | } else if (div_ratio <= 8) { |
| 526 | pre_div = 4; |
| 527 | div = 2; |
| 528 | } else if (div_ratio <= 12) { |
| 529 | pre_div = 4; |
| 530 | div = 3; |
| 531 | } else { |
| 532 | printf("unsupported clock division.\n"); |
| 533 | } |
| 534 | } |
| 535 | |
Yangbo Lu | dd08eea | 2020-09-01 16:58:06 +0800 | [diff] [blame] | 536 | mmc->clock = sdhc_clk / pre_div / div; |
| 537 | priv->clock = mmc->clock; |
| 538 | |
Benoît Thébaudeau | e16e922 | 2017-05-03 11:59:03 +0200 | [diff] [blame] | 539 | pre_div >>= 1; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 540 | div -= 1; |
| 541 | |
| 542 | clk = (pre_div << 8) | (div << 4); |
| 543 | |
Kumar Gala | 09876a3 | 2010-03-18 15:51:05 -0500 | [diff] [blame] | 544 | esdhc_clrbits32(®s->sysctl, SYSCTL_CKEN); |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 545 | |
| 546 | esdhc_clrsetbits32(®s->sysctl, SYSCTL_CLOCK_MASK, clk); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 547 | |
Pali Rohár | 7ab6500 | 2022-04-29 20:27:34 +0200 | [diff] [blame] | 548 | /* Only newer eSDHC controllers set PRSSTAT_SDSTB flag */ |
| 549 | hostver = esdhc_read32(&priv->esdhc_regs->hostver); |
| 550 | if (HOSTVER_VENDOR(hostver) <= VENDOR_V_22) { |
| 551 | udelay(10000); |
| 552 | esdhc_setbits32(®s->sysctl, SYSCTL_PEREN | SYSCTL_CKEN); |
| 553 | return; |
| 554 | } |
| 555 | |
Yinbo Zhu | 101d3ef | 2019-07-16 15:09:11 +0800 | [diff] [blame] | 556 | time_out = 20; |
| 557 | value = PRSSTAT_SDSTB; |
| 558 | while (!(esdhc_read32(®s->prsstat) & value)) { |
| 559 | if (time_out == 0) { |
| 560 | printf("fsl_esdhc: Internal clock never stabilised.\n"); |
| 561 | break; |
| 562 | } |
| 563 | time_out--; |
| 564 | mdelay(1); |
| 565 | } |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 566 | |
Eric Nelson | c8e615c | 2015-12-04 12:32:48 -0700 | [diff] [blame] | 567 | esdhc_setbits32(®s->sysctl, SYSCTL_PEREN | SYSCTL_CKEN); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 568 | } |
| 569 | |
Simon Glass | 1d177d4 | 2017-07-29 11:35:17 -0600 | [diff] [blame] | 570 | static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable) |
Yangbo Lu | 163beec | 2015-04-22 13:57:40 +0800 | [diff] [blame] | 571 | { |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 572 | struct fsl_esdhc *regs = priv->esdhc_regs; |
Yangbo Lu | 163beec | 2015-04-22 13:57:40 +0800 | [diff] [blame] | 573 | u32 value; |
| 574 | u32 time_out; |
Pali Rohár | 7ab6500 | 2022-04-29 20:27:34 +0200 | [diff] [blame] | 575 | u32 hostver; |
Yangbo Lu | 163beec | 2015-04-22 13:57:40 +0800 | [diff] [blame] | 576 | |
| 577 | value = esdhc_read32(®s->sysctl); |
| 578 | |
| 579 | if (enable) |
| 580 | value |= SYSCTL_CKEN; |
| 581 | else |
| 582 | value &= ~SYSCTL_CKEN; |
| 583 | |
| 584 | esdhc_write32(®s->sysctl, value); |
| 585 | |
Pali Rohár | 7ab6500 | 2022-04-29 20:27:34 +0200 | [diff] [blame] | 586 | /* Only newer eSDHC controllers set PRSSTAT_SDSTB flag */ |
| 587 | hostver = esdhc_read32(&priv->esdhc_regs->hostver); |
| 588 | if (HOSTVER_VENDOR(hostver) <= VENDOR_V_22) { |
| 589 | udelay(10000); |
| 590 | return; |
| 591 | } |
| 592 | |
Yangbo Lu | 163beec | 2015-04-22 13:57:40 +0800 | [diff] [blame] | 593 | time_out = 20; |
| 594 | value = PRSSTAT_SDSTB; |
| 595 | while (!(esdhc_read32(®s->prsstat) & value)) { |
| 596 | if (time_out == 0) { |
| 597 | printf("fsl_esdhc: Internal clock never stabilised.\n"); |
| 598 | break; |
| 599 | } |
| 600 | time_out--; |
| 601 | mdelay(1); |
| 602 | } |
Peng Fan | c414270 | 2018-01-21 19:00:24 +0800 | [diff] [blame] | 603 | } |
Yangbo Lu | 163beec | 2015-04-22 13:57:40 +0800 | [diff] [blame] | 604 | |
Yangbo Lu | 8f9ace1 | 2020-09-01 16:58:05 +0800 | [diff] [blame] | 605 | static void esdhc_flush_async_fifo(struct fsl_esdhc_priv *priv) |
| 606 | { |
| 607 | struct fsl_esdhc *regs = priv->esdhc_regs; |
| 608 | u32 time_out; |
| 609 | |
| 610 | esdhc_setbits32(®s->esdhcctl, ESDHCCTL_FAF); |
| 611 | |
| 612 | time_out = 20; |
| 613 | while (esdhc_read32(®s->esdhcctl) & ESDHCCTL_FAF) { |
| 614 | if (time_out == 0) { |
| 615 | printf("fsl_esdhc: Flush asynchronous FIFO timeout.\n"); |
| 616 | break; |
| 617 | } |
| 618 | time_out--; |
| 619 | mdelay(1); |
| 620 | } |
| 621 | } |
| 622 | |
| 623 | static void esdhc_tuning_block_enable(struct fsl_esdhc_priv *priv, |
| 624 | bool en) |
| 625 | { |
| 626 | struct fsl_esdhc *regs = priv->esdhc_regs; |
| 627 | |
| 628 | esdhc_clock_control(priv, false); |
| 629 | esdhc_flush_async_fifo(priv); |
| 630 | if (en) |
| 631 | esdhc_setbits32(®s->tbctl, TBCTL_TB_EN); |
| 632 | else |
| 633 | esdhc_clrbits32(®s->tbctl, TBCTL_TB_EN); |
| 634 | esdhc_clock_control(priv, true); |
| 635 | } |
| 636 | |
| 637 | static void esdhc_exit_hs400(struct fsl_esdhc_priv *priv) |
| 638 | { |
| 639 | struct fsl_esdhc *regs = priv->esdhc_regs; |
| 640 | |
| 641 | esdhc_clrbits32(®s->sdtimingctl, FLW_CTL_BG); |
| 642 | esdhc_clrbits32(®s->sdclkctl, CMD_CLK_CTL); |
| 643 | |
| 644 | esdhc_clock_control(priv, false); |
| 645 | esdhc_clrbits32(®s->tbctl, HS400_MODE); |
| 646 | esdhc_clock_control(priv, true); |
| 647 | |
| 648 | esdhc_clrbits32(®s->dllcfg0, DLL_FREQ_SEL | DLL_ENABLE); |
| 649 | esdhc_clrbits32(®s->tbctl, HS400_WNDW_ADJUST); |
| 650 | |
| 651 | esdhc_tuning_block_enable(priv, false); |
| 652 | } |
| 653 | |
Yangbo Lu | 8fbe95b | 2020-10-20 11:04:52 +0800 | [diff] [blame] | 654 | static int esdhc_set_timing(struct fsl_esdhc_priv *priv, enum bus_mode mode) |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 655 | { |
| 656 | struct fsl_esdhc *regs = priv->esdhc_regs; |
Yangbo Lu | 8fbe95b | 2020-10-20 11:04:52 +0800 | [diff] [blame] | 657 | ulong start; |
| 658 | u32 val; |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 659 | |
Yangbo Lu | 8f9ace1 | 2020-09-01 16:58:05 +0800 | [diff] [blame] | 660 | /* Exit HS400 mode before setting any other mode */ |
| 661 | if (esdhc_read32(®s->tbctl) & HS400_MODE && |
| 662 | mode != MMC_HS_400) |
| 663 | esdhc_exit_hs400(priv); |
| 664 | |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 665 | esdhc_clock_control(priv, false); |
| 666 | |
| 667 | if (mode == MMC_HS_200) |
| 668 | esdhc_clrsetbits32(®s->autoc12err, UHSM_MASK, |
| 669 | UHSM_SDR104_HS200); |
Yangbo Lu | 8f9ace1 | 2020-09-01 16:58:05 +0800 | [diff] [blame] | 670 | if (mode == MMC_HS_400) { |
| 671 | esdhc_setbits32(®s->tbctl, HS400_MODE); |
| 672 | esdhc_setbits32(®s->sdclkctl, CMD_CLK_CTL); |
| 673 | esdhc_clock_control(priv, true); |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 674 | |
Yangbo Lu | 9ac60a4 | 2020-09-01 16:58:07 +0800 | [diff] [blame] | 675 | if (priv->clock == 200000000) |
| 676 | esdhc_setbits32(®s->dllcfg0, DLL_FREQ_SEL); |
| 677 | |
| 678 | esdhc_setbits32(®s->dllcfg0, DLL_ENABLE); |
Yangbo Lu | 8fbe95b | 2020-10-20 11:04:52 +0800 | [diff] [blame] | 679 | |
| 680 | esdhc_setbits32(®s->dllcfg0, DLL_RESET); |
| 681 | udelay(1); |
| 682 | esdhc_clrbits32(®s->dllcfg0, DLL_RESET); |
| 683 | |
| 684 | start = get_timer(0); |
| 685 | val = DLL_STS_SLV_LOCK; |
| 686 | while (!(esdhc_read32(®s->dllstat0) & val)) { |
| 687 | if (get_timer(start) > 1000) { |
| 688 | printf("fsl_esdhc: delay chain lock timeout\n"); |
| 689 | return -ETIMEDOUT; |
| 690 | } |
| 691 | } |
| 692 | |
Yangbo Lu | 8f9ace1 | 2020-09-01 16:58:05 +0800 | [diff] [blame] | 693 | esdhc_setbits32(®s->tbctl, HS400_WNDW_ADJUST); |
| 694 | |
| 695 | esdhc_clock_control(priv, false); |
| 696 | esdhc_flush_async_fifo(priv); |
| 697 | } |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 698 | esdhc_clock_control(priv, true); |
Yangbo Lu | 8fbe95b | 2020-10-20 11:04:52 +0800 | [diff] [blame] | 699 | return 0; |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 700 | } |
| 701 | |
Simon Glass | 6aa55dc | 2017-07-29 11:35:18 -0600 | [diff] [blame] | 702 | static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc) |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 703 | { |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 704 | struct fsl_esdhc *regs = priv->esdhc_regs; |
Yangbo Lu | 8fbe95b | 2020-10-20 11:04:52 +0800 | [diff] [blame] | 705 | int ret; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 706 | |
Yangbo Lu | 1ca7a9f | 2019-12-19 18:59:30 +0800 | [diff] [blame] | 707 | if (priv->is_sdhc_per_clk) { |
| 708 | /* Select to use peripheral clock */ |
| 709 | esdhc_clock_control(priv, false); |
| 710 | esdhc_setbits32(®s->esdhcctl, ESDHCCTL_PCS); |
| 711 | esdhc_clock_control(priv, true); |
| 712 | } |
| 713 | |
Yangbo Lu | 8f9ace1 | 2020-09-01 16:58:05 +0800 | [diff] [blame] | 714 | if (mmc->selected_mode == MMC_HS_400) |
| 715 | esdhc_tuning_block_enable(priv, true); |
| 716 | |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 717 | /* Set the clock speed */ |
Peng Fan | c414270 | 2018-01-21 19:00:24 +0800 | [diff] [blame] | 718 | if (priv->clock != mmc->clock) |
| 719 | set_sysctl(priv, mmc, mmc->clock); |
| 720 | |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 721 | /* Set timing */ |
Yangbo Lu | 8fbe95b | 2020-10-20 11:04:52 +0800 | [diff] [blame] | 722 | ret = esdhc_set_timing(priv, mmc->selected_mode); |
| 723 | if (ret) |
| 724 | return ret; |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 725 | |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 726 | /* Set the bus width */ |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 727 | esdhc_clrbits32(®s->proctl, PROCTL_DTW_4 | PROCTL_DTW_8); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 728 | |
| 729 | if (mmc->bus_width == 4) |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 730 | esdhc_setbits32(®s->proctl, PROCTL_DTW_4); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 731 | else if (mmc->bus_width == 8) |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 732 | esdhc_setbits32(®s->proctl, PROCTL_DTW_8); |
| 733 | |
Jaehoon Chung | b6cd1d3 | 2016-12-30 15:30:16 +0900 | [diff] [blame] | 734 | return 0; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 735 | } |
| 736 | |
Rasmus Villemoes | a6d1f1a | 2020-01-30 12:06:45 +0000 | [diff] [blame] | 737 | static void esdhc_enable_cache_snooping(struct fsl_esdhc *regs) |
| 738 | { |
| 739 | #ifdef CONFIG_ARCH_MPC830X |
| 740 | immap_t *immr = (immap_t *)CONFIG_SYS_IMMR; |
| 741 | sysconf83xx_t *sysconf = &immr->sysconf; |
| 742 | |
| 743 | setbits_be32(&sysconf->sdhccr, 0x02000000); |
| 744 | #else |
Pali Rohár | 6c6cec3 | 2022-04-04 18:32:13 +0200 | [diff] [blame] | 745 | esdhc_write32(®s->esdhcctl, ESDHCCTL_SNOOP); |
Rasmus Villemoes | a6d1f1a | 2020-01-30 12:06:45 +0000 | [diff] [blame] | 746 | #endif |
| 747 | } |
| 748 | |
Simon Glass | 6aa55dc | 2017-07-29 11:35:18 -0600 | [diff] [blame] | 749 | static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc) |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 750 | { |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 751 | struct fsl_esdhc *regs = priv->esdhc_regs; |
Simon Glass | 0c3ef22 | 2017-07-29 11:35:20 -0600 | [diff] [blame] | 752 | ulong start; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 753 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 754 | /* Reset the entire host controller */ |
Dirk Behme | dbe6725 | 2013-07-15 15:44:29 +0200 | [diff] [blame] | 755 | esdhc_setbits32(®s->sysctl, SYSCTL_RSTA); |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 756 | |
| 757 | /* Wait until the controller is available */ |
Simon Glass | 0c3ef22 | 2017-07-29 11:35:20 -0600 | [diff] [blame] | 758 | start = get_timer(0); |
| 759 | while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA)) { |
| 760 | if (get_timer(start) > 1000) |
| 761 | return -ETIMEDOUT; |
| 762 | } |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 763 | |
Yangbo Lu | 573859c | 2020-09-01 16:58:02 +0800 | [diff] [blame] | 764 | /* Clean TBCTL[TB_EN] which is not able to be reset by reset all */ |
| 765 | esdhc_clrbits32(®s->tbctl, TBCTL_TB_EN); |
| 766 | |
Rasmus Villemoes | a6d1f1a | 2020-01-30 12:06:45 +0000 | [diff] [blame] | 767 | esdhc_enable_cache_snooping(regs); |
P.V.Suresh | 7b1868b | 2010-12-04 10:37:23 +0530 | [diff] [blame] | 768 | |
Dirk Behme | dbe6725 | 2013-07-15 15:44:29 +0200 | [diff] [blame] | 769 | esdhc_setbits32(®s->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 770 | |
| 771 | /* Set the initial clock speed */ |
Yangbo Lu | ee2708b | 2020-10-20 11:04:51 +0800 | [diff] [blame] | 772 | set_sysctl(priv, mmc, 400000); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 773 | |
| 774 | /* Disable the BRR and BWR bits in IRQSTAT */ |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 775 | esdhc_clrbits32(®s->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 776 | |
| 777 | /* Put the PROCTL reg back to the default */ |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 778 | esdhc_write32(®s->proctl, PROCTL_INIT); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 779 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 780 | /* Set timout to the maximum value */ |
| 781 | esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 782 | |
Michael Walle | 7259dc5 | 2021-03-17 15:01:37 +0100 | [diff] [blame] | 783 | if (IS_ENABLED(CONFIG_SYS_FSL_ESDHC_UNRELIABLE_PULSE_DETECTION_WORKAROUND)) |
| 784 | esdhc_clrbits32(®s->dllcfg1, DLL_PD_PULSE_STRETCH_SEL); |
| 785 | |
Thierry Reding | 8cee4c98 | 2012-01-02 01:15:38 +0000 | [diff] [blame] | 786 | return 0; |
| 787 | } |
| 788 | |
Simon Glass | 6aa55dc | 2017-07-29 11:35:18 -0600 | [diff] [blame] | 789 | static int esdhc_getcd_common(struct fsl_esdhc_priv *priv) |
Thierry Reding | 8cee4c98 | 2012-01-02 01:15:38 +0000 | [diff] [blame] | 790 | { |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 791 | struct fsl_esdhc *regs = priv->esdhc_regs; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 792 | |
Haijun.Zhang | 05f5854 | 2014-01-10 13:52:17 +0800 | [diff] [blame] | 793 | #ifdef CONFIG_ESDHC_DETECT_QUIRK |
Tom Rini | bdd47f3 | 2022-06-16 14:04:38 -0400 | [diff] [blame] | 794 | if (qixis_esdhc_detect_quirk()) |
Haijun.Zhang | 05f5854 | 2014-01-10 13:52:17 +0800 | [diff] [blame] | 795 | return 1; |
| 796 | #endif |
Yangbo Lu | 8abc043 | 2020-05-19 11:06:43 +0800 | [diff] [blame] | 797 | if (esdhc_read32(®s->prsstat) & PRSSTAT_CINS) |
| 798 | return 1; |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 799 | |
Yangbo Lu | 8abc043 | 2020-05-19 11:06:43 +0800 | [diff] [blame] | 800 | return 0; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 801 | } |
| 802 | |
Yangbo Lu | b64dc8d | 2019-10-31 18:54:23 +0800 | [diff] [blame] | 803 | static void fsl_esdhc_get_cfg_common(struct fsl_esdhc_priv *priv, |
| 804 | struct mmc_config *cfg) |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 805 | { |
Yangbo Lu | b64dc8d | 2019-10-31 18:54:23 +0800 | [diff] [blame] | 806 | struct fsl_esdhc *regs = priv->esdhc_regs; |
Yangbo Lu | 63267b4 | 2019-10-31 18:54:21 +0800 | [diff] [blame] | 807 | u32 caps; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 808 | |
Wang Huan | c929213 | 2014-09-05 13:52:40 +0800 | [diff] [blame] | 809 | caps = esdhc_read32(®s->hostcapblt); |
Yangbo Lu | e087cd6 | 2021-06-03 10:51:17 +0800 | [diff] [blame] | 810 | |
| 811 | /* |
| 812 | * For eSDHC, power supply is through peripheral circuit. Some eSDHC |
| 813 | * versions have value 0 of the bit but that does not reflect the |
| 814 | * truth. 3.3V is common for SD/MMC, and is supported for all boards |
| 815 | * with eSDHC in current u-boot. So, make 3.3V is supported in |
| 816 | * default in code. CONFIG_FSL_ESDHC_VS33_NOT_SUPPORT can be enabled |
| 817 | * if future board does not support 3.3V. |
| 818 | */ |
| 819 | caps |= HOSTCAPBLT_VS33; |
| 820 | if (IS_ENABLED(CONFIG_FSL_ESDHC_VS33_NOT_SUPPORT)) |
| 821 | caps &= ~HOSTCAPBLT_VS33; |
| 822 | |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 823 | if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_ESDHC135)) |
| 824 | caps &= ~(HOSTCAPBLT_SRS | HOSTCAPBLT_VS18 | HOSTCAPBLT_VS30); |
Yangbo Lu | 63267b4 | 2019-10-31 18:54:21 +0800 | [diff] [blame] | 825 | if (caps & HOSTCAPBLT_VS18) |
| 826 | cfg->voltages |= MMC_VDD_165_195; |
| 827 | if (caps & HOSTCAPBLT_VS30) |
| 828 | cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31; |
| 829 | if (caps & HOSTCAPBLT_VS33) |
| 830 | cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34; |
Li Yang | d4933f2 | 2010-11-25 17:06:09 +0000 | [diff] [blame] | 831 | |
Simon Glass | fa02ca5 | 2017-07-29 11:35:21 -0600 | [diff] [blame] | 832 | cfg->name = "FSL_SDHC"; |
Abbas Raza | e6bf977 | 2013-03-25 09:13:34 +0000 | [diff] [blame] | 833 | |
Yangbo Lu | 63267b4 | 2019-10-31 18:54:21 +0800 | [diff] [blame] | 834 | if (caps & HOSTCAPBLT_HSS) |
Simon Glass | fa02ca5 | 2017-07-29 11:35:21 -0600 | [diff] [blame] | 835 | cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 836 | |
Simon Glass | fa02ca5 | 2017-07-29 11:35:21 -0600 | [diff] [blame] | 837 | cfg->f_min = 400000; |
Peng Fan | c414270 | 2018-01-21 19:00:24 +0800 | [diff] [blame] | 838 | cfg->f_max = min(priv->sdhc_clk, (u32)200000000); |
Simon Glass | fa02ca5 | 2017-07-29 11:35:21 -0600 | [diff] [blame] | 839 | cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 840 | } |
Anton Vorontsov | f751a3c | 2009-06-10 00:25:29 +0400 | [diff] [blame] | 841 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 842 | #ifdef CONFIG_OF_LIBFDT |
Yangbo Lu | d84139c | 2017-01-17 10:43:54 +0800 | [diff] [blame] | 843 | __weak int esdhc_status_fixup(void *blob, const char *compat) |
Anton Vorontsov | f751a3c | 2009-06-10 00:25:29 +0400 | [diff] [blame] | 844 | { |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 845 | if (IS_ENABLED(CONFIG_FSL_ESDHC_PIN_MUX) && !hwconfig("esdhc")) { |
Chenhui Zhao | 025eab0 | 2011-01-04 17:23:05 +0800 | [diff] [blame] | 846 | do_fixup_by_compat(blob, compat, "status", "disabled", |
Yangbo Lu | d84139c | 2017-01-17 10:43:54 +0800 | [diff] [blame] | 847 | sizeof("disabled"), 1); |
| 848 | return 1; |
Anton Vorontsov | f751a3c | 2009-06-10 00:25:29 +0400 | [diff] [blame] | 849 | } |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 850 | |
Yangbo Lu | d84139c | 2017-01-17 10:43:54 +0800 | [diff] [blame] | 851 | return 0; |
| 852 | } |
| 853 | |
Yangbo Lu | ce88402 | 2020-05-19 11:06:44 +0800 | [diff] [blame] | 854 | |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 855 | #if CONFIG_IS_ENABLED(DM_MMC) |
| 856 | static int fsl_esdhc_get_cd(struct udevice *dev); |
Yangbo Lu | ce88402 | 2020-05-19 11:06:44 +0800 | [diff] [blame] | 857 | static void esdhc_disable_for_no_card(void *blob) |
| 858 | { |
| 859 | struct udevice *dev; |
| 860 | |
| 861 | for (uclass_first_device(UCLASS_MMC, &dev); |
| 862 | dev; |
| 863 | uclass_next_device(&dev)) { |
| 864 | char esdhc_path[50]; |
| 865 | |
| 866 | if (fsl_esdhc_get_cd(dev)) |
| 867 | continue; |
| 868 | |
| 869 | snprintf(esdhc_path, sizeof(esdhc_path), "/soc/esdhc@%lx", |
| 870 | (unsigned long)dev_read_addr(dev)); |
| 871 | do_fixup_by_path(blob, esdhc_path, "status", "disabled", |
| 872 | sizeof("disabled"), 1); |
| 873 | } |
| 874 | } |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 875 | #else |
| 876 | static void esdhc_disable_for_no_card(void *blob) |
| 877 | { |
| 878 | } |
Yangbo Lu | ce88402 | 2020-05-19 11:06:44 +0800 | [diff] [blame] | 879 | #endif |
| 880 | |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 881 | void fdt_fixup_esdhc(void *blob, struct bd_info *bd) |
Yangbo Lu | d84139c | 2017-01-17 10:43:54 +0800 | [diff] [blame] | 882 | { |
| 883 | const char *compat = "fsl,esdhc"; |
| 884 | |
| 885 | if (esdhc_status_fixup(blob, compat)) |
| 886 | return; |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 887 | |
| 888 | if (IS_ENABLED(CONFIG_FSL_ESDHC_33V_IO_RELIABILITY_WORKAROUND)) |
| 889 | esdhc_disable_for_no_card(blob); |
| 890 | |
Anton Vorontsov | f751a3c | 2009-06-10 00:25:29 +0400 | [diff] [blame] | 891 | do_fixup_by_compat_u32(blob, compat, "clock-frequency", |
Simon Glass | 9e247d1 | 2012-12-13 20:49:05 +0000 | [diff] [blame] | 892 | gd->arch.sdhc_clk, 1); |
Anton Vorontsov | f751a3c | 2009-06-10 00:25:29 +0400 | [diff] [blame] | 893 | } |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 894 | #endif |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 895 | |
Yangbo Lu | 4fc9333 | 2019-10-31 18:54:26 +0800 | [diff] [blame] | 896 | #if !CONFIG_IS_ENABLED(DM_MMC) |
| 897 | static int esdhc_getcd(struct mmc *mmc) |
| 898 | { |
| 899 | struct fsl_esdhc_priv *priv = mmc->priv; |
| 900 | |
| 901 | return esdhc_getcd_common(priv); |
| 902 | } |
| 903 | |
| 904 | static int esdhc_init(struct mmc *mmc) |
| 905 | { |
| 906 | struct fsl_esdhc_priv *priv = mmc->priv; |
| 907 | |
| 908 | return esdhc_init_common(priv, mmc); |
| 909 | } |
| 910 | |
| 911 | static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, |
| 912 | struct mmc_data *data) |
| 913 | { |
| 914 | struct fsl_esdhc_priv *priv = mmc->priv; |
| 915 | |
| 916 | return esdhc_send_cmd_common(priv, mmc, cmd, data); |
| 917 | } |
| 918 | |
| 919 | static int esdhc_set_ios(struct mmc *mmc) |
| 920 | { |
| 921 | struct fsl_esdhc_priv *priv = mmc->priv; |
| 922 | |
| 923 | return esdhc_set_ios_common(priv, mmc); |
| 924 | } |
| 925 | |
| 926 | static const struct mmc_ops esdhc_ops = { |
| 927 | .getcd = esdhc_getcd, |
| 928 | .init = esdhc_init, |
| 929 | .send_cmd = esdhc_send_cmd, |
| 930 | .set_ios = esdhc_set_ios, |
| 931 | }; |
| 932 | |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 933 | int fsl_esdhc_initialize(struct bd_info *bis, struct fsl_esdhc_cfg *cfg) |
Yangbo Lu | 4fc9333 | 2019-10-31 18:54:26 +0800 | [diff] [blame] | 934 | { |
| 935 | struct fsl_esdhc_plat *plat; |
| 936 | struct fsl_esdhc_priv *priv; |
| 937 | struct mmc_config *mmc_cfg; |
| 938 | struct mmc *mmc; |
| 939 | |
| 940 | if (!cfg) |
| 941 | return -EINVAL; |
| 942 | |
| 943 | priv = calloc(sizeof(struct fsl_esdhc_priv), 1); |
| 944 | if (!priv) |
| 945 | return -ENOMEM; |
| 946 | plat = calloc(sizeof(struct fsl_esdhc_plat), 1); |
| 947 | if (!plat) { |
| 948 | free(priv); |
| 949 | return -ENOMEM; |
| 950 | } |
| 951 | |
| 952 | priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base); |
| 953 | priv->sdhc_clk = cfg->sdhc_clk; |
Yangbo Lu | 1ca7a9f | 2019-12-19 18:59:30 +0800 | [diff] [blame] | 954 | if (gd->arch.sdhc_per_clk) |
| 955 | priv->is_sdhc_per_clk = true; |
Yangbo Lu | 4fc9333 | 2019-10-31 18:54:26 +0800 | [diff] [blame] | 956 | |
| 957 | mmc_cfg = &plat->cfg; |
| 958 | |
| 959 | if (cfg->max_bus_width == 8) { |
| 960 | mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT | |
| 961 | MMC_MODE_8BIT; |
| 962 | } else if (cfg->max_bus_width == 4) { |
| 963 | mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT; |
| 964 | } else if (cfg->max_bus_width == 1) { |
| 965 | mmc_cfg->host_caps |= MMC_MODE_1BIT; |
| 966 | } else { |
Pali Rohár | 39a43b0 | 2022-05-11 20:27:12 +0200 | [diff] [blame] | 967 | mmc_cfg->host_caps |= MMC_MODE_1BIT; |
| 968 | printf("No max bus width provided. Fallback to 1-bit mode.\n"); |
Yangbo Lu | 4fc9333 | 2019-10-31 18:54:26 +0800 | [diff] [blame] | 969 | } |
| 970 | |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 971 | if (IS_ENABLED(CONFIG_ESDHC_DETECT_8_BIT_QUIRK)) |
Yangbo Lu | 4fc9333 | 2019-10-31 18:54:26 +0800 | [diff] [blame] | 972 | mmc_cfg->host_caps &= ~MMC_MODE_8BIT; |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 973 | |
Yangbo Lu | 4fc9333 | 2019-10-31 18:54:26 +0800 | [diff] [blame] | 974 | mmc_cfg->ops = &esdhc_ops; |
| 975 | |
| 976 | fsl_esdhc_get_cfg_common(priv, mmc_cfg); |
| 977 | |
| 978 | mmc = mmc_create(mmc_cfg, priv); |
| 979 | if (!mmc) |
| 980 | return -EIO; |
| 981 | |
| 982 | priv->mmc = mmc; |
| 983 | return 0; |
| 984 | } |
| 985 | |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 986 | int fsl_esdhc_mmc_init(struct bd_info *bis) |
Yangbo Lu | 4fc9333 | 2019-10-31 18:54:26 +0800 | [diff] [blame] | 987 | { |
| 988 | struct fsl_esdhc_cfg *cfg; |
| 989 | |
| 990 | cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1); |
| 991 | cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR; |
Pali Rohár | 3a672d6 | 2022-05-11 20:27:13 +0200 | [diff] [blame] | 992 | cfg->max_bus_width = CONFIG_SYS_FSL_ESDHC_DEFAULT_BUS_WIDTH; |
Yangbo Lu | 1ca7a9f | 2019-12-19 18:59:30 +0800 | [diff] [blame] | 993 | /* Prefer peripheral clock which provides higher frequency. */ |
| 994 | if (gd->arch.sdhc_per_clk) |
| 995 | cfg->sdhc_clk = gd->arch.sdhc_per_clk; |
| 996 | else |
| 997 | cfg->sdhc_clk = gd->arch.sdhc_clk; |
Yangbo Lu | 4fc9333 | 2019-10-31 18:54:26 +0800 | [diff] [blame] | 998 | return fsl_esdhc_initialize(bis, cfg); |
| 999 | } |
| 1000 | #else /* DM_MMC */ |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 1001 | static int fsl_esdhc_probe(struct udevice *dev) |
| 1002 | { |
| 1003 | struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev); |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 1004 | struct fsl_esdhc_plat *plat = dev_get_plat(dev); |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 1005 | struct fsl_esdhc_priv *priv = dev_get_priv(dev); |
Michael Walle | 081d401 | 2020-10-12 10:07:14 +0200 | [diff] [blame] | 1006 | u32 caps, hostver; |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 1007 | fdt_addr_t addr; |
Simon Glass | 407025d | 2017-07-29 11:35:24 -0600 | [diff] [blame] | 1008 | struct mmc *mmc; |
Yangbo Lu | ce88402 | 2020-05-19 11:06:44 +0800 | [diff] [blame] | 1009 | int ret; |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 1010 | |
Simon Glass | 80e9df4 | 2017-07-29 11:35:23 -0600 | [diff] [blame] | 1011 | addr = dev_read_addr(dev); |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 1012 | if (addr == FDT_ADDR_T_NONE) |
| 1013 | return -EINVAL; |
Yinbo Zhu | 583d5e9 | 2019-04-11 11:01:50 +0000 | [diff] [blame] | 1014 | #ifdef CONFIG_PPC |
| 1015 | priv->esdhc_regs = (struct fsl_esdhc *)lower_32_bits(addr); |
| 1016 | #else |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 1017 | priv->esdhc_regs = (struct fsl_esdhc *)addr; |
Yinbo Zhu | 583d5e9 | 2019-04-11 11:01:50 +0000 | [diff] [blame] | 1018 | #endif |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 1019 | priv->dev = dev; |
| 1020 | |
Michael Walle | 081d401 | 2020-10-12 10:07:14 +0200 | [diff] [blame] | 1021 | if (IS_ENABLED(CONFIG_FSL_ESDHC_SUPPORT_ADMA2)) { |
| 1022 | /* |
| 1023 | * Only newer eSDHC controllers can do ADMA2 if the ADMA flag |
| 1024 | * is set in the host capabilities register. |
| 1025 | */ |
| 1026 | caps = esdhc_read32(&priv->esdhc_regs->hostcapblt); |
| 1027 | hostver = esdhc_read32(&priv->esdhc_regs->hostver); |
| 1028 | if (caps & HOSTCAPBLT_DMAS && |
| 1029 | HOSTVER_VENDOR(hostver) > VENDOR_V_22) { |
| 1030 | priv->adma_desc_table = sdhci_adma_init(); |
| 1031 | if (!priv->adma_desc_table) |
| 1032 | debug("Could not allocate ADMA tables, falling back to SDMA\n"); |
| 1033 | } |
| 1034 | } |
| 1035 | |
Yangbo Lu | 1ca7a9f | 2019-12-19 18:59:30 +0800 | [diff] [blame] | 1036 | if (gd->arch.sdhc_per_clk) { |
| 1037 | priv->sdhc_clk = gd->arch.sdhc_per_clk; |
| 1038 | priv->is_sdhc_per_clk = true; |
| 1039 | } else { |
| 1040 | priv->sdhc_clk = gd->arch.sdhc_clk; |
| 1041 | } |
| 1042 | |
Yangbo Lu | b8626e4 | 2019-11-12 19:28:36 +0800 | [diff] [blame] | 1043 | if (priv->sdhc_clk <= 0) { |
| 1044 | dev_err(dev, "Unable to get clk for %s\n", dev->name); |
| 1045 | return -EINVAL; |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 1046 | } |
| 1047 | |
Yangbo Lu | b64dc8d | 2019-10-31 18:54:23 +0800 | [diff] [blame] | 1048 | fsl_esdhc_get_cfg_common(priv, &plat->cfg); |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 1049 | |
Yinbo Zhu | 101d3ef | 2019-07-16 15:09:11 +0800 | [diff] [blame] | 1050 | mmc_of_parse(dev, &plat->cfg); |
| 1051 | |
Simon Glass | 407025d | 2017-07-29 11:35:24 -0600 | [diff] [blame] | 1052 | mmc = &plat->mmc; |
| 1053 | mmc->cfg = &plat->cfg; |
| 1054 | mmc->dev = dev; |
Yangbo Lu | 4cc119b | 2019-05-23 11:05:46 +0800 | [diff] [blame] | 1055 | |
Simon Glass | 407025d | 2017-07-29 11:35:24 -0600 | [diff] [blame] | 1056 | upriv->mmc = mmc; |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 1057 | |
Yangbo Lu | ce88402 | 2020-05-19 11:06:44 +0800 | [diff] [blame] | 1058 | ret = esdhc_init_common(priv, mmc); |
| 1059 | if (ret) |
| 1060 | return ret; |
| 1061 | |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 1062 | if (IS_ENABLED(CONFIG_FSL_ESDHC_33V_IO_RELIABILITY_WORKAROUND) && |
| 1063 | !fsl_esdhc_get_cd(dev)) |
Yangbo Lu | ce88402 | 2020-05-19 11:06:44 +0800 | [diff] [blame] | 1064 | esdhc_setbits32(&priv->esdhc_regs->proctl, PROCTL_VOLT_SEL); |
Michael Walle | bc9e13e | 2020-10-12 10:07:13 +0200 | [diff] [blame] | 1065 | |
Yangbo Lu | ce88402 | 2020-05-19 11:06:44 +0800 | [diff] [blame] | 1066 | return 0; |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 1067 | } |
| 1068 | |
Simon Glass | 407025d | 2017-07-29 11:35:24 -0600 | [diff] [blame] | 1069 | static int fsl_esdhc_get_cd(struct udevice *dev) |
| 1070 | { |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 1071 | struct fsl_esdhc_plat *plat = dev_get_plat(dev); |
Simon Glass | 407025d | 2017-07-29 11:35:24 -0600 | [diff] [blame] | 1072 | struct fsl_esdhc_priv *priv = dev_get_priv(dev); |
| 1073 | |
Yangbo Lu | 9fed28d | 2019-10-31 18:54:24 +0800 | [diff] [blame] | 1074 | if (plat->cfg.host_caps & MMC_CAP_NONREMOVABLE) |
| 1075 | return 1; |
| 1076 | |
Simon Glass | 407025d | 2017-07-29 11:35:24 -0600 | [diff] [blame] | 1077 | return esdhc_getcd_common(priv); |
| 1078 | } |
| 1079 | |
| 1080 | static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd, |
| 1081 | struct mmc_data *data) |
| 1082 | { |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 1083 | struct fsl_esdhc_plat *plat = dev_get_plat(dev); |
Simon Glass | 407025d | 2017-07-29 11:35:24 -0600 | [diff] [blame] | 1084 | struct fsl_esdhc_priv *priv = dev_get_priv(dev); |
| 1085 | |
| 1086 | return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data); |
| 1087 | } |
| 1088 | |
| 1089 | static int fsl_esdhc_set_ios(struct udevice *dev) |
| 1090 | { |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 1091 | struct fsl_esdhc_plat *plat = dev_get_plat(dev); |
Simon Glass | 407025d | 2017-07-29 11:35:24 -0600 | [diff] [blame] | 1092 | struct fsl_esdhc_priv *priv = dev_get_priv(dev); |
| 1093 | |
| 1094 | return esdhc_set_ios_common(priv, &plat->mmc); |
| 1095 | } |
| 1096 | |
Yangbo Lu | 76c7469 | 2020-09-01 16:58:00 +0800 | [diff] [blame] | 1097 | static int fsl_esdhc_reinit(struct udevice *dev) |
| 1098 | { |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 1099 | struct fsl_esdhc_plat *plat = dev_get_plat(dev); |
Yangbo Lu | 76c7469 | 2020-09-01 16:58:00 +0800 | [diff] [blame] | 1100 | struct fsl_esdhc_priv *priv = dev_get_priv(dev); |
| 1101 | |
| 1102 | return esdhc_init_common(priv, &plat->mmc); |
| 1103 | } |
| 1104 | |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 1105 | #ifdef MMC_SUPPORTS_TUNING |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 1106 | static int fsl_esdhc_execute_tuning(struct udevice *dev, uint32_t opcode) |
| 1107 | { |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 1108 | struct fsl_esdhc_plat *plat = dev_get_plat(dev); |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 1109 | struct fsl_esdhc_priv *priv = dev_get_priv(dev); |
| 1110 | struct fsl_esdhc *regs = priv->esdhc_regs; |
Michael Walle | 148dc61 | 2021-03-17 15:01:36 +0100 | [diff] [blame] | 1111 | struct mmc *mmc = &plat->mmc; |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 1112 | u32 val, irqstaten; |
| 1113 | int i; |
| 1114 | |
Michael Walle | 148dc61 | 2021-03-17 15:01:36 +0100 | [diff] [blame] | 1115 | if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_A011334) && |
| 1116 | plat->mmc.hs400_tuning) |
| 1117 | set_sysctl(priv, mmc, mmc->clock); |
| 1118 | |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 1119 | esdhc_tuning_block_enable(priv, true); |
| 1120 | esdhc_setbits32(®s->autoc12err, EXECUTE_TUNING); |
| 1121 | |
| 1122 | irqstaten = esdhc_read32(®s->irqstaten); |
| 1123 | esdhc_write32(®s->irqstaten, IRQSTATEN_BRR); |
| 1124 | |
| 1125 | for (i = 0; i < MAX_TUNING_LOOP; i++) { |
Michael Walle | 148dc61 | 2021-03-17 15:01:36 +0100 | [diff] [blame] | 1126 | mmc_send_tuning(mmc, opcode, NULL); |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 1127 | mdelay(1); |
| 1128 | |
| 1129 | val = esdhc_read32(®s->autoc12err); |
| 1130 | if (!(val & EXECUTE_TUNING)) { |
| 1131 | if (val & SMPCLKSEL) |
| 1132 | break; |
| 1133 | } |
| 1134 | } |
| 1135 | |
| 1136 | esdhc_write32(®s->irqstaten, irqstaten); |
| 1137 | |
Yangbo Lu | 8f9ace1 | 2020-09-01 16:58:05 +0800 | [diff] [blame] | 1138 | if (i != MAX_TUNING_LOOP) { |
| 1139 | if (plat->mmc.hs400_tuning) |
| 1140 | esdhc_setbits32(®s->sdtimingctl, FLW_CTL_BG); |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 1141 | return 0; |
Yangbo Lu | 8f9ace1 | 2020-09-01 16:58:05 +0800 | [diff] [blame] | 1142 | } |
Yangbo Lu | 73da9c8 | 2020-09-01 16:58:01 +0800 | [diff] [blame] | 1143 | |
| 1144 | printf("fsl_esdhc: tuning failed!\n"); |
| 1145 | esdhc_clrbits32(®s->autoc12err, SMPCLKSEL); |
| 1146 | esdhc_clrbits32(®s->autoc12err, EXECUTE_TUNING); |
| 1147 | esdhc_tuning_block_enable(priv, false); |
| 1148 | return -ETIMEDOUT; |
| 1149 | } |
| 1150 | #endif |
| 1151 | |
Yangbo Lu | 8f9ace1 | 2020-09-01 16:58:05 +0800 | [diff] [blame] | 1152 | int fsl_esdhc_hs400_prepare_ddr(struct udevice *dev) |
| 1153 | { |
| 1154 | struct fsl_esdhc_priv *priv = dev_get_priv(dev); |
| 1155 | |
| 1156 | esdhc_tuning_block_enable(priv, false); |
| 1157 | return 0; |
| 1158 | } |
| 1159 | |
Stephen Carlson | 1822a97 | 2021-08-17 12:46:40 -0700 | [diff] [blame] | 1160 | static int fsl_esdhc_wait_dat0(struct udevice *dev, int state, |
| 1161 | int timeout_us) |
| 1162 | { |
| 1163 | int ret; |
| 1164 | u32 tmp; |
| 1165 | struct fsl_esdhc_priv *priv = dev_get_priv(dev); |
| 1166 | struct fsl_esdhc *regs = priv->esdhc_regs; |
| 1167 | |
| 1168 | ret = readx_poll_timeout(esdhc_read32, ®s->prsstat, tmp, |
| 1169 | !!(tmp & PRSSTAT_DAT0) == !!state, |
| 1170 | timeout_us); |
| 1171 | return ret; |
| 1172 | } |
| 1173 | |
Simon Glass | 407025d | 2017-07-29 11:35:24 -0600 | [diff] [blame] | 1174 | static const struct dm_mmc_ops fsl_esdhc_ops = { |
| 1175 | .get_cd = fsl_esdhc_get_cd, |
| 1176 | .send_cmd = fsl_esdhc_send_cmd, |
| 1177 | .set_ios = fsl_esdhc_set_ios, |
Yinbo Zhu | 101d3ef | 2019-07-16 15:09:11 +0800 | [diff] [blame] | 1178 | #ifdef MMC_SUPPORTS_TUNING |
| 1179 | .execute_tuning = fsl_esdhc_execute_tuning, |
| 1180 | #endif |
Yangbo Lu | 76c7469 | 2020-09-01 16:58:00 +0800 | [diff] [blame] | 1181 | .reinit = fsl_esdhc_reinit, |
Yangbo Lu | 8f9ace1 | 2020-09-01 16:58:05 +0800 | [diff] [blame] | 1182 | .hs400_prepare_ddr = fsl_esdhc_hs400_prepare_ddr, |
Stephen Carlson | 1822a97 | 2021-08-17 12:46:40 -0700 | [diff] [blame] | 1183 | .wait_dat0 = fsl_esdhc_wait_dat0, |
Simon Glass | 407025d | 2017-07-29 11:35:24 -0600 | [diff] [blame] | 1184 | }; |
Simon Glass | 407025d | 2017-07-29 11:35:24 -0600 | [diff] [blame] | 1185 | |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 1186 | static const struct udevice_id fsl_esdhc_ids[] = { |
Yangbo Lu | 2a99b60 | 2016-12-07 11:54:31 +0800 | [diff] [blame] | 1187 | { .compatible = "fsl,esdhc", }, |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 1188 | { /* sentinel */ } |
| 1189 | }; |
| 1190 | |
Simon Glass | 407025d | 2017-07-29 11:35:24 -0600 | [diff] [blame] | 1191 | static int fsl_esdhc_bind(struct udevice *dev) |
| 1192 | { |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 1193 | struct fsl_esdhc_plat *plat = dev_get_plat(dev); |
Simon Glass | 407025d | 2017-07-29 11:35:24 -0600 | [diff] [blame] | 1194 | |
| 1195 | return mmc_bind(dev, &plat->mmc, &plat->cfg); |
| 1196 | } |
Simon Glass | 407025d | 2017-07-29 11:35:24 -0600 | [diff] [blame] | 1197 | |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 1198 | U_BOOT_DRIVER(fsl_esdhc) = { |
| 1199 | .name = "fsl-esdhc-mmc", |
| 1200 | .id = UCLASS_MMC, |
| 1201 | .of_match = fsl_esdhc_ids, |
Simon Glass | 407025d | 2017-07-29 11:35:24 -0600 | [diff] [blame] | 1202 | .ops = &fsl_esdhc_ops, |
Simon Glass | 407025d | 2017-07-29 11:35:24 -0600 | [diff] [blame] | 1203 | .bind = fsl_esdhc_bind, |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 1204 | .probe = fsl_esdhc_probe, |
Simon Glass | 71fa5b4 | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 1205 | .plat_auto = sizeof(struct fsl_esdhc_plat), |
Simon Glass | 8a2b47f | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 1206 | .priv_auto = sizeof(struct fsl_esdhc_priv), |
Peng Fan | a4d36f7 | 2016-03-25 14:16:56 +0800 | [diff] [blame] | 1207 | }; |
| 1208 | #endif |