blob: 6c6d03d45003b298006e01d3a6257142b4082ea4 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andy Fleminge52ffb82008-10-30 16:47:16 -05002/*
Jerry Huanged413672011-01-06 23:42:19 -06003 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
Yangbo Lue087cd62021-06-03 10:51:17 +08004 * Copyright 2019-2021 NXP
Andy Fleminge52ffb82008-10-30 16:47:16 -05005 * Andy Fleming
6 *
7 * Based vaguely on the pxa mmc code:
8 * (C) Copyright 2003
9 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
Andy Fleminge52ffb82008-10-30 16:47:16 -050010 */
11
12#include <config.h>
13#include <common.h>
14#include <command.h>
Simon Glass63334482019-11-14 12:57:39 -070015#include <cpu_func.h>
Jaehoon Chung7825d202016-07-19 16:33:36 +090016#include <errno.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040017#include <hwconfig.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050018#include <mmc.h>
19#include <part.h>
20#include <malloc.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050021#include <fsl_esdhc.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040022#include <fdt_support.h>
Simon Glass274e0b02020-05-10 11:39:56 -060023#include <asm/cache.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060024#include <asm/global_data.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050025#include <asm/io.h>
Peng Fana4d36f72016-03-25 14:16:56 +080026#include <dm.h>
Simon Glass9bc15642020-02-03 07:36:16 -070027#include <dm/device_compat.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060028#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060029#include <linux/delay.h>
Stephen Carlson1822a972021-08-17 12:46:40 -070030#include <linux/iopoll.h>
Michael Wallec9bba2e2020-09-23 12:42:48 +020031#include <linux/dma-mapping.h>
Michael Walle081d4012020-10-12 10:07:14 +020032#include <sdhci.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050033
Andy Fleminge52ffb82008-10-30 16:47:16 -050034DECLARE_GLOBAL_DATA_PTR;
35
36struct fsl_esdhc {
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080037 uint dsaddr; /* SDMA system address register */
38 uint blkattr; /* Block attributes register */
39 uint cmdarg; /* Command argument register */
40 uint xfertyp; /* Transfer type register */
41 uint cmdrsp0; /* Command response 0 register */
42 uint cmdrsp1; /* Command response 1 register */
43 uint cmdrsp2; /* Command response 2 register */
44 uint cmdrsp3; /* Command response 3 register */
45 uint datport; /* Buffer data port register */
46 uint prsstat; /* Present state register */
47 uint proctl; /* Protocol control register */
48 uint sysctl; /* System Control Register */
49 uint irqstat; /* Interrupt status register */
50 uint irqstaten; /* Interrupt status enable register */
51 uint irqsigen; /* Interrupt signal enable register */
52 uint autoc12err; /* Auto CMD error status register */
53 uint hostcapblt; /* Host controller capabilities register */
54 uint wml; /* Watermark level register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080055 char reserved1[8]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080056 uint fevt; /* Force event register */
57 uint admaes; /* ADMA error status register */
Michael Walle081d4012020-10-12 10:07:14 +020058 uint adsaddrl; /* ADMA system address low register */
59 uint adsaddrh; /* ADMA system address high register */
60 char reserved2[156];
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080061 uint hostver; /* Host controller version register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080062 char reserved3[4]; /* reserved */
Peng Fanb9b42362018-01-21 19:00:22 +080063 uint dmaerraddr; /* DMA error address register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080064 char reserved4[4]; /* reserved */
Peng Fanb9b42362018-01-21 19:00:22 +080065 uint dmaerrattr; /* DMA error attribute register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080066 char reserved5[4]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080067 uint hostcapblt2; /* Host controller capabilities register 2 */
Yangbo Lu73da9c82020-09-01 16:58:01 +080068 char reserved6[8]; /* reserved */
69 uint tbctl; /* Tuning block control register */
Yangbo Lu8f9ace12020-09-01 16:58:05 +080070 char reserved7[32]; /* reserved */
71 uint sdclkctl; /* SD clock control register */
72 uint sdtimingctl; /* SD timing control register */
73 char reserved8[20]; /* reserved */
74 uint dllcfg0; /* DLL config 0 register */
Michael Walle7259dc52021-03-17 15:01:37 +010075 uint dllcfg1; /* DLL config 1 register */
76 char reserved9[8]; /* reserved */
Yangbo Lu8fbe95b2020-10-20 11:04:52 +080077 uint dllstat0; /* DLL status 0 register */
78 char reserved10[664];/* reserved */
Yangbo Lu62b56b32019-06-21 11:42:29 +080079 uint esdhcctl; /* eSDHC control register */
Andy Fleminge52ffb82008-10-30 16:47:16 -050080};
81
Simon Glassfa02ca52017-07-29 11:35:21 -060082struct fsl_esdhc_plat {
83 struct mmc_config cfg;
84 struct mmc mmc;
85};
86
Peng Fana4d36f72016-03-25 14:16:56 +080087/**
88 * struct fsl_esdhc_priv
89 *
90 * @esdhc_regs: registers of the sdhc controller
91 * @sdhc_clk: Current clk of the sdhc controller
92 * @bus_width: bus width, 1bit, 4bit or 8bit
93 * @cfg: mmc config
94 * @mmc: mmc
95 * Following is used when Driver Model is enabled for MMC
96 * @dev: pointer for the device
Peng Fana4d36f72016-03-25 14:16:56 +080097 * @cd_gpio: gpio for card detection
Peng Fan01eb1c42016-06-15 10:53:02 +080098 * @wp_gpio: gpio for write protection
Peng Fana4d36f72016-03-25 14:16:56 +080099 */
100struct fsl_esdhc_priv {
101 struct fsl_esdhc *esdhc_regs;
102 unsigned int sdhc_clk;
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +0800103 bool is_sdhc_per_clk;
Peng Fanc4142702018-01-21 19:00:24 +0800104 unsigned int clock;
Yangbo Lu77f26322019-10-21 18:09:07 +0800105#if !CONFIG_IS_ENABLED(DM_MMC)
Peng Fana4d36f72016-03-25 14:16:56 +0800106 struct mmc *mmc;
Simon Glass407025d2017-07-29 11:35:24 -0600107#endif
Peng Fana4d36f72016-03-25 14:16:56 +0800108 struct udevice *dev;
Michael Walle081d4012020-10-12 10:07:14 +0200109 struct sdhci_adma_desc *adma_desc_table;
Michael Wallec9bba2e2020-09-23 12:42:48 +0200110 dma_addr_t dma_addr;
Peng Fana4d36f72016-03-25 14:16:56 +0800111};
112
Andy Fleminge52ffb82008-10-30 16:47:16 -0500113/* Return the XFERTYP flags for a given command and data packet */
Kim Phillipsf9e0b602012-10-29 13:34:44 +0000114static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500115{
116 uint xfertyp = 0;
117
118 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530119 xfertyp |= XFERTYP_DPSEL;
Michael Wallebc9e13e2020-10-12 10:07:13 +0200120 if (!IS_ENABLED(CONFIG_SYS_FSL_ESDHC_USE_PIO) &&
121 cmd->cmdidx != MMC_CMD_SEND_TUNING_BLOCK &&
Yangbo Lu73da9c82020-09-01 16:58:01 +0800122 cmd->cmdidx != MMC_CMD_SEND_TUNING_BLOCK_HS200)
123 xfertyp |= XFERTYP_DMAEN;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500124 if (data->blocks > 1) {
125 xfertyp |= XFERTYP_MSBSEL;
126 xfertyp |= XFERTYP_BCEN;
Michael Wallebc9e13e2020-10-12 10:07:13 +0200127 if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_ESDHC111))
128 xfertyp |= XFERTYP_AC12EN;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500129 }
130
131 if (data->flags & MMC_DATA_READ)
132 xfertyp |= XFERTYP_DTDSEL;
133 }
134
135 if (cmd->resp_type & MMC_RSP_CRC)
136 xfertyp |= XFERTYP_CCCEN;
137 if (cmd->resp_type & MMC_RSP_OPCODE)
138 xfertyp |= XFERTYP_CICEN;
139 if (cmd->resp_type & MMC_RSP_136)
140 xfertyp |= XFERTYP_RSPTYP_136;
141 else if (cmd->resp_type & MMC_RSP_BUSY)
142 xfertyp |= XFERTYP_RSPTYP_48_BUSY;
143 else if (cmd->resp_type & MMC_RSP_PRESENT)
144 xfertyp |= XFERTYP_RSPTYP_48;
145
Jason Liubef0ff02011-03-22 01:32:31 +0000146 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
147 xfertyp |= XFERTYP_CMDTYP_ABORT;
Yangbo Lub73a3d62016-01-21 17:33:19 +0800148
Andy Fleminge52ffb82008-10-30 16:47:16 -0500149 return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
150}
151
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530152/*
153 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
154 */
Simon Glass1d177d42017-07-29 11:35:17 -0600155static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv,
156 struct mmc_data *data)
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530157{
Peng Fana4d36f72016-03-25 14:16:56 +0800158 struct fsl_esdhc *regs = priv->esdhc_regs;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530159 uint blocks;
160 char *buffer;
161 uint databuf;
162 uint size;
163 uint irqstat;
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100164 ulong start;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530165
166 if (data->flags & MMC_DATA_READ) {
167 blocks = data->blocks;
168 buffer = data->dest;
169 while (blocks) {
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100170 start = get_timer(0);
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530171 size = data->blocksize;
172 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100173 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)) {
174 if (get_timer(start) > PIO_TIMEOUT) {
175 printf("\nData Read Failed in PIO Mode.");
176 return;
177 }
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530178 }
179 while (size && (!(irqstat & IRQSTAT_TC))) {
180 udelay(100); /* Wait before last byte transfer complete */
181 irqstat = esdhc_read32(&regs->irqstat);
182 databuf = in_le32(&regs->datport);
183 *((uint *)buffer) = databuf;
184 buffer += 4;
185 size -= 4;
186 }
187 blocks--;
188 }
189 } else {
190 blocks = data->blocks;
Wolfgang Denka40545c2010-05-09 23:52:59 +0200191 buffer = (char *)data->src;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530192 while (blocks) {
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100193 start = get_timer(0);
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530194 size = data->blocksize;
195 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100196 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)) {
197 if (get_timer(start) > PIO_TIMEOUT) {
198 printf("\nData Write Failed in PIO Mode.");
199 return;
200 }
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530201 }
202 while (size && (!(irqstat & IRQSTAT_TC))) {
203 udelay(100); /* Wait before last byte transfer complete */
204 databuf = *((uint *)buffer);
205 buffer += 4;
206 size -= 4;
207 irqstat = esdhc_read32(&regs->irqstat);
208 out_le32(&regs->datport, databuf);
209 }
210 blocks--;
211 }
212 }
213}
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530214
Michael Wallebdd413f2020-09-23 12:42:49 +0200215static void esdhc_setup_watermark_level(struct fsl_esdhc_priv *priv,
216 struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500217{
Peng Fana4d36f72016-03-25 14:16:56 +0800218 struct fsl_esdhc *regs = priv->esdhc_regs;
Michael Wallebdd413f2020-09-23 12:42:49 +0200219 uint wml_value = data->blocksize / 4;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500220
221 if (data->flags & MMC_DATA_READ) {
Priyanka Jain02449632011-02-09 09:24:10 +0530222 if (wml_value > WML_RD_WML_MAX)
223 wml_value = WML_RD_WML_MAX_VAL;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500224
Roy Zange5853af2010-02-09 18:23:33 +0800225 esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500226 } else {
Priyanka Jain02449632011-02-09 09:24:10 +0530227 if (wml_value > WML_WR_WML_MAX)
228 wml_value = WML_WR_WML_MAX_VAL;
Yangbo Luf3bcc832019-10-31 18:54:25 +0800229
Roy Zange5853af2010-02-09 18:23:33 +0800230 esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
Michael Wallebdd413f2020-09-23 12:42:49 +0200231 wml_value << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500232 }
Michael Wallebdd413f2020-09-23 12:42:49 +0200233}
Michael Wallebdd413f2020-09-23 12:42:49 +0200234
235static void esdhc_setup_dma(struct fsl_esdhc_priv *priv, struct mmc_data *data)
236{
237 uint trans_bytes = data->blocksize * data->blocks;
238 struct fsl_esdhc *regs = priv->esdhc_regs;
Michael Walle081d4012020-10-12 10:07:14 +0200239 phys_addr_t adma_addr;
Michael Wallebdd413f2020-09-23 12:42:49 +0200240 void *buf;
241
242 if (data->flags & MMC_DATA_WRITE)
243 buf = (void *)data->src;
244 else
245 buf = data->dest;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500246
Michael Wallebdd413f2020-09-23 12:42:49 +0200247 priv->dma_addr = dma_map_single(buf, trans_bytes,
248 mmc_get_dma_dir(data));
Michael Walle081d4012020-10-12 10:07:14 +0200249
250 if (IS_ENABLED(CONFIG_FSL_ESDHC_SUPPORT_ADMA2) &&
251 priv->adma_desc_table) {
252 debug("Using ADMA2\n");
253 /* prefer ADMA2 if it is available */
254 sdhci_prepare_adma_table(priv->adma_desc_table, data,
255 priv->dma_addr);
256
257 adma_addr = virt_to_phys(priv->adma_desc_table);
258 esdhc_write32(&regs->adsaddrl, lower_32_bits(adma_addr));
259 if (IS_ENABLED(CONFIG_DMA_ADDR_T_64BIT))
260 esdhc_write32(&regs->adsaddrh, upper_32_bits(adma_addr));
261 esdhc_clrsetbits32(&regs->proctl, PROCTL_DMAS_MASK,
262 PROCTL_DMAS_ADMA2);
263 } else {
264 debug("Using SDMA\n");
265 if (upper_32_bits(priv->dma_addr))
266 printf("Cannot use 64 bit addresses with SDMA\n");
267 esdhc_write32(&regs->dsaddr, lower_32_bits(priv->dma_addr));
268 esdhc_clrsetbits32(&regs->proctl, PROCTL_DMAS_MASK,
269 PROCTL_DMAS_SDMA);
270 }
271
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100272 esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
Michael Wallebdd413f2020-09-23 12:42:49 +0200273}
274
275static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc,
276 struct mmc_data *data)
277{
278 int timeout;
279 bool is_write = data->flags & MMC_DATA_WRITE;
280 struct fsl_esdhc *regs = priv->esdhc_regs;
281
282 if (is_write && !(esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL)) {
283 printf("Can not write to locked SD card.\n");
284 return -EINVAL;
285 }
286
Michael Wallebc9e13e2020-10-12 10:07:13 +0200287 if (IS_ENABLED(CONFIG_SYS_FSL_ESDHC_USE_PIO))
288 esdhc_setup_watermark_level(priv, data);
289 else
290 esdhc_setup_dma(priv, data);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500291
292 /* Calculate the timeout period for data transactions */
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530293 /*
294 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
295 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
296 * So, Number of SD Clock cycles for 0.25sec should be minimum
297 * (SD Clock/sec * 0.25 sec) SD Clock cycles
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500298 * = (mmc->clock * 1/4) SD Clock cycles
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530299 * As 1) >= 2)
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500300 * => (2^(timeout+13)) >= mmc->clock * 1/4
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530301 * Taking log2 both the sides
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500302 * => timeout + 13 >= log2(mmc->clock/4)
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530303 * Rounding up to next power of 2
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500304 * => timeout + 13 = log2(mmc->clock/4) + 1
305 * => timeout + 13 = fls(mmc->clock/4)
Yangbo Lu9d7f3212015-12-30 14:19:30 +0800306 *
307 * However, the MMC spec "It is strongly recommended for hosts to
308 * implement more than 500ms timeout value even if the card
309 * indicates the 250ms maximum busy length." Even the previous
310 * value of 300ms is known to be insufficient for some cards.
311 * So, we use
312 * => timeout + 13 = fls(mmc->clock/2)
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530313 */
Yangbo Lu9d7f3212015-12-30 14:19:30 +0800314 timeout = fls(mmc->clock/2);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500315 timeout -= 13;
316
317 if (timeout > 14)
318 timeout = 14;
319
320 if (timeout < 0)
321 timeout = 0;
322
Michael Wallebc9e13e2020-10-12 10:07:13 +0200323 if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_ESDHC_A001) &&
324 (timeout == 4 || timeout == 8 || timeout == 12))
Kumar Gala9a878d52011-01-29 15:36:10 -0600325 timeout++;
Kumar Gala9a878d52011-01-29 15:36:10 -0600326
Michael Wallebc9e13e2020-10-12 10:07:13 +0200327 if (IS_ENABLED(ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE))
328 timeout = 0xE;
329
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100330 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500331
332 return 0;
333}
334
Andy Fleminge52ffb82008-10-30 16:47:16 -0500335/*
336 * Sends a command out on the bus. Takes the mmc pointer,
337 * a command pointer, and an optional data pointer.
338 */
Simon Glass6aa55dc2017-07-29 11:35:18 -0600339static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc,
340 struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500341{
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500342 int err = 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500343 uint xfertyp;
344 uint irqstat;
Peng Fanc4142702018-01-21 19:00:24 +0800345 u32 flags = IRQSTAT_CC | IRQSTAT_CTOE;
Peng Fana4d36f72016-03-25 14:16:56 +0800346 struct fsl_esdhc *regs = priv->esdhc_regs;
Fabio Estevam7300ef52018-11-19 10:31:53 -0200347 unsigned long start;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500348
Michael Wallebc9e13e2020-10-12 10:07:13 +0200349 if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_ESDHC111) &&
350 cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
Jerry Huanged413672011-01-06 23:42:19 -0600351 return 0;
Jerry Huanged413672011-01-06 23:42:19 -0600352
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100353 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500354
355 sync();
356
357 /* Wait for the bus to be idle */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100358 while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
359 (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
360 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500361
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100362 while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
363 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500364
Andy Fleminge52ffb82008-10-30 16:47:16 -0500365 /* Set up for a data transfer if we have one */
366 if (data) {
Simon Glass1d177d42017-07-29 11:35:17 -0600367 err = esdhc_setup_data(priv, mmc, data);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500368 if(err)
369 return err;
370 }
371
372 /* Figure out the transfer arguments */
373 xfertyp = esdhc_xfertyp(cmd, data);
374
Andrew Gabbasov4816b7a2013-06-11 10:34:22 -0500375 /* Mask all irqs */
376 esdhc_write32(&regs->irqsigen, 0);
377
Andy Fleminge52ffb82008-10-30 16:47:16 -0500378 /* Send the command */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100379 esdhc_write32(&regs->cmdarg, cmd->cmdarg);
380 esdhc_write32(&regs->xfertyp, xfertyp);
Dirk Behmed8552d62012-03-26 03:13:05 +0000381
Yangbo Lu73da9c82020-09-01 16:58:01 +0800382 if (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
383 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)
384 flags = IRQSTAT_BRR;
385
Andy Fleminge52ffb82008-10-30 16:47:16 -0500386 /* Wait for the command to complete */
Fabio Estevam7300ef52018-11-19 10:31:53 -0200387 start = get_timer(0);
388 while (!(esdhc_read32(&regs->irqstat) & flags)) {
389 if (get_timer(start) > 1000) {
390 err = -ETIMEDOUT;
391 goto out;
392 }
393 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500394
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100395 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500396
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500397 if (irqstat & CMD_ERR) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900398 err = -ECOMM;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500399 goto out;
Dirk Behmed8552d62012-03-26 03:13:05 +0000400 }
401
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500402 if (irqstat & IRQSTAT_CTOE) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900403 err = -ETIMEDOUT;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500404 goto out;
405 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500406
Dirk Behmed8552d62012-03-26 03:13:05 +0000407 /* Workaround for ESDHC errata ENGcm03648 */
408 if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
Yangbo Lu3ffa8512015-04-15 10:13:12 +0800409 int timeout = 6000;
Dirk Behmed8552d62012-03-26 03:13:05 +0000410
Yangbo Lu3ffa8512015-04-15 10:13:12 +0800411 /* Poll on DATA0 line for cmd with busy signal for 600 ms */
Dirk Behmed8552d62012-03-26 03:13:05 +0000412 while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
413 PRSSTAT_DAT0)) {
414 udelay(100);
415 timeout--;
416 }
417
418 if (timeout <= 0) {
419 printf("Timeout waiting for DAT0 to go high!\n");
Jaehoon Chung7825d202016-07-19 16:33:36 +0900420 err = -ETIMEDOUT;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500421 goto out;
Dirk Behmed8552d62012-03-26 03:13:05 +0000422 }
423 }
424
Andy Fleminge52ffb82008-10-30 16:47:16 -0500425 /* Copy the response to the response buffer */
426 if (cmd->resp_type & MMC_RSP_136) {
427 u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
428
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100429 cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
430 cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
431 cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
432 cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
Rabin Vincentb6eed942009-04-05 13:30:56 +0530433 cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
434 cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
435 cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
436 cmd->response[3] = (cmdrsp0 << 8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500437 } else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100438 cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500439
440 /* Wait until all of the blocks are transferred */
441 if (data) {
Michael Wallebc9e13e2020-10-12 10:07:13 +0200442 if (IS_ENABLED(CONFIG_SYS_FSL_ESDHC_USE_PIO)) {
443 esdhc_pio_read_write(priv, data);
444 } else {
445 flags = DATA_COMPLETE;
446 if (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
447 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)
448 flags = IRQSTAT_BRR;
Yangbo Lu73da9c82020-09-01 16:58:01 +0800449
Michael Wallebc9e13e2020-10-12 10:07:13 +0200450 do {
451 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500452
Michael Wallebc9e13e2020-10-12 10:07:13 +0200453 if (irqstat & IRQSTAT_DTOE) {
454 err = -ETIMEDOUT;
455 goto out;
456 }
Frans Meulenbroeks010ba982010-07-31 04:45:18 +0000457
Michael Wallebc9e13e2020-10-12 10:07:13 +0200458 if (irqstat & DATA_ERR) {
459 err = -ECOMM;
460 goto out;
461 }
462 } while ((irqstat & flags) != flags);
Ye.Li33a56b12014-02-20 18:00:57 +0800463
Michael Wallebc9e13e2020-10-12 10:07:13 +0200464 /*
465 * Need invalidate the dcache here again to avoid any
466 * cache-fill during the DMA operations such as the
467 * speculative pre-fetching etc.
468 */
469 dma_unmap_single(priv->dma_addr,
470 data->blocks * data->blocksize,
471 mmc_get_dma_dir(data));
472 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500473 }
474
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500475out:
476 /* Reset CMD and DATA portions on error */
477 if (err) {
478 esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
479 SYSCTL_RSTC);
480 while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
481 ;
482
483 if (data) {
484 esdhc_write32(&regs->sysctl,
485 esdhc_read32(&regs->sysctl) |
486 SYSCTL_RSTD);
487 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
488 ;
489 }
490 }
491
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100492 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500493
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500494 return err;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500495}
496
Simon Glass1d177d42017-07-29 11:35:17 -0600497static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500498{
Benoît Thébaudeau22464e02018-01-16 22:44:18 +0100499 struct fsl_esdhc *regs = priv->esdhc_regs;
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200500 int div = 1;
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200501 int pre_div = 2;
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800502 unsigned int sdhc_clk = priv->sdhc_clk;
503 u32 time_out;
504 u32 value;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500505 uint clk;
506
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200507 if (clock < mmc->cfg->f_min)
508 clock = mmc->cfg->f_min;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100509
Yangbo Lu4ee9b862019-10-21 18:09:09 +0800510 while (sdhc_clk / (16 * pre_div) > clock && pre_div < 256)
Lukasz Majewski2a521832019-05-07 17:47:28 +0200511 pre_div *= 2;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500512
Yangbo Lu4ee9b862019-10-21 18:09:09 +0800513 while (sdhc_clk / (div * pre_div) > clock && div < 16)
Lukasz Majewski2a521832019-05-07 17:47:28 +0200514 div++;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500515
Michael Walle148dc612021-03-17 15:01:36 +0100516 if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_A011334) &&
517 clock == 200000000 && mmc->selected_mode == MMC_HS_400) {
518 u32 div_ratio = pre_div * div;
519
520 if (div_ratio <= 4) {
521 pre_div = 4;
522 div = 1;
523 } else if (div_ratio <= 8) {
524 pre_div = 4;
525 div = 2;
526 } else if (div_ratio <= 12) {
527 pre_div = 4;
528 div = 3;
529 } else {
530 printf("unsupported clock division.\n");
531 }
532 }
533
Yangbo Ludd08eea2020-09-01 16:58:06 +0800534 mmc->clock = sdhc_clk / pre_div / div;
535 priv->clock = mmc->clock;
536
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200537 pre_div >>= 1;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500538 div -= 1;
539
540 clk = (pre_div << 8) | (div << 4);
541
Kumar Gala09876a32010-03-18 15:51:05 -0500542 esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100543
544 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500545
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800546 time_out = 20;
547 value = PRSSTAT_SDSTB;
548 while (!(esdhc_read32(&regs->prsstat) & value)) {
549 if (time_out == 0) {
550 printf("fsl_esdhc: Internal clock never stabilised.\n");
551 break;
552 }
553 time_out--;
554 mdelay(1);
555 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500556
Eric Nelsonc8e615c2015-12-04 12:32:48 -0700557 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500558}
559
Simon Glass1d177d42017-07-29 11:35:17 -0600560static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable)
Yangbo Lu163beec2015-04-22 13:57:40 +0800561{
Peng Fana4d36f72016-03-25 14:16:56 +0800562 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu163beec2015-04-22 13:57:40 +0800563 u32 value;
564 u32 time_out;
565
566 value = esdhc_read32(&regs->sysctl);
567
568 if (enable)
569 value |= SYSCTL_CKEN;
570 else
571 value &= ~SYSCTL_CKEN;
572
573 esdhc_write32(&regs->sysctl, value);
574
575 time_out = 20;
576 value = PRSSTAT_SDSTB;
577 while (!(esdhc_read32(&regs->prsstat) & value)) {
578 if (time_out == 0) {
579 printf("fsl_esdhc: Internal clock never stabilised.\n");
580 break;
581 }
582 time_out--;
583 mdelay(1);
584 }
Peng Fanc4142702018-01-21 19:00:24 +0800585}
Yangbo Lu163beec2015-04-22 13:57:40 +0800586
Yangbo Lu8f9ace12020-09-01 16:58:05 +0800587static void esdhc_flush_async_fifo(struct fsl_esdhc_priv *priv)
588{
589 struct fsl_esdhc *regs = priv->esdhc_regs;
590 u32 time_out;
591
592 esdhc_setbits32(&regs->esdhcctl, ESDHCCTL_FAF);
593
594 time_out = 20;
595 while (esdhc_read32(&regs->esdhcctl) & ESDHCCTL_FAF) {
596 if (time_out == 0) {
597 printf("fsl_esdhc: Flush asynchronous FIFO timeout.\n");
598 break;
599 }
600 time_out--;
601 mdelay(1);
602 }
603}
604
605static void esdhc_tuning_block_enable(struct fsl_esdhc_priv *priv,
606 bool en)
607{
608 struct fsl_esdhc *regs = priv->esdhc_regs;
609
610 esdhc_clock_control(priv, false);
611 esdhc_flush_async_fifo(priv);
612 if (en)
613 esdhc_setbits32(&regs->tbctl, TBCTL_TB_EN);
614 else
615 esdhc_clrbits32(&regs->tbctl, TBCTL_TB_EN);
616 esdhc_clock_control(priv, true);
617}
618
619static void esdhc_exit_hs400(struct fsl_esdhc_priv *priv)
620{
621 struct fsl_esdhc *regs = priv->esdhc_regs;
622
623 esdhc_clrbits32(&regs->sdtimingctl, FLW_CTL_BG);
624 esdhc_clrbits32(&regs->sdclkctl, CMD_CLK_CTL);
625
626 esdhc_clock_control(priv, false);
627 esdhc_clrbits32(&regs->tbctl, HS400_MODE);
628 esdhc_clock_control(priv, true);
629
630 esdhc_clrbits32(&regs->dllcfg0, DLL_FREQ_SEL | DLL_ENABLE);
631 esdhc_clrbits32(&regs->tbctl, HS400_WNDW_ADJUST);
632
633 esdhc_tuning_block_enable(priv, false);
634}
635
Yangbo Lu8fbe95b2020-10-20 11:04:52 +0800636static int esdhc_set_timing(struct fsl_esdhc_priv *priv, enum bus_mode mode)
Yangbo Lu73da9c82020-09-01 16:58:01 +0800637{
638 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu8fbe95b2020-10-20 11:04:52 +0800639 ulong start;
640 u32 val;
Yangbo Lu73da9c82020-09-01 16:58:01 +0800641
Yangbo Lu8f9ace12020-09-01 16:58:05 +0800642 /* Exit HS400 mode before setting any other mode */
643 if (esdhc_read32(&regs->tbctl) & HS400_MODE &&
644 mode != MMC_HS_400)
645 esdhc_exit_hs400(priv);
646
Yangbo Lu73da9c82020-09-01 16:58:01 +0800647 esdhc_clock_control(priv, false);
648
649 if (mode == MMC_HS_200)
650 esdhc_clrsetbits32(&regs->autoc12err, UHSM_MASK,
651 UHSM_SDR104_HS200);
Yangbo Lu8f9ace12020-09-01 16:58:05 +0800652 if (mode == MMC_HS_400) {
653 esdhc_setbits32(&regs->tbctl, HS400_MODE);
654 esdhc_setbits32(&regs->sdclkctl, CMD_CLK_CTL);
655 esdhc_clock_control(priv, true);
Yangbo Lu73da9c82020-09-01 16:58:01 +0800656
Yangbo Lu9ac60a42020-09-01 16:58:07 +0800657 if (priv->clock == 200000000)
658 esdhc_setbits32(&regs->dllcfg0, DLL_FREQ_SEL);
659
660 esdhc_setbits32(&regs->dllcfg0, DLL_ENABLE);
Yangbo Lu8fbe95b2020-10-20 11:04:52 +0800661
662 esdhc_setbits32(&regs->dllcfg0, DLL_RESET);
663 udelay(1);
664 esdhc_clrbits32(&regs->dllcfg0, DLL_RESET);
665
666 start = get_timer(0);
667 val = DLL_STS_SLV_LOCK;
668 while (!(esdhc_read32(&regs->dllstat0) & val)) {
669 if (get_timer(start) > 1000) {
670 printf("fsl_esdhc: delay chain lock timeout\n");
671 return -ETIMEDOUT;
672 }
673 }
674
Yangbo Lu8f9ace12020-09-01 16:58:05 +0800675 esdhc_setbits32(&regs->tbctl, HS400_WNDW_ADJUST);
676
677 esdhc_clock_control(priv, false);
678 esdhc_flush_async_fifo(priv);
679 }
Yangbo Lu73da9c82020-09-01 16:58:01 +0800680 esdhc_clock_control(priv, true);
Yangbo Lu8fbe95b2020-10-20 11:04:52 +0800681 return 0;
Yangbo Lu73da9c82020-09-01 16:58:01 +0800682}
683
Simon Glass6aa55dc2017-07-29 11:35:18 -0600684static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500685{
Peng Fana4d36f72016-03-25 14:16:56 +0800686 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu8fbe95b2020-10-20 11:04:52 +0800687 int ret;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500688
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +0800689 if (priv->is_sdhc_per_clk) {
690 /* Select to use peripheral clock */
691 esdhc_clock_control(priv, false);
692 esdhc_setbits32(&regs->esdhcctl, ESDHCCTL_PCS);
693 esdhc_clock_control(priv, true);
694 }
695
Yangbo Lu8f9ace12020-09-01 16:58:05 +0800696 if (mmc->selected_mode == MMC_HS_400)
697 esdhc_tuning_block_enable(priv, true);
698
Andy Fleminge52ffb82008-10-30 16:47:16 -0500699 /* Set the clock speed */
Peng Fanc4142702018-01-21 19:00:24 +0800700 if (priv->clock != mmc->clock)
701 set_sysctl(priv, mmc, mmc->clock);
702
Yangbo Lu73da9c82020-09-01 16:58:01 +0800703 /* Set timing */
Yangbo Lu8fbe95b2020-10-20 11:04:52 +0800704 ret = esdhc_set_timing(priv, mmc->selected_mode);
705 if (ret)
706 return ret;
Yangbo Lu73da9c82020-09-01 16:58:01 +0800707
Andy Fleminge52ffb82008-10-30 16:47:16 -0500708 /* Set the bus width */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100709 esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500710
711 if (mmc->bus_width == 4)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100712 esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500713 else if (mmc->bus_width == 8)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100714 esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
715
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900716 return 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500717}
718
Rasmus Villemoesa6d1f1a2020-01-30 12:06:45 +0000719static void esdhc_enable_cache_snooping(struct fsl_esdhc *regs)
720{
721#ifdef CONFIG_ARCH_MPC830X
722 immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
723 sysconf83xx_t *sysconf = &immr->sysconf;
724
725 setbits_be32(&sysconf->sdhccr, 0x02000000);
726#else
Pali Rohár6c6cec32022-04-04 18:32:13 +0200727 esdhc_write32(&regs->esdhcctl, ESDHCCTL_SNOOP);
Rasmus Villemoesa6d1f1a2020-01-30 12:06:45 +0000728#endif
729}
730
Simon Glass6aa55dc2017-07-29 11:35:18 -0600731static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500732{
Peng Fana4d36f72016-03-25 14:16:56 +0800733 struct fsl_esdhc *regs = priv->esdhc_regs;
Simon Glass0c3ef222017-07-29 11:35:20 -0600734 ulong start;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500735
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100736 /* Reset the entire host controller */
Dirk Behmedbe67252013-07-15 15:44:29 +0200737 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100738
739 /* Wait until the controller is available */
Simon Glass0c3ef222017-07-29 11:35:20 -0600740 start = get_timer(0);
741 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
742 if (get_timer(start) > 1000)
743 return -ETIMEDOUT;
744 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500745
Yangbo Lu573859c2020-09-01 16:58:02 +0800746 /* Clean TBCTL[TB_EN] which is not able to be reset by reset all */
747 esdhc_clrbits32(&regs->tbctl, TBCTL_TB_EN);
748
Rasmus Villemoesa6d1f1a2020-01-30 12:06:45 +0000749 esdhc_enable_cache_snooping(regs);
P.V.Suresh7b1868b2010-12-04 10:37:23 +0530750
Dirk Behmedbe67252013-07-15 15:44:29 +0200751 esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500752
753 /* Set the initial clock speed */
Yangbo Luee2708b2020-10-20 11:04:51 +0800754 set_sysctl(priv, mmc, 400000);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500755
756 /* Disable the BRR and BWR bits in IRQSTAT */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100757 esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500758
759 /* Put the PROCTL reg back to the default */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100760 esdhc_write32(&regs->proctl, PROCTL_INIT);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500761
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100762 /* Set timout to the maximum value */
763 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500764
Michael Walle7259dc52021-03-17 15:01:37 +0100765 if (IS_ENABLED(CONFIG_SYS_FSL_ESDHC_UNRELIABLE_PULSE_DETECTION_WORKAROUND))
766 esdhc_clrbits32(&regs->dllcfg1, DLL_PD_PULSE_STRETCH_SEL);
767
Thierry Reding8cee4c982012-01-02 01:15:38 +0000768 return 0;
769}
770
Simon Glass6aa55dc2017-07-29 11:35:18 -0600771static int esdhc_getcd_common(struct fsl_esdhc_priv *priv)
Thierry Reding8cee4c982012-01-02 01:15:38 +0000772{
Peng Fana4d36f72016-03-25 14:16:56 +0800773 struct fsl_esdhc *regs = priv->esdhc_regs;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500774
Haijun.Zhang05f58542014-01-10 13:52:17 +0800775#ifdef CONFIG_ESDHC_DETECT_QUIRK
776 if (CONFIG_ESDHC_DETECT_QUIRK)
777 return 1;
778#endif
Yangbo Lu8abc0432020-05-19 11:06:43 +0800779 if (esdhc_read32(&regs->prsstat) & PRSSTAT_CINS)
780 return 1;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100781
Yangbo Lu8abc0432020-05-19 11:06:43 +0800782 return 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500783}
784
Yangbo Lub64dc8d2019-10-31 18:54:23 +0800785static void fsl_esdhc_get_cfg_common(struct fsl_esdhc_priv *priv,
786 struct mmc_config *cfg)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500787{
Yangbo Lub64dc8d2019-10-31 18:54:23 +0800788 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu63267b42019-10-31 18:54:21 +0800789 u32 caps;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500790
Wang Huanc9292132014-09-05 13:52:40 +0800791 caps = esdhc_read32(&regs->hostcapblt);
Yangbo Lue087cd62021-06-03 10:51:17 +0800792
793 /*
794 * For eSDHC, power supply is through peripheral circuit. Some eSDHC
795 * versions have value 0 of the bit but that does not reflect the
796 * truth. 3.3V is common for SD/MMC, and is supported for all boards
797 * with eSDHC in current u-boot. So, make 3.3V is supported in
798 * default in code. CONFIG_FSL_ESDHC_VS33_NOT_SUPPORT can be enabled
799 * if future board does not support 3.3V.
800 */
801 caps |= HOSTCAPBLT_VS33;
802 if (IS_ENABLED(CONFIG_FSL_ESDHC_VS33_NOT_SUPPORT))
803 caps &= ~HOSTCAPBLT_VS33;
804
Michael Wallebc9e13e2020-10-12 10:07:13 +0200805 if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_ESDHC135))
806 caps &= ~(HOSTCAPBLT_SRS | HOSTCAPBLT_VS18 | HOSTCAPBLT_VS30);
Yangbo Lu63267b42019-10-31 18:54:21 +0800807 if (caps & HOSTCAPBLT_VS18)
808 cfg->voltages |= MMC_VDD_165_195;
809 if (caps & HOSTCAPBLT_VS30)
810 cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
811 if (caps & HOSTCAPBLT_VS33)
812 cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
Li Yangd4933f22010-11-25 17:06:09 +0000813
Simon Glassfa02ca52017-07-29 11:35:21 -0600814 cfg->name = "FSL_SDHC";
Abbas Razae6bf9772013-03-25 09:13:34 +0000815
Yangbo Lu63267b42019-10-31 18:54:21 +0800816 if (caps & HOSTCAPBLT_HSS)
Simon Glassfa02ca52017-07-29 11:35:21 -0600817 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500818
Simon Glassfa02ca52017-07-29 11:35:21 -0600819 cfg->f_min = 400000;
Peng Fanc4142702018-01-21 19:00:24 +0800820 cfg->f_max = min(priv->sdhc_clk, (u32)200000000);
Simon Glassfa02ca52017-07-29 11:35:21 -0600821 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
Peng Fana4d36f72016-03-25 14:16:56 +0800822}
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400823
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100824#ifdef CONFIG_OF_LIBFDT
Yangbo Lud84139c2017-01-17 10:43:54 +0800825__weak int esdhc_status_fixup(void *blob, const char *compat)
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400826{
Michael Wallebc9e13e2020-10-12 10:07:13 +0200827 if (IS_ENABLED(CONFIG_FSL_ESDHC_PIN_MUX) && !hwconfig("esdhc")) {
Chenhui Zhao025eab02011-01-04 17:23:05 +0800828 do_fixup_by_compat(blob, compat, "status", "disabled",
Yangbo Lud84139c2017-01-17 10:43:54 +0800829 sizeof("disabled"), 1);
830 return 1;
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400831 }
Michael Wallebc9e13e2020-10-12 10:07:13 +0200832
Yangbo Lud84139c2017-01-17 10:43:54 +0800833 return 0;
834}
835
Yangbo Luce884022020-05-19 11:06:44 +0800836
Michael Wallebc9e13e2020-10-12 10:07:13 +0200837#if CONFIG_IS_ENABLED(DM_MMC)
838static int fsl_esdhc_get_cd(struct udevice *dev);
Yangbo Luce884022020-05-19 11:06:44 +0800839static void esdhc_disable_for_no_card(void *blob)
840{
841 struct udevice *dev;
842
843 for (uclass_first_device(UCLASS_MMC, &dev);
844 dev;
845 uclass_next_device(&dev)) {
846 char esdhc_path[50];
847
848 if (fsl_esdhc_get_cd(dev))
849 continue;
850
851 snprintf(esdhc_path, sizeof(esdhc_path), "/soc/esdhc@%lx",
852 (unsigned long)dev_read_addr(dev));
853 do_fixup_by_path(blob, esdhc_path, "status", "disabled",
854 sizeof("disabled"), 1);
855 }
856}
Michael Wallebc9e13e2020-10-12 10:07:13 +0200857#else
858static void esdhc_disable_for_no_card(void *blob)
859{
860}
Yangbo Luce884022020-05-19 11:06:44 +0800861#endif
862
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900863void fdt_fixup_esdhc(void *blob, struct bd_info *bd)
Yangbo Lud84139c2017-01-17 10:43:54 +0800864{
865 const char *compat = "fsl,esdhc";
866
867 if (esdhc_status_fixup(blob, compat))
868 return;
Michael Wallebc9e13e2020-10-12 10:07:13 +0200869
870 if (IS_ENABLED(CONFIG_FSL_ESDHC_33V_IO_RELIABILITY_WORKAROUND))
871 esdhc_disable_for_no_card(blob);
872
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400873 do_fixup_by_compat_u32(blob, compat, "clock-frequency",
Simon Glass9e247d12012-12-13 20:49:05 +0000874 gd->arch.sdhc_clk, 1);
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400875}
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100876#endif
Peng Fana4d36f72016-03-25 14:16:56 +0800877
Yangbo Lu4fc93332019-10-31 18:54:26 +0800878#if !CONFIG_IS_ENABLED(DM_MMC)
879static int esdhc_getcd(struct mmc *mmc)
880{
881 struct fsl_esdhc_priv *priv = mmc->priv;
882
883 return esdhc_getcd_common(priv);
884}
885
886static int esdhc_init(struct mmc *mmc)
887{
888 struct fsl_esdhc_priv *priv = mmc->priv;
889
890 return esdhc_init_common(priv, mmc);
891}
892
893static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
894 struct mmc_data *data)
895{
896 struct fsl_esdhc_priv *priv = mmc->priv;
897
898 return esdhc_send_cmd_common(priv, mmc, cmd, data);
899}
900
901static int esdhc_set_ios(struct mmc *mmc)
902{
903 struct fsl_esdhc_priv *priv = mmc->priv;
904
905 return esdhc_set_ios_common(priv, mmc);
906}
907
908static const struct mmc_ops esdhc_ops = {
909 .getcd = esdhc_getcd,
910 .init = esdhc_init,
911 .send_cmd = esdhc_send_cmd,
912 .set_ios = esdhc_set_ios,
913};
914
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900915int fsl_esdhc_initialize(struct bd_info *bis, struct fsl_esdhc_cfg *cfg)
Yangbo Lu4fc93332019-10-31 18:54:26 +0800916{
917 struct fsl_esdhc_plat *plat;
918 struct fsl_esdhc_priv *priv;
919 struct mmc_config *mmc_cfg;
920 struct mmc *mmc;
921
922 if (!cfg)
923 return -EINVAL;
924
925 priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
926 if (!priv)
927 return -ENOMEM;
928 plat = calloc(sizeof(struct fsl_esdhc_plat), 1);
929 if (!plat) {
930 free(priv);
931 return -ENOMEM;
932 }
933
934 priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
935 priv->sdhc_clk = cfg->sdhc_clk;
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +0800936 if (gd->arch.sdhc_per_clk)
937 priv->is_sdhc_per_clk = true;
Yangbo Lu4fc93332019-10-31 18:54:26 +0800938
939 mmc_cfg = &plat->cfg;
940
941 if (cfg->max_bus_width == 8) {
942 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT |
943 MMC_MODE_8BIT;
944 } else if (cfg->max_bus_width == 4) {
945 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT;
946 } else if (cfg->max_bus_width == 1) {
947 mmc_cfg->host_caps |= MMC_MODE_1BIT;
948 } else {
Pali Rohár39a43b02022-05-11 20:27:12 +0200949 mmc_cfg->host_caps |= MMC_MODE_1BIT;
950 printf("No max bus width provided. Fallback to 1-bit mode.\n");
Yangbo Lu4fc93332019-10-31 18:54:26 +0800951 }
952
Michael Wallebc9e13e2020-10-12 10:07:13 +0200953 if (IS_ENABLED(CONFIG_ESDHC_DETECT_8_BIT_QUIRK))
Yangbo Lu4fc93332019-10-31 18:54:26 +0800954 mmc_cfg->host_caps &= ~MMC_MODE_8BIT;
Michael Wallebc9e13e2020-10-12 10:07:13 +0200955
Yangbo Lu4fc93332019-10-31 18:54:26 +0800956 mmc_cfg->ops = &esdhc_ops;
957
958 fsl_esdhc_get_cfg_common(priv, mmc_cfg);
959
960 mmc = mmc_create(mmc_cfg, priv);
961 if (!mmc)
962 return -EIO;
963
964 priv->mmc = mmc;
965 return 0;
966}
967
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900968int fsl_esdhc_mmc_init(struct bd_info *bis)
Yangbo Lu4fc93332019-10-31 18:54:26 +0800969{
970 struct fsl_esdhc_cfg *cfg;
971
972 cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
973 cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +0800974 /* Prefer peripheral clock which provides higher frequency. */
975 if (gd->arch.sdhc_per_clk)
976 cfg->sdhc_clk = gd->arch.sdhc_per_clk;
977 else
978 cfg->sdhc_clk = gd->arch.sdhc_clk;
Yangbo Lu4fc93332019-10-31 18:54:26 +0800979 return fsl_esdhc_initialize(bis, cfg);
980}
981#else /* DM_MMC */
Peng Fana4d36f72016-03-25 14:16:56 +0800982static int fsl_esdhc_probe(struct udevice *dev)
983{
984 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -0700985 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Peng Fana4d36f72016-03-25 14:16:56 +0800986 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
Michael Walle081d4012020-10-12 10:07:14 +0200987 u32 caps, hostver;
Peng Fana4d36f72016-03-25 14:16:56 +0800988 fdt_addr_t addr;
Simon Glass407025d2017-07-29 11:35:24 -0600989 struct mmc *mmc;
Yangbo Luce884022020-05-19 11:06:44 +0800990 int ret;
Peng Fana4d36f72016-03-25 14:16:56 +0800991
Simon Glass80e9df42017-07-29 11:35:23 -0600992 addr = dev_read_addr(dev);
Peng Fana4d36f72016-03-25 14:16:56 +0800993 if (addr == FDT_ADDR_T_NONE)
994 return -EINVAL;
Yinbo Zhu583d5e92019-04-11 11:01:50 +0000995#ifdef CONFIG_PPC
996 priv->esdhc_regs = (struct fsl_esdhc *)lower_32_bits(addr);
997#else
Peng Fana4d36f72016-03-25 14:16:56 +0800998 priv->esdhc_regs = (struct fsl_esdhc *)addr;
Yinbo Zhu583d5e92019-04-11 11:01:50 +0000999#endif
Peng Fana4d36f72016-03-25 14:16:56 +08001000 priv->dev = dev;
1001
Michael Walle081d4012020-10-12 10:07:14 +02001002 if (IS_ENABLED(CONFIG_FSL_ESDHC_SUPPORT_ADMA2)) {
1003 /*
1004 * Only newer eSDHC controllers can do ADMA2 if the ADMA flag
1005 * is set in the host capabilities register.
1006 */
1007 caps = esdhc_read32(&priv->esdhc_regs->hostcapblt);
1008 hostver = esdhc_read32(&priv->esdhc_regs->hostver);
1009 if (caps & HOSTCAPBLT_DMAS &&
1010 HOSTVER_VENDOR(hostver) > VENDOR_V_22) {
1011 priv->adma_desc_table = sdhci_adma_init();
1012 if (!priv->adma_desc_table)
1013 debug("Could not allocate ADMA tables, falling back to SDMA\n");
1014 }
1015 }
1016
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +08001017 if (gd->arch.sdhc_per_clk) {
1018 priv->sdhc_clk = gd->arch.sdhc_per_clk;
1019 priv->is_sdhc_per_clk = true;
1020 } else {
1021 priv->sdhc_clk = gd->arch.sdhc_clk;
1022 }
1023
Yangbo Lub8626e42019-11-12 19:28:36 +08001024 if (priv->sdhc_clk <= 0) {
1025 dev_err(dev, "Unable to get clk for %s\n", dev->name);
1026 return -EINVAL;
Peng Fana4d36f72016-03-25 14:16:56 +08001027 }
1028
Yangbo Lub64dc8d2019-10-31 18:54:23 +08001029 fsl_esdhc_get_cfg_common(priv, &plat->cfg);
Peng Fana4d36f72016-03-25 14:16:56 +08001030
Yinbo Zhu101d3ef2019-07-16 15:09:11 +08001031 mmc_of_parse(dev, &plat->cfg);
1032
Simon Glass407025d2017-07-29 11:35:24 -06001033 mmc = &plat->mmc;
1034 mmc->cfg = &plat->cfg;
1035 mmc->dev = dev;
Yangbo Lu4cc119b2019-05-23 11:05:46 +08001036
Simon Glass407025d2017-07-29 11:35:24 -06001037 upriv->mmc = mmc;
Peng Fana4d36f72016-03-25 14:16:56 +08001038
Yangbo Luce884022020-05-19 11:06:44 +08001039 ret = esdhc_init_common(priv, mmc);
1040 if (ret)
1041 return ret;
1042
Michael Wallebc9e13e2020-10-12 10:07:13 +02001043 if (IS_ENABLED(CONFIG_FSL_ESDHC_33V_IO_RELIABILITY_WORKAROUND) &&
1044 !fsl_esdhc_get_cd(dev))
Yangbo Luce884022020-05-19 11:06:44 +08001045 esdhc_setbits32(&priv->esdhc_regs->proctl, PROCTL_VOLT_SEL);
Michael Wallebc9e13e2020-10-12 10:07:13 +02001046
Yangbo Luce884022020-05-19 11:06:44 +08001047 return 0;
Peng Fana4d36f72016-03-25 14:16:56 +08001048}
1049
Simon Glass407025d2017-07-29 11:35:24 -06001050static int fsl_esdhc_get_cd(struct udevice *dev)
1051{
Simon Glassfa20e932020-12-03 16:55:20 -07001052 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Simon Glass407025d2017-07-29 11:35:24 -06001053 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1054
Yangbo Lu9fed28d2019-10-31 18:54:24 +08001055 if (plat->cfg.host_caps & MMC_CAP_NONREMOVABLE)
1056 return 1;
1057
Simon Glass407025d2017-07-29 11:35:24 -06001058 return esdhc_getcd_common(priv);
1059}
1060
1061static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
1062 struct mmc_data *data)
1063{
Simon Glassfa20e932020-12-03 16:55:20 -07001064 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Simon Glass407025d2017-07-29 11:35:24 -06001065 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1066
1067 return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data);
1068}
1069
1070static int fsl_esdhc_set_ios(struct udevice *dev)
1071{
Simon Glassfa20e932020-12-03 16:55:20 -07001072 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Simon Glass407025d2017-07-29 11:35:24 -06001073 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1074
1075 return esdhc_set_ios_common(priv, &plat->mmc);
1076}
1077
Yangbo Lu76c74692020-09-01 16:58:00 +08001078static int fsl_esdhc_reinit(struct udevice *dev)
1079{
Simon Glassfa20e932020-12-03 16:55:20 -07001080 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Yangbo Lu76c74692020-09-01 16:58:00 +08001081 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1082
1083 return esdhc_init_common(priv, &plat->mmc);
1084}
1085
Yangbo Lu73da9c82020-09-01 16:58:01 +08001086#ifdef MMC_SUPPORTS_TUNING
Yangbo Lu73da9c82020-09-01 16:58:01 +08001087static int fsl_esdhc_execute_tuning(struct udevice *dev, uint32_t opcode)
1088{
Simon Glassfa20e932020-12-03 16:55:20 -07001089 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Yangbo Lu73da9c82020-09-01 16:58:01 +08001090 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1091 struct fsl_esdhc *regs = priv->esdhc_regs;
Michael Walle148dc612021-03-17 15:01:36 +01001092 struct mmc *mmc = &plat->mmc;
Yangbo Lu73da9c82020-09-01 16:58:01 +08001093 u32 val, irqstaten;
1094 int i;
1095
Michael Walle148dc612021-03-17 15:01:36 +01001096 if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_A011334) &&
1097 plat->mmc.hs400_tuning)
1098 set_sysctl(priv, mmc, mmc->clock);
1099
Yangbo Lu73da9c82020-09-01 16:58:01 +08001100 esdhc_tuning_block_enable(priv, true);
1101 esdhc_setbits32(&regs->autoc12err, EXECUTE_TUNING);
1102
1103 irqstaten = esdhc_read32(&regs->irqstaten);
1104 esdhc_write32(&regs->irqstaten, IRQSTATEN_BRR);
1105
1106 for (i = 0; i < MAX_TUNING_LOOP; i++) {
Michael Walle148dc612021-03-17 15:01:36 +01001107 mmc_send_tuning(mmc, opcode, NULL);
Yangbo Lu73da9c82020-09-01 16:58:01 +08001108 mdelay(1);
1109
1110 val = esdhc_read32(&regs->autoc12err);
1111 if (!(val & EXECUTE_TUNING)) {
1112 if (val & SMPCLKSEL)
1113 break;
1114 }
1115 }
1116
1117 esdhc_write32(&regs->irqstaten, irqstaten);
1118
Yangbo Lu8f9ace12020-09-01 16:58:05 +08001119 if (i != MAX_TUNING_LOOP) {
1120 if (plat->mmc.hs400_tuning)
1121 esdhc_setbits32(&regs->sdtimingctl, FLW_CTL_BG);
Yangbo Lu73da9c82020-09-01 16:58:01 +08001122 return 0;
Yangbo Lu8f9ace12020-09-01 16:58:05 +08001123 }
Yangbo Lu73da9c82020-09-01 16:58:01 +08001124
1125 printf("fsl_esdhc: tuning failed!\n");
1126 esdhc_clrbits32(&regs->autoc12err, SMPCLKSEL);
1127 esdhc_clrbits32(&regs->autoc12err, EXECUTE_TUNING);
1128 esdhc_tuning_block_enable(priv, false);
1129 return -ETIMEDOUT;
1130}
1131#endif
1132
Yangbo Lu8f9ace12020-09-01 16:58:05 +08001133int fsl_esdhc_hs400_prepare_ddr(struct udevice *dev)
1134{
1135 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1136
1137 esdhc_tuning_block_enable(priv, false);
1138 return 0;
1139}
1140
Stephen Carlson1822a972021-08-17 12:46:40 -07001141static int fsl_esdhc_wait_dat0(struct udevice *dev, int state,
1142 int timeout_us)
1143{
1144 int ret;
1145 u32 tmp;
1146 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1147 struct fsl_esdhc *regs = priv->esdhc_regs;
1148
1149 ret = readx_poll_timeout(esdhc_read32, &regs->prsstat, tmp,
1150 !!(tmp & PRSSTAT_DAT0) == !!state,
1151 timeout_us);
1152 return ret;
1153}
1154
Simon Glass407025d2017-07-29 11:35:24 -06001155static const struct dm_mmc_ops fsl_esdhc_ops = {
1156 .get_cd = fsl_esdhc_get_cd,
1157 .send_cmd = fsl_esdhc_send_cmd,
1158 .set_ios = fsl_esdhc_set_ios,
Yinbo Zhu101d3ef2019-07-16 15:09:11 +08001159#ifdef MMC_SUPPORTS_TUNING
1160 .execute_tuning = fsl_esdhc_execute_tuning,
1161#endif
Yangbo Lu76c74692020-09-01 16:58:00 +08001162 .reinit = fsl_esdhc_reinit,
Yangbo Lu8f9ace12020-09-01 16:58:05 +08001163 .hs400_prepare_ddr = fsl_esdhc_hs400_prepare_ddr,
Stephen Carlson1822a972021-08-17 12:46:40 -07001164 .wait_dat0 = fsl_esdhc_wait_dat0,
Simon Glass407025d2017-07-29 11:35:24 -06001165};
Simon Glass407025d2017-07-29 11:35:24 -06001166
Peng Fana4d36f72016-03-25 14:16:56 +08001167static const struct udevice_id fsl_esdhc_ids[] = {
Yangbo Lu2a99b602016-12-07 11:54:31 +08001168 { .compatible = "fsl,esdhc", },
Peng Fana4d36f72016-03-25 14:16:56 +08001169 { /* sentinel */ }
1170};
1171
Simon Glass407025d2017-07-29 11:35:24 -06001172static int fsl_esdhc_bind(struct udevice *dev)
1173{
Simon Glassfa20e932020-12-03 16:55:20 -07001174 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Simon Glass407025d2017-07-29 11:35:24 -06001175
1176 return mmc_bind(dev, &plat->mmc, &plat->cfg);
1177}
Simon Glass407025d2017-07-29 11:35:24 -06001178
Peng Fana4d36f72016-03-25 14:16:56 +08001179U_BOOT_DRIVER(fsl_esdhc) = {
1180 .name = "fsl-esdhc-mmc",
1181 .id = UCLASS_MMC,
1182 .of_match = fsl_esdhc_ids,
Simon Glass407025d2017-07-29 11:35:24 -06001183 .ops = &fsl_esdhc_ops,
Simon Glass407025d2017-07-29 11:35:24 -06001184 .bind = fsl_esdhc_bind,
Peng Fana4d36f72016-03-25 14:16:56 +08001185 .probe = fsl_esdhc_probe,
Simon Glass71fa5b42020-12-03 16:55:18 -07001186 .plat_auto = sizeof(struct fsl_esdhc_plat),
Simon Glass8a2b47f2020-12-03 16:55:17 -07001187 .priv_auto = sizeof(struct fsl_esdhc_priv),
Peng Fana4d36f72016-03-25 14:16:56 +08001188};
1189#endif