blob: 180a96af16b6b6144e9aeda19b31cba32c1c63d7 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
4 *
5 * This driver for AMD PCnet network controllers is derived from the
6 * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
wdenkc6097192002-11-03 00:24:07 +00007 */
8
Simon Glass63334482019-11-14 12:57:39 -07009#include <cpu_func.h>
Marek Vasut978733b2020-05-17 18:24:24 +020010#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -060011#include <log.h>
wdenkc6097192002-11-03 00:24:07 +000012#include <malloc.h>
Marek Vasut60675d42020-05-17 16:16:45 +020013#include <memalign.h>
wdenkc6097192002-11-03 00:24:07 +000014#include <net.h>
Ben Warrenb794a932008-08-31 10:08:43 -070015#include <netdev.h>
Simon Glass274e0b02020-05-10 11:39:56 -060016#include <asm/cache.h>
wdenkc6097192002-11-03 00:24:07 +000017#include <asm/io.h>
18#include <pci.h>
Simon Glassdbd79542020-05-10 11:40:11 -060019#include <linux/delay.h>
wdenkc6097192002-11-03 00:24:07 +000020
Wolfgang Denk39158312008-04-24 23:44:26 +020021#define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
wdenkc6097192002-11-03 00:24:07 +000022
Wolfgang Denk99726cc2011-11-05 05:12:58 +000023#define PCNET_DEBUG1(fmt,args...) \
24 debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
25#define PCNET_DEBUG2(fmt,args...) \
26 debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000027
wdenkc6097192002-11-03 00:24:07 +000028/*
29 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
30 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
31 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
32 */
33#define PCNET_LOG_TX_BUFFERS 0
34#define PCNET_LOG_RX_BUFFERS 2
35
36#define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
37#define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
38
39#define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
40#define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
41
42#define PKT_BUF_SZ 1544
43
44/* The PCNET Rx and Tx ring descriptors. */
45struct pcnet_rx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020046 u32 base;
47 s16 buf_length;
48 s16 status;
49 u32 msg_length;
50 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000051};
52
53struct pcnet_tx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020054 u32 base;
55 s16 length;
56 s16 status;
57 u32 misc;
58 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000059};
60
61/* The PCNET 32-Bit initialization block, described in databook. */
62struct pcnet_init_block {
Wolfgang Denk39158312008-04-24 23:44:26 +020063 u16 mode;
64 u16 tlen_rlen;
65 u8 phys_addr[6];
66 u16 reserved;
67 u32 filter[2];
68 /* Receive and transmit ring base, along with extra bits. */
69 u32 rx_ring;
70 u32 tx_ring;
71 u32 reserved2;
wdenkc6097192002-11-03 00:24:07 +000072};
73
Paul Burton52505922014-04-07 16:41:46 +010074struct pcnet_uncached_priv {
Wolfgang Denk39158312008-04-24 23:44:26 +020075 struct pcnet_rx_head rx_ring[RX_RING_SIZE];
76 struct pcnet_tx_head tx_ring[TX_RING_SIZE];
77 struct pcnet_init_block init_block;
Marek Vasut60675d42020-05-17 16:16:45 +020078} __aligned(ARCH_DMA_MINALIGN);
Paul Burton52505922014-04-07 16:41:46 +010079
Marek Vasutb346e1b2020-05-17 15:10:41 +020080struct pcnet_priv {
Marek Vasut60675d42020-05-17 16:16:45 +020081 struct pcnet_uncached_priv ucp;
Wolfgang Denk39158312008-04-24 23:44:26 +020082 /* Receive Buffer space */
Marek Vasut60675d42020-05-17 16:16:45 +020083 unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4];
84 struct pcnet_uncached_priv *uc;
Marek Vasutcf8ec982020-05-17 17:43:22 +020085 struct udevice *dev;
86 const char *name;
Marek Vasutcf8ec982020-05-17 17:43:22 +020087 void __iomem *iobase;
Marek Vasut5cfe7be2020-05-17 17:04:19 +020088 u8 *enetaddr;
Marek Vasut03304cc2020-05-17 17:28:31 +020089 u16 status;
Wolfgang Denk39158312008-04-24 23:44:26 +020090 int cur_rx;
91 int cur_tx;
Marek Vasutb346e1b2020-05-17 15:10:41 +020092};
wdenkc6097192002-11-03 00:24:07 +000093
wdenkc6097192002-11-03 00:24:07 +000094/* Offsets from base I/O address for WIO mode */
95#define PCNET_RDP 0x10
96#define PCNET_RAP 0x12
97#define PCNET_RESET 0x14
98#define PCNET_BDP 0x16
99
Marek Vasutf7377ad2020-05-17 17:00:42 +0200100static u16 pcnet_read_csr(struct pcnet_priv *lp, int index)
wdenkc6097192002-11-03 00:24:07 +0000101{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200102 writew(index, lp->iobase + PCNET_RAP);
103 return readw(lp->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000104}
105
Marek Vasutf7377ad2020-05-17 17:00:42 +0200106static void pcnet_write_csr(struct pcnet_priv *lp, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000107{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200108 writew(index, lp->iobase + PCNET_RAP);
109 writew(val, lp->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000110}
111
Marek Vasutf7377ad2020-05-17 17:00:42 +0200112static u16 pcnet_read_bcr(struct pcnet_priv *lp, int index)
wdenkc6097192002-11-03 00:24:07 +0000113{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200114 writew(index, lp->iobase + PCNET_RAP);
115 return readw(lp->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000116}
117
Marek Vasutf7377ad2020-05-17 17:00:42 +0200118static void pcnet_write_bcr(struct pcnet_priv *lp, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000119{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200120 writew(index, lp->iobase + PCNET_RAP);
121 writew(val, lp->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000122}
123
Marek Vasutf7377ad2020-05-17 17:00:42 +0200124static void pcnet_reset(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000125{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200126 readw(lp->iobase + PCNET_RESET);
wdenkc6097192002-11-03 00:24:07 +0000127}
128
Marek Vasutf7377ad2020-05-17 17:00:42 +0200129static int pcnet_check(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000130{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200131 writew(88, lp->iobase + PCNET_RAP);
132 return readw(lp->iobase + PCNET_RAP) == 88;
wdenkc6097192002-11-03 00:24:07 +0000133}
134
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200135static inline pci_addr_t pcnet_virt_to_mem(struct pcnet_priv *lp, void *addr)
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100136{
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100137 void *virt_addr = addr;
138
Marek Vasutcf8ec982020-05-17 17:43:22 +0200139 return dm_pci_virt_to_mem(lp->dev, virt_addr);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100140}
wdenkc6097192002-11-03 00:24:07 +0000141
142static struct pci_device_id supported[] = {
Marek Vasute2ea3612020-05-17 17:33:17 +0200143 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE) },
Wolfgang Denk39158312008-04-24 23:44:26 +0200144 {}
wdenkc6097192002-11-03 00:24:07 +0000145};
146
Marek Vasut03304cc2020-05-17 17:28:31 +0200147static int pcnet_probe_common(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000148{
Wolfgang Denk39158312008-04-24 23:44:26 +0200149 int chip_version;
150 char *chipname;
Wolfgang Denk39158312008-04-24 23:44:26 +0200151 int i;
wdenkc6097192002-11-03 00:24:07 +0000152
Wolfgang Denk39158312008-04-24 23:44:26 +0200153 /* Reset the PCnet controller */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200154 pcnet_reset(lp);
wdenkc6097192002-11-03 00:24:07 +0000155
Wolfgang Denk39158312008-04-24 23:44:26 +0200156 /* Check if register access is working */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200157 if (pcnet_read_csr(lp, 0) != 4 || !pcnet_check(lp)) {
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200158 printf("%s: CSR register access check failed\n", lp->name);
Wolfgang Denk39158312008-04-24 23:44:26 +0200159 return -1;
160 }
wdenkc6097192002-11-03 00:24:07 +0000161
Wolfgang Denk39158312008-04-24 23:44:26 +0200162 /* Identify the chip */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200163 chip_version = pcnet_read_csr(lp, 88) | (pcnet_read_csr(lp, 89) << 16);
Wolfgang Denk39158312008-04-24 23:44:26 +0200164 if ((chip_version & 0xfff) != 0x003)
165 return -1;
166 chip_version = (chip_version >> 12) & 0xffff;
167 switch (chip_version) {
168 case 0x2621:
169 chipname = "PCnet/PCI II 79C970A"; /* PCI */
170 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200171 case 0x2625:
172 chipname = "PCnet/FAST III 79C973"; /* PCI */
173 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200174 case 0x2627:
175 chipname = "PCnet/FAST III 79C975"; /* PCI */
176 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200177 default:
Paul Burton70ab8c02013-11-08 11:18:43 +0000178 printf("%s: PCnet version %#x not supported\n",
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200179 lp->name, chip_version);
Wolfgang Denk39158312008-04-24 23:44:26 +0200180 return -1;
181 }
wdenkc6097192002-11-03 00:24:07 +0000182
Paul Burton70ab8c02013-11-08 11:18:43 +0000183 PCNET_DEBUG1("AMD %s\n", chipname);
wdenkc6097192002-11-03 00:24:07 +0000184
Wolfgang Denk39158312008-04-24 23:44:26 +0200185 /*
186 * In most chips, after a chip reset, the ethernet address is read from
187 * the station address PROM at the base address and programmed into the
188 * "Physical Address Registers" CSR12-14.
189 */
190 for (i = 0; i < 3; i++) {
191 unsigned int val;
192
Marek Vasutf7377ad2020-05-17 17:00:42 +0200193 val = pcnet_read_csr(lp, i + 12) & 0x0ffff;
Wolfgang Denk39158312008-04-24 23:44:26 +0200194 /* There may be endianness issues here. */
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200195 lp->enetaddr[2 * i] = val & 0x0ff;
196 lp->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
Wolfgang Denk39158312008-04-24 23:44:26 +0200197 }
wdenkc6097192002-11-03 00:24:07 +0000198
Wolfgang Denk39158312008-04-24 23:44:26 +0200199 return 0;
wdenkc6097192002-11-03 00:24:07 +0000200}
201
Marek Vasut03304cc2020-05-17 17:28:31 +0200202static int pcnet_init_common(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000203{
Paul Burton52505922014-04-07 16:41:46 +0100204 struct pcnet_uncached_priv *uc;
Wolfgang Denk39158312008-04-24 23:44:26 +0200205 int i, val;
Paul Burtoned228752016-05-26 14:49:35 +0100206 unsigned long addr;
wdenkc6097192002-11-03 00:24:07 +0000207
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200208 PCNET_DEBUG1("%s: %s...\n", lp->name, __func__);
wdenkc6097192002-11-03 00:24:07 +0000209
Wolfgang Denk39158312008-04-24 23:44:26 +0200210 /* Switch pcnet to 32bit mode */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200211 pcnet_write_bcr(lp, 20, 2);
wdenkc6097192002-11-03 00:24:07 +0000212
Wolfgang Denk39158312008-04-24 23:44:26 +0200213 /* Set/reset autoselect bit */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200214 val = pcnet_read_bcr(lp, 2) & ~2;
Wolfgang Denk39158312008-04-24 23:44:26 +0200215 val |= 2;
Marek Vasutf7377ad2020-05-17 17:00:42 +0200216 pcnet_write_bcr(lp, 2, val);
wdenkc6097192002-11-03 00:24:07 +0000217
Wolfgang Denk39158312008-04-24 23:44:26 +0200218 /* Enable auto negotiate, setup, disable fd */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200219 val = pcnet_read_bcr(lp, 32) & ~0x98;
Wolfgang Denk39158312008-04-24 23:44:26 +0200220 val |= 0x20;
Marek Vasutf7377ad2020-05-17 17:00:42 +0200221 pcnet_write_bcr(lp, 32, val);
wdenkc6097192002-11-03 00:24:07 +0000222
Wolfgang Denk39158312008-04-24 23:44:26 +0200223 /*
Paul Burton03261c02013-11-08 11:18:46 +0000224 * Enable NOUFLO on supported controllers, with the transmit
225 * start point set to the full packet. This will cause entire
226 * packets to be buffered by the ethernet controller before
227 * transmission, eliminating underflows which are common on
228 * slower devices. Controllers which do not support NOUFLO will
229 * simply be left with a larger transmit FIFO threshold.
230 */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200231 val = pcnet_read_bcr(lp, 18);
Paul Burton03261c02013-11-08 11:18:46 +0000232 val |= 1 << 11;
Marek Vasutf7377ad2020-05-17 17:00:42 +0200233 pcnet_write_bcr(lp, 18, val);
234 val = pcnet_read_csr(lp, 80);
Paul Burton03261c02013-11-08 11:18:46 +0000235 val |= 0x3 << 10;
Marek Vasutf7377ad2020-05-17 17:00:42 +0200236 pcnet_write_csr(lp, 80, val);
Paul Burton03261c02013-11-08 11:18:46 +0000237
Paul Burton52505922014-04-07 16:41:46 +0100238 uc = lp->uc;
239
240 uc->init_block.mode = cpu_to_le16(0x0000);
241 uc->init_block.filter[0] = 0x00000000;
242 uc->init_block.filter[1] = 0x00000000;
wdenkc6097192002-11-03 00:24:07 +0000243
Wolfgang Denk39158312008-04-24 23:44:26 +0200244 /*
245 * Initialize the Rx ring.
246 */
247 lp->cur_rx = 0;
248 for (i = 0; i < RX_RING_SIZE; i++) {
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200249 addr = pcnet_virt_to_mem(lp, lp->rx_buf[i]);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100250 uc->rx_ring[i].base = cpu_to_le32(addr);
Paul Burton52505922014-04-07 16:41:46 +0100251 uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
252 uc->rx_ring[i].status = cpu_to_le16(0x8000);
Wolfgang Denk39158312008-04-24 23:44:26 +0200253 PCNET_DEBUG1
254 ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
Paul Burton52505922014-04-07 16:41:46 +0100255 uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
256 uc->rx_ring[i].status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200257 }
wdenkc6097192002-11-03 00:24:07 +0000258
Wolfgang Denk39158312008-04-24 23:44:26 +0200259 /*
260 * Initialize the Tx ring. The Tx buffer address is filled in as
261 * needed, but we do need to clear the upper ownership bit.
262 */
263 lp->cur_tx = 0;
264 for (i = 0; i < TX_RING_SIZE; i++) {
Paul Burton52505922014-04-07 16:41:46 +0100265 uc->tx_ring[i].base = 0;
266 uc->tx_ring[i].status = 0;
Wolfgang Denk39158312008-04-24 23:44:26 +0200267 }
wdenkc6097192002-11-03 00:24:07 +0000268
Wolfgang Denk39158312008-04-24 23:44:26 +0200269 /*
270 * Setup Init Block.
271 */
Paul Burton52505922014-04-07 16:41:46 +0100272 PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
wdenkc6097192002-11-03 00:24:07 +0000273
Wolfgang Denk39158312008-04-24 23:44:26 +0200274 for (i = 0; i < 6; i++) {
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200275 lp->uc->init_block.phys_addr[i] = lp->enetaddr[i];
Paul Burton52505922014-04-07 16:41:46 +0100276 PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
Wolfgang Denk39158312008-04-24 23:44:26 +0200277 }
wdenkc6097192002-11-03 00:24:07 +0000278
Paul Burton52505922014-04-07 16:41:46 +0100279 uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
Paul Burton70ab8c02013-11-08 11:18:43 +0000280 RX_RING_LEN_BITS);
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200281 addr = pcnet_virt_to_mem(lp, uc->rx_ring);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100282 uc->init_block.rx_ring = cpu_to_le32(addr);
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200283 addr = pcnet_virt_to_mem(lp, uc->tx_ring);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100284 uc->init_block.tx_ring = cpu_to_le32(addr);
wdenkc6097192002-11-03 00:24:07 +0000285
Paul Burton70ab8c02013-11-08 11:18:43 +0000286 PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
Paul Burton52505922014-04-07 16:41:46 +0100287 uc->init_block.tlen_rlen,
288 uc->init_block.rx_ring, uc->init_block.tx_ring);
wdenkc6097192002-11-03 00:24:07 +0000289
Wolfgang Denk39158312008-04-24 23:44:26 +0200290 /*
291 * Tell the controller where the Init Block is located.
292 */
Paul Burton52505922014-04-07 16:41:46 +0100293 barrier();
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200294 addr = pcnet_virt_to_mem(lp, &lp->uc->init_block);
Marek Vasutf7377ad2020-05-17 17:00:42 +0200295 pcnet_write_csr(lp, 1, addr & 0xffff);
296 pcnet_write_csr(lp, 2, (addr >> 16) & 0xffff);
wdenkc6097192002-11-03 00:24:07 +0000297
Marek Vasutf7377ad2020-05-17 17:00:42 +0200298 pcnet_write_csr(lp, 4, 0x0915);
299 pcnet_write_csr(lp, 0, 0x0001); /* start */
wdenkc6097192002-11-03 00:24:07 +0000300
Wolfgang Denk39158312008-04-24 23:44:26 +0200301 /* Wait for Init Done bit */
302 for (i = 10000; i > 0; i--) {
Marek Vasutf7377ad2020-05-17 17:00:42 +0200303 if (pcnet_read_csr(lp, 0) & 0x0100)
Wolfgang Denk39158312008-04-24 23:44:26 +0200304 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000305 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200306 }
307 if (i <= 0) {
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200308 printf("%s: TIMEOUT: controller init failed\n", lp->name);
Marek Vasutf7377ad2020-05-17 17:00:42 +0200309 pcnet_reset(lp);
Wolfgang Denk39158312008-04-24 23:44:26 +0200310 return -1;
311 }
wdenkc6097192002-11-03 00:24:07 +0000312
Wolfgang Denk39158312008-04-24 23:44:26 +0200313 /*
314 * Finally start network controller operation.
315 */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200316 pcnet_write_csr(lp, 0, 0x0002);
wdenkc6097192002-11-03 00:24:07 +0000317
Wolfgang Denk39158312008-04-24 23:44:26 +0200318 return 0;
wdenkc6097192002-11-03 00:24:07 +0000319}
320
Marek Vasut03304cc2020-05-17 17:28:31 +0200321static int pcnet_send_common(struct pcnet_priv *lp, void *packet, int pkt_len)
wdenkc6097192002-11-03 00:24:07 +0000322{
Wolfgang Denk39158312008-04-24 23:44:26 +0200323 int i, status;
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100324 u32 addr;
Paul Burton52505922014-04-07 16:41:46 +0100325 struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
wdenkc6097192002-11-03 00:24:07 +0000326
Paul Burton70ab8c02013-11-08 11:18:43 +0000327 PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
328 packet);
wdenkc6097192002-11-03 00:24:07 +0000329
Paul Burton5edb7d82013-11-08 11:18:45 +0000330 flush_dcache_range((unsigned long)packet,
331 (unsigned long)packet + pkt_len);
332
Wolfgang Denk39158312008-04-24 23:44:26 +0200333 /* Wait for completion by testing the OWN bit */
334 for (i = 1000; i > 0; i--) {
Paul Burton14e47402014-04-07 16:41:48 +0100335 status = readw(&entry->status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200336 if ((status & 0x8000) == 0)
337 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000338 udelay(100);
339 PCNET_DEBUG2(".");
Wolfgang Denk39158312008-04-24 23:44:26 +0200340 }
341 if (i <= 0) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000342 printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200343 lp->name, lp->cur_tx, status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200344 pkt_len = 0;
345 goto failure;
346 }
wdenkc6097192002-11-03 00:24:07 +0000347
Wolfgang Denk39158312008-04-24 23:44:26 +0200348 /*
349 * Setup Tx ring. Caution: the write order is important here,
350 * set the status with the "ownership" bits last.
351 */
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200352 addr = pcnet_virt_to_mem(lp, packet);
Paul Burton14e47402014-04-07 16:41:48 +0100353 writew(-pkt_len, &entry->length);
354 writel(0, &entry->misc);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100355 writel(addr, &entry->base);
Paul Burton14e47402014-04-07 16:41:48 +0100356 writew(0x8300, &entry->status);
wdenkc6097192002-11-03 00:24:07 +0000357
Wolfgang Denk39158312008-04-24 23:44:26 +0200358 /* Trigger an immediate send poll. */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200359 pcnet_write_csr(lp, 0, 0x0008);
wdenkc6097192002-11-03 00:24:07 +0000360
Wolfgang Denk39158312008-04-24 23:44:26 +0200361 failure:
362 if (++lp->cur_tx >= TX_RING_SIZE)
363 lp->cur_tx = 0;
wdenkc6097192002-11-03 00:24:07 +0000364
Paul Burton70ab8c02013-11-08 11:18:43 +0000365 PCNET_DEBUG2("done\n");
Wolfgang Denk39158312008-04-24 23:44:26 +0200366 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000367}
368
Marek Vasut03304cc2020-05-17 17:28:31 +0200369static int pcnet_recv_common(struct pcnet_priv *lp, unsigned char **bufp)
wdenkc6097192002-11-03 00:24:07 +0000370{
Wolfgang Denk39158312008-04-24 23:44:26 +0200371 struct pcnet_rx_head *entry;
Paul Burton7f3c38e2014-04-07 16:41:47 +0100372 unsigned char *buf;
Wolfgang Denk39158312008-04-24 23:44:26 +0200373 int pkt_len = 0;
Marek Vasut03304cc2020-05-17 17:28:31 +0200374 u16 err_status;
wdenkc6097192002-11-03 00:24:07 +0000375
Marek Vasut03304cc2020-05-17 17:28:31 +0200376 entry = &lp->uc->rx_ring[lp->cur_rx];
377 /*
378 * If we own the next entry, it's a new packet. Send it up.
379 */
380 lp->status = readw(&entry->status);
381 if ((lp->status & 0x8000) != 0)
382 return 0;
383 err_status = lp->status >> 8;
wdenkc6097192002-11-03 00:24:07 +0000384
Marek Vasut03304cc2020-05-17 17:28:31 +0200385 if (err_status != 0x03) { /* There was an error. */
386 printf("%s: Rx%d", lp->name, lp->cur_rx);
387 PCNET_DEBUG1(" (status=0x%x)", err_status);
388 if (err_status & 0x20)
389 printf(" Frame");
390 if (err_status & 0x10)
391 printf(" Overflow");
392 if (err_status & 0x08)
393 printf(" CRC");
394 if (err_status & 0x04)
395 printf(" Fifo");
396 printf(" Error\n");
397 lp->status &= 0x03ff;
398 return 0;
399 }
wdenkc6097192002-11-03 00:24:07 +0000400
Marek Vasut03304cc2020-05-17 17:28:31 +0200401 pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
402 if (pkt_len < 60) {
403 printf("%s: Rx%d: invalid packet length %d\n",
404 lp->name, lp->cur_rx, pkt_len);
405 return 0;
406 }
Paul Burton14e47402014-04-07 16:41:48 +0100407
Marek Vasut03304cc2020-05-17 17:28:31 +0200408 *bufp = lp->rx_buf[lp->cur_rx];
409 invalidate_dcache_range((unsigned long)*bufp,
410 (unsigned long)*bufp + pkt_len);
wdenkc6097192002-11-03 00:24:07 +0000411
Marek Vasut03304cc2020-05-17 17:28:31 +0200412 PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
413 lp->cur_rx, pkt_len, buf);
414
Wolfgang Denk39158312008-04-24 23:44:26 +0200415 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000416}
417
Marek Vasut03304cc2020-05-17 17:28:31 +0200418static void pcnet_free_pkt_common(struct pcnet_priv *lp, unsigned int len)
wdenkc6097192002-11-03 00:24:07 +0000419{
Marek Vasut03304cc2020-05-17 17:28:31 +0200420 struct pcnet_rx_head *entry;
421
422 entry = &lp->uc->rx_ring[lp->cur_rx];
423
424 lp->status |= 0x8000;
425 writew(lp->status, &entry->status);
426
427 if (++lp->cur_rx >= RX_RING_SIZE)
428 lp->cur_rx = 0;
429}
430
431static void pcnet_halt_common(struct pcnet_priv *lp)
432{
Wolfgang Denk39158312008-04-24 23:44:26 +0200433 int i;
wdenkc6097192002-11-03 00:24:07 +0000434
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200435 PCNET_DEBUG1("%s: %s...\n", lp->name, __func__);
wdenkc6097192002-11-03 00:24:07 +0000436
Wolfgang Denk39158312008-04-24 23:44:26 +0200437 /* Reset the PCnet controller */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200438 pcnet_reset(lp);
wdenkc6097192002-11-03 00:24:07 +0000439
Wolfgang Denk39158312008-04-24 23:44:26 +0200440 /* Wait for Stop bit */
441 for (i = 1000; i > 0; i--) {
Marek Vasutf7377ad2020-05-17 17:00:42 +0200442 if (pcnet_read_csr(lp, 0) & 0x4)
Wolfgang Denk39158312008-04-24 23:44:26 +0200443 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000444 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200445 }
Paul Burton70ab8c02013-11-08 11:18:43 +0000446 if (i <= 0)
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200447 printf("%s: TIMEOUT: controller reset failed\n", lp->name);
wdenkc6097192002-11-03 00:24:07 +0000448}
Marek Vasut2ba0a682020-05-17 16:31:41 +0200449
Marek Vasutcf8ec982020-05-17 17:43:22 +0200450static int pcnet_start(struct udevice *dev)
451{
Simon Glassfa20e932020-12-03 16:55:20 -0700452 struct eth_pdata *plat = dev_get_plat(dev);
Marek Vasutcf8ec982020-05-17 17:43:22 +0200453 struct pcnet_priv *priv = dev_get_priv(dev);
454
455 memcpy(priv->enetaddr, plat->enetaddr, sizeof(plat->enetaddr));
456
457 return pcnet_init_common(priv);
458}
459
460static void pcnet_stop(struct udevice *dev)
461{
462 struct pcnet_priv *priv = dev_get_priv(dev);
463
464 pcnet_halt_common(priv);
465}
466
467static int pcnet_send(struct udevice *dev, void *packet, int length)
468{
469 struct pcnet_priv *priv = dev_get_priv(dev);
470 int ret;
471
472 ret = pcnet_send_common(priv, packet, length);
473
474 return ret ? 0 : -ETIMEDOUT;
475}
476
477static int pcnet_recv(struct udevice *dev, int flags, uchar **packetp)
478{
479 struct pcnet_priv *priv = dev_get_priv(dev);
480
481 return pcnet_recv_common(priv, packetp);
482}
483
484static int pcnet_free_pkt(struct udevice *dev, uchar *packet, int length)
485{
486 struct pcnet_priv *priv = dev_get_priv(dev);
487
488 pcnet_free_pkt_common(priv, length);
489
490 return 0;
491}
492
493static int pcnet_bind(struct udevice *dev)
494{
495 static int card_number;
496 char name[16];
497
498 sprintf(name, "pcnet#%u", card_number++);
499
500 return device_set_name(dev, name);
501}
502
503static int pcnet_probe(struct udevice *dev)
504{
Simon Glassfa20e932020-12-03 16:55:20 -0700505 struct eth_pdata *plat = dev_get_plat(dev);
Marek Vasutcf8ec982020-05-17 17:43:22 +0200506 struct pcnet_priv *lp = dev_get_priv(dev);
507 u16 command, status;
508 u32 iobase;
509 int ret;
510
511 dm_pci_read_config32(dev, PCI_BASE_ADDRESS_1, &iobase);
512 iobase &= ~0xf;
513
514 lp->uc = map_physmem((phys_addr_t)&lp->ucp,
515 sizeof(lp->ucp), MAP_NOCACHE);
516 lp->dev = dev;
517 lp->name = dev->name;
518 lp->enetaddr = plat->enetaddr;
519 lp->iobase = (void *)dm_pci_mem_to_phys(dev, iobase);
520
521 flush_dcache_range((unsigned long)lp,
522 (unsigned long)lp + sizeof(*lp));
523
524 command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
525 dm_pci_write_config16(dev, PCI_COMMAND, command);
526 dm_pci_read_config16(dev, PCI_COMMAND, &status);
527 if ((status & command) != command) {
528 printf("%s: Couldn't enable IO access or Bus Mastering\n",
529 lp->name);
530 return -EINVAL;
531 }
532
533 dm_pci_write_config8(dev, PCI_LATENCY_TIMER, 0x20);
534
535 ret = pcnet_probe_common(lp);
536 if (ret)
537 return ret;
538
539 return 0;
540}
541
542static const struct eth_ops pcnet_ops = {
543 .start = pcnet_start,
544 .send = pcnet_send,
545 .recv = pcnet_recv,
546 .stop = pcnet_stop,
547 .free_pkt = pcnet_free_pkt,
548};
549
550U_BOOT_DRIVER(eth_pcnet) = {
551 .name = "eth_pcnet",
552 .id = UCLASS_ETH,
553 .bind = pcnet_bind,
554 .probe = pcnet_probe,
555 .ops = &pcnet_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700556 .priv_auto = sizeof(struct pcnet_priv),
Simon Glass71fa5b42020-12-03 16:55:18 -0700557 .plat_auto = sizeof(struct eth_pdata),
Marek Vasutcf8ec982020-05-17 17:43:22 +0200558 .flags = DM_UC_FLAG_ALLOC_PRIV_DMA,
559};
560
561U_BOOT_PCI_DEVICE(eth_pcnet, supported);