blob: 669b2561789d879e2066ee9c29327af18ba2b7f3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
4 *
5 * This driver for AMD PCnet network controllers is derived from the
6 * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
wdenkc6097192002-11-03 00:24:07 +00007 */
8
9#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070010#include <cpu_func.h>
Simon Glass0f2af882020-05-10 11:40:05 -060011#include <log.h>
wdenkc6097192002-11-03 00:24:07 +000012#include <malloc.h>
Marek Vasut60675d42020-05-17 16:16:45 +020013#include <memalign.h>
wdenkc6097192002-11-03 00:24:07 +000014#include <net.h>
Ben Warrenb794a932008-08-31 10:08:43 -070015#include <netdev.h>
Simon Glass274e0b02020-05-10 11:39:56 -060016#include <asm/cache.h>
wdenkc6097192002-11-03 00:24:07 +000017#include <asm/io.h>
18#include <pci.h>
Simon Glassdbd79542020-05-10 11:40:11 -060019#include <linux/delay.h>
wdenkc6097192002-11-03 00:24:07 +000020
Wolfgang Denk39158312008-04-24 23:44:26 +020021#define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
wdenkc6097192002-11-03 00:24:07 +000022
Wolfgang Denk99726cc2011-11-05 05:12:58 +000023#define PCNET_DEBUG1(fmt,args...) \
24 debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
25#define PCNET_DEBUG2(fmt,args...) \
26 debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000027
wdenkc6097192002-11-03 00:24:07 +000028/*
29 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
30 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
31 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
32 */
33#define PCNET_LOG_TX_BUFFERS 0
34#define PCNET_LOG_RX_BUFFERS 2
35
36#define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
37#define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
38
39#define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
40#define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
41
42#define PKT_BUF_SZ 1544
43
44/* The PCNET Rx and Tx ring descriptors. */
45struct pcnet_rx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020046 u32 base;
47 s16 buf_length;
48 s16 status;
49 u32 msg_length;
50 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000051};
52
53struct pcnet_tx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020054 u32 base;
55 s16 length;
56 s16 status;
57 u32 misc;
58 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000059};
60
61/* The PCNET 32-Bit initialization block, described in databook. */
62struct pcnet_init_block {
Wolfgang Denk39158312008-04-24 23:44:26 +020063 u16 mode;
64 u16 tlen_rlen;
65 u8 phys_addr[6];
66 u16 reserved;
67 u32 filter[2];
68 /* Receive and transmit ring base, along with extra bits. */
69 u32 rx_ring;
70 u32 tx_ring;
71 u32 reserved2;
wdenkc6097192002-11-03 00:24:07 +000072};
73
Paul Burton52505922014-04-07 16:41:46 +010074struct pcnet_uncached_priv {
Wolfgang Denk39158312008-04-24 23:44:26 +020075 struct pcnet_rx_head rx_ring[RX_RING_SIZE];
76 struct pcnet_tx_head tx_ring[TX_RING_SIZE];
77 struct pcnet_init_block init_block;
Marek Vasut60675d42020-05-17 16:16:45 +020078} __aligned(ARCH_DMA_MINALIGN);
Paul Burton52505922014-04-07 16:41:46 +010079
Marek Vasutb346e1b2020-05-17 15:10:41 +020080struct pcnet_priv {
Marek Vasut60675d42020-05-17 16:16:45 +020081 struct pcnet_uncached_priv ucp;
Wolfgang Denk39158312008-04-24 23:44:26 +020082 /* Receive Buffer space */
Marek Vasut60675d42020-05-17 16:16:45 +020083 unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4];
84 struct pcnet_uncached_priv *uc;
Marek Vasut2b1c26a2020-05-17 16:31:04 +020085 pci_dev_t dev;
Marek Vasutf7377ad2020-05-17 17:00:42 +020086 void __iomem *iobase;
Marek Vasut5cfe7be2020-05-17 17:04:19 +020087 char *name;
88 u8 *enetaddr;
Wolfgang Denk39158312008-04-24 23:44:26 +020089 int cur_rx;
90 int cur_tx;
Marek Vasutb346e1b2020-05-17 15:10:41 +020091};
wdenkc6097192002-11-03 00:24:07 +000092
wdenkc6097192002-11-03 00:24:07 +000093/* Offsets from base I/O address for WIO mode */
94#define PCNET_RDP 0x10
95#define PCNET_RAP 0x12
96#define PCNET_RESET 0x14
97#define PCNET_BDP 0x16
98
Marek Vasutf7377ad2020-05-17 17:00:42 +020099static u16 pcnet_read_csr(struct pcnet_priv *lp, int index)
wdenkc6097192002-11-03 00:24:07 +0000100{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200101 writew(index, lp->iobase + PCNET_RAP);
102 return readw(lp->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000103}
104
Marek Vasutf7377ad2020-05-17 17:00:42 +0200105static void pcnet_write_csr(struct pcnet_priv *lp, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000106{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200107 writew(index, lp->iobase + PCNET_RAP);
108 writew(val, lp->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000109}
110
Marek Vasutf7377ad2020-05-17 17:00:42 +0200111static u16 pcnet_read_bcr(struct pcnet_priv *lp, int index)
wdenkc6097192002-11-03 00:24:07 +0000112{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200113 writew(index, lp->iobase + PCNET_RAP);
114 return readw(lp->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000115}
116
Marek Vasutf7377ad2020-05-17 17:00:42 +0200117static void pcnet_write_bcr(struct pcnet_priv *lp, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000118{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200119 writew(index, lp->iobase + PCNET_RAP);
120 writew(val, lp->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000121}
122
Marek Vasutf7377ad2020-05-17 17:00:42 +0200123static void pcnet_reset(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000124{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200125 readw(lp->iobase + PCNET_RESET);
wdenkc6097192002-11-03 00:24:07 +0000126}
127
Marek Vasutf7377ad2020-05-17 17:00:42 +0200128static int pcnet_check(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000129{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200130 writew(88, lp->iobase + PCNET_RAP);
131 return readw(lp->iobase + PCNET_RAP) == 88;
wdenkc6097192002-11-03 00:24:07 +0000132}
133
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200134static inline pci_addr_t pcnet_virt_to_mem(struct pcnet_priv *lp, void *addr)
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100135{
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100136 void *virt_addr = addr;
137
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200138 return pci_virt_to_mem(lp->dev, virt_addr);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100139}
wdenkc6097192002-11-03 00:24:07 +0000140
141static struct pci_device_id supported[] = {
Marek Vasute2ea3612020-05-17 17:33:17 +0200142 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE) },
Wolfgang Denk39158312008-04-24 23:44:26 +0200143 {}
wdenkc6097192002-11-03 00:24:07 +0000144};
145
Paul Burton70ab8c02013-11-08 11:18:43 +0000146static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr)
wdenkc6097192002-11-03 00:24:07 +0000147{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200148 struct pcnet_priv *lp = dev->priv;
Wolfgang Denk39158312008-04-24 23:44:26 +0200149 int chip_version;
150 char *chipname;
Wolfgang Denk39158312008-04-24 23:44:26 +0200151 int i;
wdenkc6097192002-11-03 00:24:07 +0000152
Wolfgang Denk39158312008-04-24 23:44:26 +0200153 /* Reset the PCnet controller */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200154 pcnet_reset(lp);
wdenkc6097192002-11-03 00:24:07 +0000155
Wolfgang Denk39158312008-04-24 23:44:26 +0200156 /* Check if register access is working */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200157 if (pcnet_read_csr(lp, 0) != 4 || !pcnet_check(lp)) {
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200158 printf("%s: CSR register access check failed\n", lp->name);
Wolfgang Denk39158312008-04-24 23:44:26 +0200159 return -1;
160 }
wdenkc6097192002-11-03 00:24:07 +0000161
Wolfgang Denk39158312008-04-24 23:44:26 +0200162 /* Identify the chip */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200163 chip_version = pcnet_read_csr(lp, 88) | (pcnet_read_csr(lp, 89) << 16);
Wolfgang Denk39158312008-04-24 23:44:26 +0200164 if ((chip_version & 0xfff) != 0x003)
165 return -1;
166 chip_version = (chip_version >> 12) & 0xffff;
167 switch (chip_version) {
168 case 0x2621:
169 chipname = "PCnet/PCI II 79C970A"; /* PCI */
170 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200171 case 0x2625:
172 chipname = "PCnet/FAST III 79C973"; /* PCI */
173 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200174 case 0x2627:
175 chipname = "PCnet/FAST III 79C975"; /* PCI */
176 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200177 default:
Paul Burton70ab8c02013-11-08 11:18:43 +0000178 printf("%s: PCnet version %#x not supported\n",
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200179 lp->name, chip_version);
Wolfgang Denk39158312008-04-24 23:44:26 +0200180 return -1;
181 }
wdenkc6097192002-11-03 00:24:07 +0000182
Paul Burton70ab8c02013-11-08 11:18:43 +0000183 PCNET_DEBUG1("AMD %s\n", chipname);
wdenkc6097192002-11-03 00:24:07 +0000184
Wolfgang Denk39158312008-04-24 23:44:26 +0200185 /*
186 * In most chips, after a chip reset, the ethernet address is read from
187 * the station address PROM at the base address and programmed into the
188 * "Physical Address Registers" CSR12-14.
189 */
190 for (i = 0; i < 3; i++) {
191 unsigned int val;
192
Marek Vasutf7377ad2020-05-17 17:00:42 +0200193 val = pcnet_read_csr(lp, i + 12) & 0x0ffff;
Wolfgang Denk39158312008-04-24 23:44:26 +0200194 /* There may be endianness issues here. */
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200195 lp->enetaddr[2 * i] = val & 0x0ff;
196 lp->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
Wolfgang Denk39158312008-04-24 23:44:26 +0200197 }
wdenkc6097192002-11-03 00:24:07 +0000198
Wolfgang Denk39158312008-04-24 23:44:26 +0200199 return 0;
wdenkc6097192002-11-03 00:24:07 +0000200}
201
Paul Burton70ab8c02013-11-08 11:18:43 +0000202static int pcnet_init(struct eth_device *dev, bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000203{
Marek Vasutf3877712020-05-17 16:47:07 +0200204 struct pcnet_priv *lp = dev->priv;
Paul Burton52505922014-04-07 16:41:46 +0100205 struct pcnet_uncached_priv *uc;
Wolfgang Denk39158312008-04-24 23:44:26 +0200206 int i, val;
Paul Burtoned228752016-05-26 14:49:35 +0100207 unsigned long addr;
wdenkc6097192002-11-03 00:24:07 +0000208
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200209 PCNET_DEBUG1("%s: %s...\n", lp->name, __func__);
wdenkc6097192002-11-03 00:24:07 +0000210
Wolfgang Denk39158312008-04-24 23:44:26 +0200211 /* Switch pcnet to 32bit mode */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200212 pcnet_write_bcr(lp, 20, 2);
wdenkc6097192002-11-03 00:24:07 +0000213
Wolfgang Denk39158312008-04-24 23:44:26 +0200214 /* Set/reset autoselect bit */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200215 val = pcnet_read_bcr(lp, 2) & ~2;
Wolfgang Denk39158312008-04-24 23:44:26 +0200216 val |= 2;
Marek Vasutf7377ad2020-05-17 17:00:42 +0200217 pcnet_write_bcr(lp, 2, val);
wdenkc6097192002-11-03 00:24:07 +0000218
Wolfgang Denk39158312008-04-24 23:44:26 +0200219 /* Enable auto negotiate, setup, disable fd */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200220 val = pcnet_read_bcr(lp, 32) & ~0x98;
Wolfgang Denk39158312008-04-24 23:44:26 +0200221 val |= 0x20;
Marek Vasutf7377ad2020-05-17 17:00:42 +0200222 pcnet_write_bcr(lp, 32, val);
wdenkc6097192002-11-03 00:24:07 +0000223
Wolfgang Denk39158312008-04-24 23:44:26 +0200224 /*
Paul Burton03261c02013-11-08 11:18:46 +0000225 * Enable NOUFLO on supported controllers, with the transmit
226 * start point set to the full packet. This will cause entire
227 * packets to be buffered by the ethernet controller before
228 * transmission, eliminating underflows which are common on
229 * slower devices. Controllers which do not support NOUFLO will
230 * simply be left with a larger transmit FIFO threshold.
231 */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200232 val = pcnet_read_bcr(lp, 18);
Paul Burton03261c02013-11-08 11:18:46 +0000233 val |= 1 << 11;
Marek Vasutf7377ad2020-05-17 17:00:42 +0200234 pcnet_write_bcr(lp, 18, val);
235 val = pcnet_read_csr(lp, 80);
Paul Burton03261c02013-11-08 11:18:46 +0000236 val |= 0x3 << 10;
Marek Vasutf7377ad2020-05-17 17:00:42 +0200237 pcnet_write_csr(lp, 80, val);
Paul Burton03261c02013-11-08 11:18:46 +0000238
Paul Burton52505922014-04-07 16:41:46 +0100239 uc = lp->uc;
240
241 uc->init_block.mode = cpu_to_le16(0x0000);
242 uc->init_block.filter[0] = 0x00000000;
243 uc->init_block.filter[1] = 0x00000000;
wdenkc6097192002-11-03 00:24:07 +0000244
Wolfgang Denk39158312008-04-24 23:44:26 +0200245 /*
246 * Initialize the Rx ring.
247 */
248 lp->cur_rx = 0;
249 for (i = 0; i < RX_RING_SIZE; i++) {
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200250 addr = pcnet_virt_to_mem(lp, lp->rx_buf[i]);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100251 uc->rx_ring[i].base = cpu_to_le32(addr);
Paul Burton52505922014-04-07 16:41:46 +0100252 uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
253 uc->rx_ring[i].status = cpu_to_le16(0x8000);
Wolfgang Denk39158312008-04-24 23:44:26 +0200254 PCNET_DEBUG1
255 ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
Paul Burton52505922014-04-07 16:41:46 +0100256 uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
257 uc->rx_ring[i].status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200258 }
wdenkc6097192002-11-03 00:24:07 +0000259
Wolfgang Denk39158312008-04-24 23:44:26 +0200260 /*
261 * Initialize the Tx ring. The Tx buffer address is filled in as
262 * needed, but we do need to clear the upper ownership bit.
263 */
264 lp->cur_tx = 0;
265 for (i = 0; i < TX_RING_SIZE; i++) {
Paul Burton52505922014-04-07 16:41:46 +0100266 uc->tx_ring[i].base = 0;
267 uc->tx_ring[i].status = 0;
Wolfgang Denk39158312008-04-24 23:44:26 +0200268 }
wdenkc6097192002-11-03 00:24:07 +0000269
Wolfgang Denk39158312008-04-24 23:44:26 +0200270 /*
271 * Setup Init Block.
272 */
Paul Burton52505922014-04-07 16:41:46 +0100273 PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
wdenkc6097192002-11-03 00:24:07 +0000274
Wolfgang Denk39158312008-04-24 23:44:26 +0200275 for (i = 0; i < 6; i++) {
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200276 lp->uc->init_block.phys_addr[i] = lp->enetaddr[i];
Paul Burton52505922014-04-07 16:41:46 +0100277 PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
Wolfgang Denk39158312008-04-24 23:44:26 +0200278 }
wdenkc6097192002-11-03 00:24:07 +0000279
Paul Burton52505922014-04-07 16:41:46 +0100280 uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
Paul Burton70ab8c02013-11-08 11:18:43 +0000281 RX_RING_LEN_BITS);
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200282 addr = pcnet_virt_to_mem(lp, uc->rx_ring);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100283 uc->init_block.rx_ring = cpu_to_le32(addr);
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200284 addr = pcnet_virt_to_mem(lp, uc->tx_ring);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100285 uc->init_block.tx_ring = cpu_to_le32(addr);
wdenkc6097192002-11-03 00:24:07 +0000286
Paul Burton70ab8c02013-11-08 11:18:43 +0000287 PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
Paul Burton52505922014-04-07 16:41:46 +0100288 uc->init_block.tlen_rlen,
289 uc->init_block.rx_ring, uc->init_block.tx_ring);
wdenkc6097192002-11-03 00:24:07 +0000290
Wolfgang Denk39158312008-04-24 23:44:26 +0200291 /*
292 * Tell the controller where the Init Block is located.
293 */
Paul Burton52505922014-04-07 16:41:46 +0100294 barrier();
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200295 addr = pcnet_virt_to_mem(lp, &lp->uc->init_block);
Marek Vasutf7377ad2020-05-17 17:00:42 +0200296 pcnet_write_csr(lp, 1, addr & 0xffff);
297 pcnet_write_csr(lp, 2, (addr >> 16) & 0xffff);
wdenkc6097192002-11-03 00:24:07 +0000298
Marek Vasutf7377ad2020-05-17 17:00:42 +0200299 pcnet_write_csr(lp, 4, 0x0915);
300 pcnet_write_csr(lp, 0, 0x0001); /* start */
wdenkc6097192002-11-03 00:24:07 +0000301
Wolfgang Denk39158312008-04-24 23:44:26 +0200302 /* Wait for Init Done bit */
303 for (i = 10000; i > 0; i--) {
Marek Vasutf7377ad2020-05-17 17:00:42 +0200304 if (pcnet_read_csr(lp, 0) & 0x0100)
Wolfgang Denk39158312008-04-24 23:44:26 +0200305 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000306 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200307 }
308 if (i <= 0) {
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200309 printf("%s: TIMEOUT: controller init failed\n", lp->name);
Marek Vasutf7377ad2020-05-17 17:00:42 +0200310 pcnet_reset(lp);
Wolfgang Denk39158312008-04-24 23:44:26 +0200311 return -1;
312 }
wdenkc6097192002-11-03 00:24:07 +0000313
Wolfgang Denk39158312008-04-24 23:44:26 +0200314 /*
315 * Finally start network controller operation.
316 */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200317 pcnet_write_csr(lp, 0, 0x0002);
wdenkc6097192002-11-03 00:24:07 +0000318
Wolfgang Denk39158312008-04-24 23:44:26 +0200319 return 0;
wdenkc6097192002-11-03 00:24:07 +0000320}
321
Joe Hershbergerb541cc92012-05-22 18:09:56 +0000322static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len)
wdenkc6097192002-11-03 00:24:07 +0000323{
Marek Vasutf3877712020-05-17 16:47:07 +0200324 struct pcnet_priv *lp = dev->priv;
Wolfgang Denk39158312008-04-24 23:44:26 +0200325 int i, status;
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100326 u32 addr;
Paul Burton52505922014-04-07 16:41:46 +0100327 struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
wdenkc6097192002-11-03 00:24:07 +0000328
Paul Burton70ab8c02013-11-08 11:18:43 +0000329 PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
330 packet);
wdenkc6097192002-11-03 00:24:07 +0000331
Paul Burton5edb7d82013-11-08 11:18:45 +0000332 flush_dcache_range((unsigned long)packet,
333 (unsigned long)packet + pkt_len);
334
Wolfgang Denk39158312008-04-24 23:44:26 +0200335 /* Wait for completion by testing the OWN bit */
336 for (i = 1000; i > 0; i--) {
Paul Burton14e47402014-04-07 16:41:48 +0100337 status = readw(&entry->status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200338 if ((status & 0x8000) == 0)
339 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000340 udelay(100);
341 PCNET_DEBUG2(".");
Wolfgang Denk39158312008-04-24 23:44:26 +0200342 }
343 if (i <= 0) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000344 printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200345 lp->name, lp->cur_tx, status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200346 pkt_len = 0;
347 goto failure;
348 }
wdenkc6097192002-11-03 00:24:07 +0000349
Wolfgang Denk39158312008-04-24 23:44:26 +0200350 /*
351 * Setup Tx ring. Caution: the write order is important here,
352 * set the status with the "ownership" bits last.
353 */
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200354 addr = pcnet_virt_to_mem(lp, packet);
Paul Burton14e47402014-04-07 16:41:48 +0100355 writew(-pkt_len, &entry->length);
356 writel(0, &entry->misc);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100357 writel(addr, &entry->base);
Paul Burton14e47402014-04-07 16:41:48 +0100358 writew(0x8300, &entry->status);
wdenkc6097192002-11-03 00:24:07 +0000359
Wolfgang Denk39158312008-04-24 23:44:26 +0200360 /* Trigger an immediate send poll. */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200361 pcnet_write_csr(lp, 0, 0x0008);
wdenkc6097192002-11-03 00:24:07 +0000362
Wolfgang Denk39158312008-04-24 23:44:26 +0200363 failure:
364 if (++lp->cur_tx >= TX_RING_SIZE)
365 lp->cur_tx = 0;
wdenkc6097192002-11-03 00:24:07 +0000366
Paul Burton70ab8c02013-11-08 11:18:43 +0000367 PCNET_DEBUG2("done\n");
Wolfgang Denk39158312008-04-24 23:44:26 +0200368 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000369}
370
Wolfgang Denk39158312008-04-24 23:44:26 +0200371static int pcnet_recv (struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000372{
Marek Vasutf3877712020-05-17 16:47:07 +0200373 struct pcnet_priv *lp = dev->priv;
Wolfgang Denk39158312008-04-24 23:44:26 +0200374 struct pcnet_rx_head *entry;
Paul Burton7f3c38e2014-04-07 16:41:47 +0100375 unsigned char *buf;
Wolfgang Denk39158312008-04-24 23:44:26 +0200376 int pkt_len = 0;
Paul Burton14e47402014-04-07 16:41:48 +0100377 u16 status, err_status;
wdenkc6097192002-11-03 00:24:07 +0000378
Wolfgang Denk39158312008-04-24 23:44:26 +0200379 while (1) {
Paul Burton52505922014-04-07 16:41:46 +0100380 entry = &lp->uc->rx_ring[lp->cur_rx];
Wolfgang Denk39158312008-04-24 23:44:26 +0200381 /*
382 * If we own the next entry, it's a new packet. Send it up.
383 */
Paul Burton14e47402014-04-07 16:41:48 +0100384 status = readw(&entry->status);
Paul Burton70ab8c02013-11-08 11:18:43 +0000385 if ((status & 0x8000) != 0)
Wolfgang Denk39158312008-04-24 23:44:26 +0200386 break;
Paul Burton14e47402014-04-07 16:41:48 +0100387 err_status = status >> 8;
wdenkc6097192002-11-03 00:24:07 +0000388
Paul Burton14e47402014-04-07 16:41:48 +0100389 if (err_status != 0x03) { /* There was an error. */
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200390 printf("%s: Rx%d", lp->name, lp->cur_rx);
Paul Burton14e47402014-04-07 16:41:48 +0100391 PCNET_DEBUG1(" (status=0x%x)", err_status);
392 if (err_status & 0x20)
Paul Burton70ab8c02013-11-08 11:18:43 +0000393 printf(" Frame");
Paul Burton14e47402014-04-07 16:41:48 +0100394 if (err_status & 0x10)
Paul Burton70ab8c02013-11-08 11:18:43 +0000395 printf(" Overflow");
Paul Burton14e47402014-04-07 16:41:48 +0100396 if (err_status & 0x08)
Paul Burton70ab8c02013-11-08 11:18:43 +0000397 printf(" CRC");
Paul Burton14e47402014-04-07 16:41:48 +0100398 if (err_status & 0x04)
Paul Burton70ab8c02013-11-08 11:18:43 +0000399 printf(" Fifo");
400 printf(" Error\n");
Paul Burton14e47402014-04-07 16:41:48 +0100401 status &= 0x03ff;
wdenkc6097192002-11-03 00:24:07 +0000402
Wolfgang Denk39158312008-04-24 23:44:26 +0200403 } else {
Paul Burton14e47402014-04-07 16:41:48 +0100404 pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
Wolfgang Denk39158312008-04-24 23:44:26 +0200405 if (pkt_len < 60) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000406 printf("%s: Rx%d: invalid packet length %d\n",
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200407 lp->name, lp->cur_rx, pkt_len);
Wolfgang Denk39158312008-04-24 23:44:26 +0200408 } else {
Marek Vasut60675d42020-05-17 16:16:45 +0200409 buf = lp->rx_buf[lp->cur_rx];
Paul Burton7f3c38e2014-04-07 16:41:47 +0100410 invalidate_dcache_range((unsigned long)buf,
411 (unsigned long)buf + pkt_len);
Joe Hershberger9f09a362015-04-08 01:41:06 -0500412 net_process_received_packet(buf, pkt_len);
Paul Burton70ab8c02013-11-08 11:18:43 +0000413 PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
Paul Burton7f3c38e2014-04-07 16:41:47 +0100414 lp->cur_rx, pkt_len, buf);
Wolfgang Denk39158312008-04-24 23:44:26 +0200415 }
416 }
Paul Burton14e47402014-04-07 16:41:48 +0100417
418 status |= 0x8000;
419 writew(status, &entry->status);
wdenkc6097192002-11-03 00:24:07 +0000420
Wolfgang Denk39158312008-04-24 23:44:26 +0200421 if (++lp->cur_rx >= RX_RING_SIZE)
422 lp->cur_rx = 0;
423 }
424 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000425}
426
Paul Burton70ab8c02013-11-08 11:18:43 +0000427static void pcnet_halt(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000428{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200429 struct pcnet_priv *lp = dev->priv;
Wolfgang Denk39158312008-04-24 23:44:26 +0200430 int i;
wdenkc6097192002-11-03 00:24:07 +0000431
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200432 PCNET_DEBUG1("%s: %s...\n", lp->name, __func__);
wdenkc6097192002-11-03 00:24:07 +0000433
Wolfgang Denk39158312008-04-24 23:44:26 +0200434 /* Reset the PCnet controller */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200435 pcnet_reset(lp);
wdenkc6097192002-11-03 00:24:07 +0000436
Wolfgang Denk39158312008-04-24 23:44:26 +0200437 /* Wait for Stop bit */
438 for (i = 1000; i > 0; i--) {
Marek Vasutf7377ad2020-05-17 17:00:42 +0200439 if (pcnet_read_csr(lp, 0) & 0x4)
Wolfgang Denk39158312008-04-24 23:44:26 +0200440 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000441 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200442 }
Paul Burton70ab8c02013-11-08 11:18:43 +0000443 if (i <= 0)
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200444 printf("%s: TIMEOUT: controller reset failed\n", lp->name);
wdenkc6097192002-11-03 00:24:07 +0000445}
Marek Vasut2ba0a682020-05-17 16:31:41 +0200446
447int pcnet_initialize(bd_t *bis)
448{
449 pci_dev_t devbusfn;
450 struct eth_device *dev;
Marek Vasutf3877712020-05-17 16:47:07 +0200451 struct pcnet_priv *lp;
Marek Vasut2ba0a682020-05-17 16:31:41 +0200452 u16 command, status;
453 int dev_nr = 0;
454 u32 bar;
455
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200456 PCNET_DEBUG1("\n%s...\n", __func__);
Marek Vasut2ba0a682020-05-17 16:31:41 +0200457
458 for (dev_nr = 0; ; dev_nr++) {
459 /*
460 * Find the PCnet PCI device(s).
461 */
462 devbusfn = pci_find_devices(supported, dev_nr);
463 if (devbusfn < 0)
464 break;
465
466 /*
467 * Allocate and pre-fill the device structure.
468 */
469 dev = calloc(1, sizeof(*dev));
470 if (!dev) {
471 printf("pcnet: Can not allocate memory\n");
472 break;
473 }
474
475 /*
476 * We only maintain one structure because the drivers will
477 * never be used concurrently. In 32bit mode the RX and TX
478 * ring entries must be aligned on 16-byte boundaries.
479 */
Marek Vasutf3877712020-05-17 16:47:07 +0200480 lp = malloc_cache_aligned(sizeof(*lp));
481 lp->uc = map_physmem((phys_addr_t)&lp->ucp,
482 sizeof(lp->ucp), MAP_NOCACHE);
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200483 lp->dev = devbusfn;
Marek Vasutf3877712020-05-17 16:47:07 +0200484 flush_dcache_range((unsigned long)lp,
485 (unsigned long)lp + sizeof(*lp));
486 dev->priv = lp;
Marek Vasut2ba0a682020-05-17 16:31:41 +0200487 sprintf(dev->name, "pcnet#%d", dev_nr);
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200488 lp->name = dev->name;
489 lp->enetaddr = dev->enetaddr;
Marek Vasut2ba0a682020-05-17 16:31:41 +0200490
491 /*
492 * Setup the PCI device.
493 */
494 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &bar);
Marek Vasutf7377ad2020-05-17 17:00:42 +0200495 lp->iobase = (void *)(pci_mem_to_phys(devbusfn, bar) & ~0xf);
Marek Vasut2ba0a682020-05-17 16:31:41 +0200496
Marek Vasutf7377ad2020-05-17 17:00:42 +0200497 PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%p: ",
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200498 lp->name, devbusfn, lp->iobase);
Marek Vasut2ba0a682020-05-17 16:31:41 +0200499
500 command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
501 pci_write_config_word(devbusfn, PCI_COMMAND, command);
502 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
503 if ((status & command) != command) {
504 printf("%s: Couldn't enable IO access or Bus Mastering\n",
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200505 lp->name);
Marek Vasut2ba0a682020-05-17 16:31:41 +0200506 free(dev);
507 continue;
508 }
509
510 pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40);
511
512 /*
513 * Probe the PCnet chip.
514 */
515 if (pcnet_probe(dev, bis, dev_nr) < 0) {
516 free(dev);
517 continue;
518 }
519
520 /*
521 * Setup device structure and register the driver.
522 */
523 dev->init = pcnet_init;
524 dev->halt = pcnet_halt;
525 dev->send = pcnet_send;
526 dev->recv = pcnet_recv;
527
528 eth_register(dev);
529 }
530
531 udelay(10 * 1000);
532
533 return dev_nr;
534}