blob: eda6743ec358a58a47273a73348473b092a4f98d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
4 *
5 * This driver for AMD PCnet network controllers is derived from the
6 * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
wdenkc6097192002-11-03 00:24:07 +00007 */
8
9#include <common.h>
10#include <malloc.h>
11#include <net.h>
Ben Warrenb794a932008-08-31 10:08:43 -070012#include <netdev.h>
wdenkc6097192002-11-03 00:24:07 +000013#include <asm/io.h>
14#include <pci.h>
15
Wolfgang Denk39158312008-04-24 23:44:26 +020016#define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
wdenkc6097192002-11-03 00:24:07 +000017
Wolfgang Denk99726cc2011-11-05 05:12:58 +000018#define PCNET_DEBUG1(fmt,args...) \
19 debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
20#define PCNET_DEBUG2(fmt,args...) \
21 debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000022
wdenkc6097192002-11-03 00:24:07 +000023#if !defined(CONF_PCNET_79C973) && defined(CONF_PCNET_79C975)
24#error "Macro for PCnet chip version is not defined!"
25#endif
26
27/*
28 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
29 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
30 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
31 */
32#define PCNET_LOG_TX_BUFFERS 0
33#define PCNET_LOG_RX_BUFFERS 2
34
35#define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
36#define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
37
38#define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
39#define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
40
41#define PKT_BUF_SZ 1544
42
43/* The PCNET Rx and Tx ring descriptors. */
44struct pcnet_rx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020045 u32 base;
46 s16 buf_length;
47 s16 status;
48 u32 msg_length;
49 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000050};
51
52struct pcnet_tx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020053 u32 base;
54 s16 length;
55 s16 status;
56 u32 misc;
57 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000058};
59
60/* The PCNET 32-Bit initialization block, described in databook. */
61struct pcnet_init_block {
Wolfgang Denk39158312008-04-24 23:44:26 +020062 u16 mode;
63 u16 tlen_rlen;
64 u8 phys_addr[6];
65 u16 reserved;
66 u32 filter[2];
67 /* Receive and transmit ring base, along with extra bits. */
68 u32 rx_ring;
69 u32 tx_ring;
70 u32 reserved2;
wdenkc6097192002-11-03 00:24:07 +000071};
72
Paul Burton52505922014-04-07 16:41:46 +010073struct pcnet_uncached_priv {
Wolfgang Denk39158312008-04-24 23:44:26 +020074 struct pcnet_rx_head rx_ring[RX_RING_SIZE];
75 struct pcnet_tx_head tx_ring[TX_RING_SIZE];
76 struct pcnet_init_block init_block;
Paul Burton52505922014-04-07 16:41:46 +010077};
78
79typedef struct pcnet_priv {
80 struct pcnet_uncached_priv *uc;
Wolfgang Denk39158312008-04-24 23:44:26 +020081 /* Receive Buffer space */
Paul Burton7f3c38e2014-04-07 16:41:47 +010082 unsigned char (*rx_buf)[RX_RING_SIZE][PKT_BUF_SZ + 4];
Wolfgang Denk39158312008-04-24 23:44:26 +020083 int cur_rx;
84 int cur_tx;
wdenkc6097192002-11-03 00:24:07 +000085} pcnet_priv_t;
86
87static pcnet_priv_t *lp;
88
89/* Offsets from base I/O address for WIO mode */
90#define PCNET_RDP 0x10
91#define PCNET_RAP 0x12
92#define PCNET_RESET 0x14
93#define PCNET_BDP 0x16
94
Paul Burton70ab8c02013-11-08 11:18:43 +000095static u16 pcnet_read_csr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +000096{
Paul Burton70ab8c02013-11-08 11:18:43 +000097 outw(index, dev->iobase + PCNET_RAP);
98 return inw(dev->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +000099}
100
Paul Burton70ab8c02013-11-08 11:18:43 +0000101static void pcnet_write_csr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000102{
Paul Burton70ab8c02013-11-08 11:18:43 +0000103 outw(index, dev->iobase + PCNET_RAP);
104 outw(val, dev->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000105}
106
Paul Burton70ab8c02013-11-08 11:18:43 +0000107static u16 pcnet_read_bcr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +0000108{
Paul Burton70ab8c02013-11-08 11:18:43 +0000109 outw(index, dev->iobase + PCNET_RAP);
110 return inw(dev->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000111}
112
Paul Burton70ab8c02013-11-08 11:18:43 +0000113static void pcnet_write_bcr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000114{
Paul Burton70ab8c02013-11-08 11:18:43 +0000115 outw(index, dev->iobase + PCNET_RAP);
116 outw(val, dev->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000117}
118
Paul Burton70ab8c02013-11-08 11:18:43 +0000119static void pcnet_reset(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000120{
Paul Burton70ab8c02013-11-08 11:18:43 +0000121 inw(dev->iobase + PCNET_RESET);
wdenkc6097192002-11-03 00:24:07 +0000122}
123
Paul Burton70ab8c02013-11-08 11:18:43 +0000124static int pcnet_check(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000125{
Paul Burton70ab8c02013-11-08 11:18:43 +0000126 outw(88, dev->iobase + PCNET_RAP);
127 return inw(dev->iobase + PCNET_RAP) == 88;
wdenkc6097192002-11-03 00:24:07 +0000128}
129
Wolfgang Denk39158312008-04-24 23:44:26 +0200130static int pcnet_init (struct eth_device *dev, bd_t * bis);
Joe Hershbergerb541cc92012-05-22 18:09:56 +0000131static int pcnet_send(struct eth_device *dev, void *packet, int length);
Wolfgang Denk39158312008-04-24 23:44:26 +0200132static int pcnet_recv (struct eth_device *dev);
133static void pcnet_halt (struct eth_device *dev);
134static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_num);
wdenkc6097192002-11-03 00:24:07 +0000135
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100136static inline pci_addr_t pcnet_virt_to_mem(const struct eth_device *dev,
Paul Burton38004ad2016-05-26 14:49:34 +0100137 void *addr)
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100138{
Paul Burtoned228752016-05-26 14:49:35 +0100139 pci_dev_t devbusfn = (pci_dev_t)(unsigned long)dev->priv;
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100140 void *virt_addr = addr;
141
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100142 return pci_virt_to_mem(devbusfn, virt_addr);
143}
wdenkc6097192002-11-03 00:24:07 +0000144
145static struct pci_device_id supported[] = {
Wolfgang Denk39158312008-04-24 23:44:26 +0200146 {PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE},
147 {}
wdenkc6097192002-11-03 00:24:07 +0000148};
149
150
Paul Burton70ab8c02013-11-08 11:18:43 +0000151int pcnet_initialize(bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000152{
Wolfgang Denk39158312008-04-24 23:44:26 +0200153 pci_dev_t devbusfn;
154 struct eth_device *dev;
155 u16 command, status;
156 int dev_nr = 0;
Paul Burton351ff112016-05-26 17:32:29 +0100157 u32 bar;
wdenkc6097192002-11-03 00:24:07 +0000158
Paul Burton70ab8c02013-11-08 11:18:43 +0000159 PCNET_DEBUG1("\npcnet_initialize...\n");
wdenkc6097192002-11-03 00:24:07 +0000160
Wolfgang Denk39158312008-04-24 23:44:26 +0200161 for (dev_nr = 0;; dev_nr++) {
wdenkc6097192002-11-03 00:24:07 +0000162
Wolfgang Denk39158312008-04-24 23:44:26 +0200163 /*
164 * Find the PCnet PCI device(s).
165 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000166 devbusfn = pci_find_devices(supported, dev_nr);
167 if (devbusfn < 0)
Wolfgang Denk39158312008-04-24 23:44:26 +0200168 break;
wdenkc6097192002-11-03 00:24:07 +0000169
Wolfgang Denk39158312008-04-24 23:44:26 +0200170 /*
171 * Allocate and pre-fill the device structure.
172 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000173 dev = (struct eth_device *)malloc(sizeof(*dev));
Nobuhiro Iwamatsua836a292010-10-19 14:03:45 +0900174 if (!dev) {
175 printf("pcnet: Can not allocate memory\n");
176 break;
177 }
178 memset(dev, 0, sizeof(*dev));
Paul Burtoned228752016-05-26 14:49:35 +0100179 dev->priv = (void *)(unsigned long)devbusfn;
Paul Burton70ab8c02013-11-08 11:18:43 +0000180 sprintf(dev->name, "pcnet#%d", dev_nr);
wdenkc6097192002-11-03 00:24:07 +0000181
Wolfgang Denk39158312008-04-24 23:44:26 +0200182 /*
183 * Setup the PCI device.
184 */
Paul Burton351ff112016-05-26 17:32:29 +0100185 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_0, &bar);
186 dev->iobase = pci_io_to_phys(devbusfn, bar);
Wolfgang Denk39158312008-04-24 23:44:26 +0200187 dev->iobase &= ~0xf;
wdenkc6097192002-11-03 00:24:07 +0000188
Paul Burtoned228752016-05-26 14:49:35 +0100189 PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%lx: ",
190 dev->name, devbusfn, (unsigned long)dev->iobase);
wdenkc6097192002-11-03 00:24:07 +0000191
Wolfgang Denk39158312008-04-24 23:44:26 +0200192 command = PCI_COMMAND_IO | PCI_COMMAND_MASTER;
Paul Burton70ab8c02013-11-08 11:18:43 +0000193 pci_write_config_word(devbusfn, PCI_COMMAND, command);
194 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200195 if ((status & command) != command) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000196 printf("%s: Couldn't enable IO access or Bus Mastering\n",
197 dev->name);
198 free(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200199 continue;
200 }
wdenkc6097192002-11-03 00:24:07 +0000201
Paul Burton70ab8c02013-11-08 11:18:43 +0000202 pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40);
wdenkc6097192002-11-03 00:24:07 +0000203
Wolfgang Denk39158312008-04-24 23:44:26 +0200204 /*
205 * Probe the PCnet chip.
206 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000207 if (pcnet_probe(dev, bis, dev_nr) < 0) {
208 free(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200209 continue;
210 }
wdenkc6097192002-11-03 00:24:07 +0000211
Wolfgang Denk39158312008-04-24 23:44:26 +0200212 /*
213 * Setup device structure and register the driver.
214 */
215 dev->init = pcnet_init;
216 dev->halt = pcnet_halt;
217 dev->send = pcnet_send;
218 dev->recv = pcnet_recv;
wdenkc6097192002-11-03 00:24:07 +0000219
Paul Burton70ab8c02013-11-08 11:18:43 +0000220 eth_register(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200221 }
wdenkc6097192002-11-03 00:24:07 +0000222
Paul Burton70ab8c02013-11-08 11:18:43 +0000223 udelay(10 * 1000);
wdenkc6097192002-11-03 00:24:07 +0000224
Wolfgang Denk39158312008-04-24 23:44:26 +0200225 return dev_nr;
wdenkc6097192002-11-03 00:24:07 +0000226}
227
Paul Burton70ab8c02013-11-08 11:18:43 +0000228static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr)
wdenkc6097192002-11-03 00:24:07 +0000229{
Wolfgang Denk39158312008-04-24 23:44:26 +0200230 int chip_version;
231 char *chipname;
232
wdenkc6097192002-11-03 00:24:07 +0000233#ifdef PCNET_HAS_PROM
Wolfgang Denk39158312008-04-24 23:44:26 +0200234 int i;
wdenkc6097192002-11-03 00:24:07 +0000235#endif
236
Wolfgang Denk39158312008-04-24 23:44:26 +0200237 /* Reset the PCnet controller */
Paul Burton70ab8c02013-11-08 11:18:43 +0000238 pcnet_reset(dev);
wdenkc6097192002-11-03 00:24:07 +0000239
Wolfgang Denk39158312008-04-24 23:44:26 +0200240 /* Check if register access is working */
Paul Burton70ab8c02013-11-08 11:18:43 +0000241 if (pcnet_read_csr(dev, 0) != 4 || !pcnet_check(dev)) {
242 printf("%s: CSR register access check failed\n", dev->name);
Wolfgang Denk39158312008-04-24 23:44:26 +0200243 return -1;
244 }
wdenkc6097192002-11-03 00:24:07 +0000245
Wolfgang Denk39158312008-04-24 23:44:26 +0200246 /* Identify the chip */
247 chip_version =
Paul Burton70ab8c02013-11-08 11:18:43 +0000248 pcnet_read_csr(dev, 88) | (pcnet_read_csr(dev, 89) << 16);
Wolfgang Denk39158312008-04-24 23:44:26 +0200249 if ((chip_version & 0xfff) != 0x003)
250 return -1;
251 chip_version = (chip_version >> 12) & 0xffff;
252 switch (chip_version) {
253 case 0x2621:
254 chipname = "PCnet/PCI II 79C970A"; /* PCI */
255 break;
wdenkc6097192002-11-03 00:24:07 +0000256#ifdef CONFIG_PCNET_79C973
Wolfgang Denk39158312008-04-24 23:44:26 +0200257 case 0x2625:
258 chipname = "PCnet/FAST III 79C973"; /* PCI */
259 break;
wdenkc6097192002-11-03 00:24:07 +0000260#endif
261#ifdef CONFIG_PCNET_79C975
Wolfgang Denk39158312008-04-24 23:44:26 +0200262 case 0x2627:
263 chipname = "PCnet/FAST III 79C975"; /* PCI */
264 break;
wdenkc6097192002-11-03 00:24:07 +0000265#endif
Wolfgang Denk39158312008-04-24 23:44:26 +0200266 default:
Paul Burton70ab8c02013-11-08 11:18:43 +0000267 printf("%s: PCnet version %#x not supported\n",
268 dev->name, chip_version);
Wolfgang Denk39158312008-04-24 23:44:26 +0200269 return -1;
270 }
wdenkc6097192002-11-03 00:24:07 +0000271
Paul Burton70ab8c02013-11-08 11:18:43 +0000272 PCNET_DEBUG1("AMD %s\n", chipname);
wdenkc6097192002-11-03 00:24:07 +0000273
274#ifdef PCNET_HAS_PROM
Wolfgang Denk39158312008-04-24 23:44:26 +0200275 /*
276 * In most chips, after a chip reset, the ethernet address is read from
277 * the station address PROM at the base address and programmed into the
278 * "Physical Address Registers" CSR12-14.
279 */
280 for (i = 0; i < 3; i++) {
281 unsigned int val;
282
Paul Burton70ab8c02013-11-08 11:18:43 +0000283 val = pcnet_read_csr(dev, i + 12) & 0x0ffff;
Wolfgang Denk39158312008-04-24 23:44:26 +0200284 /* There may be endianness issues here. */
285 dev->enetaddr[2 * i] = val & 0x0ff;
286 dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
287 }
wdenkc6097192002-11-03 00:24:07 +0000288#endif /* PCNET_HAS_PROM */
289
Wolfgang Denk39158312008-04-24 23:44:26 +0200290 return 0;
wdenkc6097192002-11-03 00:24:07 +0000291}
292
Paul Burton70ab8c02013-11-08 11:18:43 +0000293static int pcnet_init(struct eth_device *dev, bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000294{
Paul Burton52505922014-04-07 16:41:46 +0100295 struct pcnet_uncached_priv *uc;
Wolfgang Denk39158312008-04-24 23:44:26 +0200296 int i, val;
Paul Burtoned228752016-05-26 14:49:35 +0100297 unsigned long addr;
wdenkc6097192002-11-03 00:24:07 +0000298
Paul Burton70ab8c02013-11-08 11:18:43 +0000299 PCNET_DEBUG1("%s: pcnet_init...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000300
Wolfgang Denk39158312008-04-24 23:44:26 +0200301 /* Switch pcnet to 32bit mode */
Paul Burton70ab8c02013-11-08 11:18:43 +0000302 pcnet_write_bcr(dev, 20, 2);
wdenkc6097192002-11-03 00:24:07 +0000303
Wolfgang Denk39158312008-04-24 23:44:26 +0200304 /* Set/reset autoselect bit */
Paul Burton70ab8c02013-11-08 11:18:43 +0000305 val = pcnet_read_bcr(dev, 2) & ~2;
Wolfgang Denk39158312008-04-24 23:44:26 +0200306 val |= 2;
Paul Burton70ab8c02013-11-08 11:18:43 +0000307 pcnet_write_bcr(dev, 2, val);
wdenkc6097192002-11-03 00:24:07 +0000308
Wolfgang Denk39158312008-04-24 23:44:26 +0200309 /* Enable auto negotiate, setup, disable fd */
Paul Burton70ab8c02013-11-08 11:18:43 +0000310 val = pcnet_read_bcr(dev, 32) & ~0x98;
Wolfgang Denk39158312008-04-24 23:44:26 +0200311 val |= 0x20;
Paul Burton70ab8c02013-11-08 11:18:43 +0000312 pcnet_write_bcr(dev, 32, val);
wdenkc6097192002-11-03 00:24:07 +0000313
Wolfgang Denk39158312008-04-24 23:44:26 +0200314 /*
Paul Burton03261c02013-11-08 11:18:46 +0000315 * Enable NOUFLO on supported controllers, with the transmit
316 * start point set to the full packet. This will cause entire
317 * packets to be buffered by the ethernet controller before
318 * transmission, eliminating underflows which are common on
319 * slower devices. Controllers which do not support NOUFLO will
320 * simply be left with a larger transmit FIFO threshold.
321 */
322 val = pcnet_read_bcr(dev, 18);
323 val |= 1 << 11;
324 pcnet_write_bcr(dev, 18, val);
325 val = pcnet_read_csr(dev, 80);
326 val |= 0x3 << 10;
327 pcnet_write_csr(dev, 80, val);
328
329 /*
Wolfgang Denk39158312008-04-24 23:44:26 +0200330 * We only maintain one structure because the drivers will never
331 * be used concurrently. In 32bit mode the RX and TX ring entries
332 * must be aligned on 16-byte boundaries.
333 */
334 if (lp == NULL) {
Paul Burtoned228752016-05-26 14:49:35 +0100335 addr = (unsigned long)malloc(sizeof(pcnet_priv_t) + 0x10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200336 addr = (addr + 0xf) & ~0xf;
Paul Burton70ab8c02013-11-08 11:18:43 +0000337 lp = (pcnet_priv_t *)addr;
Paul Burton52505922014-04-07 16:41:46 +0100338
Paul Burtoned228752016-05-26 14:49:35 +0100339 addr = (unsigned long)memalign(ARCH_DMA_MINALIGN,
340 sizeof(*lp->uc));
Paul Burton52505922014-04-07 16:41:46 +0100341 flush_dcache_range(addr, addr + sizeof(*lp->uc));
342 addr = UNCACHED_SDRAM(addr);
343 lp->uc = (struct pcnet_uncached_priv *)addr;
Paul Burton7f3c38e2014-04-07 16:41:47 +0100344
Paul Burtoned228752016-05-26 14:49:35 +0100345 addr = (unsigned long)memalign(ARCH_DMA_MINALIGN,
346 sizeof(*lp->rx_buf));
Paul Burton7f3c38e2014-04-07 16:41:47 +0100347 flush_dcache_range(addr, addr + sizeof(*lp->rx_buf));
348 lp->rx_buf = (void *)addr;
Wolfgang Denk39158312008-04-24 23:44:26 +0200349 }
wdenkc6097192002-11-03 00:24:07 +0000350
Paul Burton52505922014-04-07 16:41:46 +0100351 uc = lp->uc;
352
353 uc->init_block.mode = cpu_to_le16(0x0000);
354 uc->init_block.filter[0] = 0x00000000;
355 uc->init_block.filter[1] = 0x00000000;
wdenkc6097192002-11-03 00:24:07 +0000356
Wolfgang Denk39158312008-04-24 23:44:26 +0200357 /*
358 * Initialize the Rx ring.
359 */
360 lp->cur_rx = 0;
361 for (i = 0; i < RX_RING_SIZE; i++) {
Paul Burton38004ad2016-05-26 14:49:34 +0100362 addr = pcnet_virt_to_mem(dev, (*lp->rx_buf)[i]);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100363 uc->rx_ring[i].base = cpu_to_le32(addr);
Paul Burton52505922014-04-07 16:41:46 +0100364 uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
365 uc->rx_ring[i].status = cpu_to_le16(0x8000);
Wolfgang Denk39158312008-04-24 23:44:26 +0200366 PCNET_DEBUG1
367 ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
Paul Burton52505922014-04-07 16:41:46 +0100368 uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
369 uc->rx_ring[i].status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200370 }
wdenkc6097192002-11-03 00:24:07 +0000371
Wolfgang Denk39158312008-04-24 23:44:26 +0200372 /*
373 * Initialize the Tx ring. The Tx buffer address is filled in as
374 * needed, but we do need to clear the upper ownership bit.
375 */
376 lp->cur_tx = 0;
377 for (i = 0; i < TX_RING_SIZE; i++) {
Paul Burton52505922014-04-07 16:41:46 +0100378 uc->tx_ring[i].base = 0;
379 uc->tx_ring[i].status = 0;
Wolfgang Denk39158312008-04-24 23:44:26 +0200380 }
wdenkc6097192002-11-03 00:24:07 +0000381
Wolfgang Denk39158312008-04-24 23:44:26 +0200382 /*
383 * Setup Init Block.
384 */
Paul Burton52505922014-04-07 16:41:46 +0100385 PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
wdenkc6097192002-11-03 00:24:07 +0000386
Wolfgang Denk39158312008-04-24 23:44:26 +0200387 for (i = 0; i < 6; i++) {
Paul Burton52505922014-04-07 16:41:46 +0100388 lp->uc->init_block.phys_addr[i] = dev->enetaddr[i];
389 PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
Wolfgang Denk39158312008-04-24 23:44:26 +0200390 }
wdenkc6097192002-11-03 00:24:07 +0000391
Paul Burton52505922014-04-07 16:41:46 +0100392 uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
Paul Burton70ab8c02013-11-08 11:18:43 +0000393 RX_RING_LEN_BITS);
Paul Burton38004ad2016-05-26 14:49:34 +0100394 addr = pcnet_virt_to_mem(dev, uc->rx_ring);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100395 uc->init_block.rx_ring = cpu_to_le32(addr);
Paul Burton38004ad2016-05-26 14:49:34 +0100396 addr = pcnet_virt_to_mem(dev, uc->tx_ring);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100397 uc->init_block.tx_ring = cpu_to_le32(addr);
wdenkc6097192002-11-03 00:24:07 +0000398
Paul Burton70ab8c02013-11-08 11:18:43 +0000399 PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
Paul Burton52505922014-04-07 16:41:46 +0100400 uc->init_block.tlen_rlen,
401 uc->init_block.rx_ring, uc->init_block.tx_ring);
wdenkc6097192002-11-03 00:24:07 +0000402
Wolfgang Denk39158312008-04-24 23:44:26 +0200403 /*
404 * Tell the controller where the Init Block is located.
405 */
Paul Burton52505922014-04-07 16:41:46 +0100406 barrier();
Paul Burton38004ad2016-05-26 14:49:34 +0100407 addr = pcnet_virt_to_mem(dev, &lp->uc->init_block);
Paul Burton70ab8c02013-11-08 11:18:43 +0000408 pcnet_write_csr(dev, 1, addr & 0xffff);
409 pcnet_write_csr(dev, 2, (addr >> 16) & 0xffff);
wdenkc6097192002-11-03 00:24:07 +0000410
Paul Burton70ab8c02013-11-08 11:18:43 +0000411 pcnet_write_csr(dev, 4, 0x0915);
412 pcnet_write_csr(dev, 0, 0x0001); /* start */
wdenkc6097192002-11-03 00:24:07 +0000413
Wolfgang Denk39158312008-04-24 23:44:26 +0200414 /* Wait for Init Done bit */
415 for (i = 10000; i > 0; i--) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000416 if (pcnet_read_csr(dev, 0) & 0x0100)
Wolfgang Denk39158312008-04-24 23:44:26 +0200417 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000418 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200419 }
420 if (i <= 0) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000421 printf("%s: TIMEOUT: controller init failed\n", dev->name);
422 pcnet_reset(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200423 return -1;
424 }
wdenkc6097192002-11-03 00:24:07 +0000425
Wolfgang Denk39158312008-04-24 23:44:26 +0200426 /*
427 * Finally start network controller operation.
428 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000429 pcnet_write_csr(dev, 0, 0x0002);
wdenkc6097192002-11-03 00:24:07 +0000430
Wolfgang Denk39158312008-04-24 23:44:26 +0200431 return 0;
wdenkc6097192002-11-03 00:24:07 +0000432}
433
Joe Hershbergerb541cc92012-05-22 18:09:56 +0000434static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len)
wdenkc6097192002-11-03 00:24:07 +0000435{
Wolfgang Denk39158312008-04-24 23:44:26 +0200436 int i, status;
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100437 u32 addr;
Paul Burton52505922014-04-07 16:41:46 +0100438 struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
wdenkc6097192002-11-03 00:24:07 +0000439
Paul Burton70ab8c02013-11-08 11:18:43 +0000440 PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
441 packet);
wdenkc6097192002-11-03 00:24:07 +0000442
Paul Burton5edb7d82013-11-08 11:18:45 +0000443 flush_dcache_range((unsigned long)packet,
444 (unsigned long)packet + pkt_len);
445
Wolfgang Denk39158312008-04-24 23:44:26 +0200446 /* Wait for completion by testing the OWN bit */
447 for (i = 1000; i > 0; i--) {
Paul Burton14e47402014-04-07 16:41:48 +0100448 status = readw(&entry->status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200449 if ((status & 0x8000) == 0)
450 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000451 udelay(100);
452 PCNET_DEBUG2(".");
Wolfgang Denk39158312008-04-24 23:44:26 +0200453 }
454 if (i <= 0) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000455 printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
456 dev->name, lp->cur_tx, status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200457 pkt_len = 0;
458 goto failure;
459 }
wdenkc6097192002-11-03 00:24:07 +0000460
Wolfgang Denk39158312008-04-24 23:44:26 +0200461 /*
462 * Setup Tx ring. Caution: the write order is important here,
463 * set the status with the "ownership" bits last.
464 */
Paul Burton38004ad2016-05-26 14:49:34 +0100465 addr = pcnet_virt_to_mem(dev, packet);
Paul Burton14e47402014-04-07 16:41:48 +0100466 writew(-pkt_len, &entry->length);
467 writel(0, &entry->misc);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100468 writel(addr, &entry->base);
Paul Burton14e47402014-04-07 16:41:48 +0100469 writew(0x8300, &entry->status);
wdenkc6097192002-11-03 00:24:07 +0000470
Wolfgang Denk39158312008-04-24 23:44:26 +0200471 /* Trigger an immediate send poll. */
Paul Burton70ab8c02013-11-08 11:18:43 +0000472 pcnet_write_csr(dev, 0, 0x0008);
wdenkc6097192002-11-03 00:24:07 +0000473
Wolfgang Denk39158312008-04-24 23:44:26 +0200474 failure:
475 if (++lp->cur_tx >= TX_RING_SIZE)
476 lp->cur_tx = 0;
wdenkc6097192002-11-03 00:24:07 +0000477
Paul Burton70ab8c02013-11-08 11:18:43 +0000478 PCNET_DEBUG2("done\n");
Wolfgang Denk39158312008-04-24 23:44:26 +0200479 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000480}
481
Wolfgang Denk39158312008-04-24 23:44:26 +0200482static int pcnet_recv (struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000483{
Wolfgang Denk39158312008-04-24 23:44:26 +0200484 struct pcnet_rx_head *entry;
Paul Burton7f3c38e2014-04-07 16:41:47 +0100485 unsigned char *buf;
Wolfgang Denk39158312008-04-24 23:44:26 +0200486 int pkt_len = 0;
Paul Burton14e47402014-04-07 16:41:48 +0100487 u16 status, err_status;
wdenkc6097192002-11-03 00:24:07 +0000488
Wolfgang Denk39158312008-04-24 23:44:26 +0200489 while (1) {
Paul Burton52505922014-04-07 16:41:46 +0100490 entry = &lp->uc->rx_ring[lp->cur_rx];
Wolfgang Denk39158312008-04-24 23:44:26 +0200491 /*
492 * If we own the next entry, it's a new packet. Send it up.
493 */
Paul Burton14e47402014-04-07 16:41:48 +0100494 status = readw(&entry->status);
Paul Burton70ab8c02013-11-08 11:18:43 +0000495 if ((status & 0x8000) != 0)
Wolfgang Denk39158312008-04-24 23:44:26 +0200496 break;
Paul Burton14e47402014-04-07 16:41:48 +0100497 err_status = status >> 8;
wdenkc6097192002-11-03 00:24:07 +0000498
Paul Burton14e47402014-04-07 16:41:48 +0100499 if (err_status != 0x03) { /* There was an error. */
Paul Burton70ab8c02013-11-08 11:18:43 +0000500 printf("%s: Rx%d", dev->name, lp->cur_rx);
Paul Burton14e47402014-04-07 16:41:48 +0100501 PCNET_DEBUG1(" (status=0x%x)", err_status);
502 if (err_status & 0x20)
Paul Burton70ab8c02013-11-08 11:18:43 +0000503 printf(" Frame");
Paul Burton14e47402014-04-07 16:41:48 +0100504 if (err_status & 0x10)
Paul Burton70ab8c02013-11-08 11:18:43 +0000505 printf(" Overflow");
Paul Burton14e47402014-04-07 16:41:48 +0100506 if (err_status & 0x08)
Paul Burton70ab8c02013-11-08 11:18:43 +0000507 printf(" CRC");
Paul Burton14e47402014-04-07 16:41:48 +0100508 if (err_status & 0x04)
Paul Burton70ab8c02013-11-08 11:18:43 +0000509 printf(" Fifo");
510 printf(" Error\n");
Paul Burton14e47402014-04-07 16:41:48 +0100511 status &= 0x03ff;
wdenkc6097192002-11-03 00:24:07 +0000512
Wolfgang Denk39158312008-04-24 23:44:26 +0200513 } else {
Paul Burton14e47402014-04-07 16:41:48 +0100514 pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
Wolfgang Denk39158312008-04-24 23:44:26 +0200515 if (pkt_len < 60) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000516 printf("%s: Rx%d: invalid packet length %d\n",
517 dev->name, lp->cur_rx, pkt_len);
Wolfgang Denk39158312008-04-24 23:44:26 +0200518 } else {
Paul Burton7f3c38e2014-04-07 16:41:47 +0100519 buf = (*lp->rx_buf)[lp->cur_rx];
520 invalidate_dcache_range((unsigned long)buf,
521 (unsigned long)buf + pkt_len);
Joe Hershberger9f09a362015-04-08 01:41:06 -0500522 net_process_received_packet(buf, pkt_len);
Paul Burton70ab8c02013-11-08 11:18:43 +0000523 PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
Paul Burton7f3c38e2014-04-07 16:41:47 +0100524 lp->cur_rx, pkt_len, buf);
Wolfgang Denk39158312008-04-24 23:44:26 +0200525 }
526 }
Paul Burton14e47402014-04-07 16:41:48 +0100527
528 status |= 0x8000;
529 writew(status, &entry->status);
wdenkc6097192002-11-03 00:24:07 +0000530
Wolfgang Denk39158312008-04-24 23:44:26 +0200531 if (++lp->cur_rx >= RX_RING_SIZE)
532 lp->cur_rx = 0;
533 }
534 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000535}
536
Paul Burton70ab8c02013-11-08 11:18:43 +0000537static void pcnet_halt(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000538{
Wolfgang Denk39158312008-04-24 23:44:26 +0200539 int i;
wdenkc6097192002-11-03 00:24:07 +0000540
Paul Burton70ab8c02013-11-08 11:18:43 +0000541 PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000542
Wolfgang Denk39158312008-04-24 23:44:26 +0200543 /* Reset the PCnet controller */
Paul Burton70ab8c02013-11-08 11:18:43 +0000544 pcnet_reset(dev);
wdenkc6097192002-11-03 00:24:07 +0000545
Wolfgang Denk39158312008-04-24 23:44:26 +0200546 /* Wait for Stop bit */
547 for (i = 1000; i > 0; i--) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000548 if (pcnet_read_csr(dev, 0) & 0x4)
Wolfgang Denk39158312008-04-24 23:44:26 +0200549 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000550 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200551 }
Paul Burton70ab8c02013-11-08 11:18:43 +0000552 if (i <= 0)
553 printf("%s: TIMEOUT: controller reset failed\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000554}