blob: b536ad466dc4e42ff4dcca1dcb9c15cb64982440 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
4 *
5 * This driver for AMD PCnet network controllers is derived from the
6 * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
wdenkc6097192002-11-03 00:24:07 +00007 */
8
9#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070010#include <cpu_func.h>
wdenkc6097192002-11-03 00:24:07 +000011#include <malloc.h>
12#include <net.h>
Ben Warrenb794a932008-08-31 10:08:43 -070013#include <netdev.h>
Simon Glass274e0b02020-05-10 11:39:56 -060014#include <asm/cache.h>
wdenkc6097192002-11-03 00:24:07 +000015#include <asm/io.h>
16#include <pci.h>
17
Wolfgang Denk39158312008-04-24 23:44:26 +020018#define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
wdenkc6097192002-11-03 00:24:07 +000019
Wolfgang Denk99726cc2011-11-05 05:12:58 +000020#define PCNET_DEBUG1(fmt,args...) \
21 debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
22#define PCNET_DEBUG2(fmt,args...) \
23 debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000024
wdenkc6097192002-11-03 00:24:07 +000025/*
26 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
27 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
28 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
29 */
30#define PCNET_LOG_TX_BUFFERS 0
31#define PCNET_LOG_RX_BUFFERS 2
32
33#define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
34#define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
35
36#define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
37#define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
38
39#define PKT_BUF_SZ 1544
40
41/* The PCNET Rx and Tx ring descriptors. */
42struct pcnet_rx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020043 u32 base;
44 s16 buf_length;
45 s16 status;
46 u32 msg_length;
47 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000048};
49
50struct pcnet_tx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020051 u32 base;
52 s16 length;
53 s16 status;
54 u32 misc;
55 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000056};
57
58/* The PCNET 32-Bit initialization block, described in databook. */
59struct pcnet_init_block {
Wolfgang Denk39158312008-04-24 23:44:26 +020060 u16 mode;
61 u16 tlen_rlen;
62 u8 phys_addr[6];
63 u16 reserved;
64 u32 filter[2];
65 /* Receive and transmit ring base, along with extra bits. */
66 u32 rx_ring;
67 u32 tx_ring;
68 u32 reserved2;
wdenkc6097192002-11-03 00:24:07 +000069};
70
Paul Burton52505922014-04-07 16:41:46 +010071struct pcnet_uncached_priv {
Wolfgang Denk39158312008-04-24 23:44:26 +020072 struct pcnet_rx_head rx_ring[RX_RING_SIZE];
73 struct pcnet_tx_head tx_ring[TX_RING_SIZE];
74 struct pcnet_init_block init_block;
Paul Burton52505922014-04-07 16:41:46 +010075};
76
77typedef struct pcnet_priv {
78 struct pcnet_uncached_priv *uc;
Wolfgang Denk39158312008-04-24 23:44:26 +020079 /* Receive Buffer space */
Paul Burton7f3c38e2014-04-07 16:41:47 +010080 unsigned char (*rx_buf)[RX_RING_SIZE][PKT_BUF_SZ + 4];
Wolfgang Denk39158312008-04-24 23:44:26 +020081 int cur_rx;
82 int cur_tx;
wdenkc6097192002-11-03 00:24:07 +000083} pcnet_priv_t;
84
85static pcnet_priv_t *lp;
86
87/* Offsets from base I/O address for WIO mode */
88#define PCNET_RDP 0x10
89#define PCNET_RAP 0x12
90#define PCNET_RESET 0x14
91#define PCNET_BDP 0x16
92
Paul Burton70ab8c02013-11-08 11:18:43 +000093static u16 pcnet_read_csr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +000094{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +020095 void __iomem *base = (void __iomem *)dev->iobase;
96
97 writew(index, base + PCNET_RAP);
98 return readw(base + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +000099}
100
Paul Burton70ab8c02013-11-08 11:18:43 +0000101static void pcnet_write_csr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000102{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200103 void __iomem *base = (void __iomem *)dev->iobase;
104
105 writew(index, base + PCNET_RAP);
106 writew(val, base + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000107}
108
Paul Burton70ab8c02013-11-08 11:18:43 +0000109static u16 pcnet_read_bcr(struct eth_device *dev, int index)
wdenkc6097192002-11-03 00:24:07 +0000110{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200111 void __iomem *base = (void __iomem *)dev->iobase;
112
113 writew(index, base + PCNET_RAP);
114 return readw(base + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000115}
116
Paul Burton70ab8c02013-11-08 11:18:43 +0000117static void pcnet_write_bcr(struct eth_device *dev, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000118{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200119 void __iomem *base = (void __iomem *)dev->iobase;
120
121 writew(index, base + PCNET_RAP);
122 writew(val, base + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000123}
124
Paul Burton70ab8c02013-11-08 11:18:43 +0000125static void pcnet_reset(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000126{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200127 void __iomem *base = (void __iomem *)dev->iobase;
128
129 readw(base + PCNET_RESET);
wdenkc6097192002-11-03 00:24:07 +0000130}
131
Paul Burton70ab8c02013-11-08 11:18:43 +0000132static int pcnet_check(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000133{
Daniel Schwierzeck4bb07792020-05-03 19:43:32 +0200134 void __iomem *base = (void __iomem *)dev->iobase;
135
136 writew(88, base + PCNET_RAP);
137 return readw(base + PCNET_RAP) == 88;
wdenkc6097192002-11-03 00:24:07 +0000138}
139
Wolfgang Denk39158312008-04-24 23:44:26 +0200140static int pcnet_init (struct eth_device *dev, bd_t * bis);
Joe Hershbergerb541cc92012-05-22 18:09:56 +0000141static int pcnet_send(struct eth_device *dev, void *packet, int length);
Wolfgang Denk39158312008-04-24 23:44:26 +0200142static int pcnet_recv (struct eth_device *dev);
143static void pcnet_halt (struct eth_device *dev);
144static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_num);
wdenkc6097192002-11-03 00:24:07 +0000145
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100146static inline pci_addr_t pcnet_virt_to_mem(const struct eth_device *dev,
Paul Burton38004ad2016-05-26 14:49:34 +0100147 void *addr)
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100148{
Paul Burtoned228752016-05-26 14:49:35 +0100149 pci_dev_t devbusfn = (pci_dev_t)(unsigned long)dev->priv;
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100150 void *virt_addr = addr;
151
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100152 return pci_virt_to_mem(devbusfn, virt_addr);
153}
wdenkc6097192002-11-03 00:24:07 +0000154
155static struct pci_device_id supported[] = {
Wolfgang Denk39158312008-04-24 23:44:26 +0200156 {PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE},
157 {}
wdenkc6097192002-11-03 00:24:07 +0000158};
159
160
Paul Burton70ab8c02013-11-08 11:18:43 +0000161int pcnet_initialize(bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000162{
Wolfgang Denk39158312008-04-24 23:44:26 +0200163 pci_dev_t devbusfn;
164 struct eth_device *dev;
165 u16 command, status;
166 int dev_nr = 0;
Paul Burton351ff112016-05-26 17:32:29 +0100167 u32 bar;
wdenkc6097192002-11-03 00:24:07 +0000168
Paul Burton70ab8c02013-11-08 11:18:43 +0000169 PCNET_DEBUG1("\npcnet_initialize...\n");
wdenkc6097192002-11-03 00:24:07 +0000170
Wolfgang Denk39158312008-04-24 23:44:26 +0200171 for (dev_nr = 0;; dev_nr++) {
wdenkc6097192002-11-03 00:24:07 +0000172
Wolfgang Denk39158312008-04-24 23:44:26 +0200173 /*
174 * Find the PCnet PCI device(s).
175 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000176 devbusfn = pci_find_devices(supported, dev_nr);
177 if (devbusfn < 0)
Wolfgang Denk39158312008-04-24 23:44:26 +0200178 break;
wdenkc6097192002-11-03 00:24:07 +0000179
Wolfgang Denk39158312008-04-24 23:44:26 +0200180 /*
181 * Allocate and pre-fill the device structure.
182 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000183 dev = (struct eth_device *)malloc(sizeof(*dev));
Nobuhiro Iwamatsua836a292010-10-19 14:03:45 +0900184 if (!dev) {
185 printf("pcnet: Can not allocate memory\n");
186 break;
187 }
188 memset(dev, 0, sizeof(*dev));
Paul Burtoned228752016-05-26 14:49:35 +0100189 dev->priv = (void *)(unsigned long)devbusfn;
Paul Burton70ab8c02013-11-08 11:18:43 +0000190 sprintf(dev->name, "pcnet#%d", dev_nr);
wdenkc6097192002-11-03 00:24:07 +0000191
Wolfgang Denk39158312008-04-24 23:44:26 +0200192 /*
193 * Setup the PCI device.
194 */
Marek Vasut04235cc2020-04-18 05:11:05 +0200195 pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_1, &bar);
196 dev->iobase = pci_mem_to_phys(devbusfn, bar);
Wolfgang Denk39158312008-04-24 23:44:26 +0200197 dev->iobase &= ~0xf;
wdenkc6097192002-11-03 00:24:07 +0000198
Paul Burtoned228752016-05-26 14:49:35 +0100199 PCNET_DEBUG1("%s: devbusfn=0x%x iobase=0x%lx: ",
200 dev->name, devbusfn, (unsigned long)dev->iobase);
wdenkc6097192002-11-03 00:24:07 +0000201
Marek Vasut04235cc2020-04-18 05:11:05 +0200202 command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
Paul Burton70ab8c02013-11-08 11:18:43 +0000203 pci_write_config_word(devbusfn, PCI_COMMAND, command);
204 pci_read_config_word(devbusfn, PCI_COMMAND, &status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200205 if ((status & command) != command) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000206 printf("%s: Couldn't enable IO access or Bus Mastering\n",
207 dev->name);
208 free(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200209 continue;
210 }
wdenkc6097192002-11-03 00:24:07 +0000211
Paul Burton70ab8c02013-11-08 11:18:43 +0000212 pci_write_config_byte(devbusfn, PCI_LATENCY_TIMER, 0x40);
wdenkc6097192002-11-03 00:24:07 +0000213
Wolfgang Denk39158312008-04-24 23:44:26 +0200214 /*
215 * Probe the PCnet chip.
216 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000217 if (pcnet_probe(dev, bis, dev_nr) < 0) {
218 free(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200219 continue;
220 }
wdenkc6097192002-11-03 00:24:07 +0000221
Wolfgang Denk39158312008-04-24 23:44:26 +0200222 /*
223 * Setup device structure and register the driver.
224 */
225 dev->init = pcnet_init;
226 dev->halt = pcnet_halt;
227 dev->send = pcnet_send;
228 dev->recv = pcnet_recv;
wdenkc6097192002-11-03 00:24:07 +0000229
Paul Burton70ab8c02013-11-08 11:18:43 +0000230 eth_register(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200231 }
wdenkc6097192002-11-03 00:24:07 +0000232
Paul Burton70ab8c02013-11-08 11:18:43 +0000233 udelay(10 * 1000);
wdenkc6097192002-11-03 00:24:07 +0000234
Wolfgang Denk39158312008-04-24 23:44:26 +0200235 return dev_nr;
wdenkc6097192002-11-03 00:24:07 +0000236}
237
Paul Burton70ab8c02013-11-08 11:18:43 +0000238static int pcnet_probe(struct eth_device *dev, bd_t *bis, int dev_nr)
wdenkc6097192002-11-03 00:24:07 +0000239{
Wolfgang Denk39158312008-04-24 23:44:26 +0200240 int chip_version;
241 char *chipname;
242
wdenkc6097192002-11-03 00:24:07 +0000243#ifdef PCNET_HAS_PROM
Wolfgang Denk39158312008-04-24 23:44:26 +0200244 int i;
wdenkc6097192002-11-03 00:24:07 +0000245#endif
246
Wolfgang Denk39158312008-04-24 23:44:26 +0200247 /* Reset the PCnet controller */
Paul Burton70ab8c02013-11-08 11:18:43 +0000248 pcnet_reset(dev);
wdenkc6097192002-11-03 00:24:07 +0000249
Wolfgang Denk39158312008-04-24 23:44:26 +0200250 /* Check if register access is working */
Paul Burton70ab8c02013-11-08 11:18:43 +0000251 if (pcnet_read_csr(dev, 0) != 4 || !pcnet_check(dev)) {
252 printf("%s: CSR register access check failed\n", dev->name);
Wolfgang Denk39158312008-04-24 23:44:26 +0200253 return -1;
254 }
wdenkc6097192002-11-03 00:24:07 +0000255
Wolfgang Denk39158312008-04-24 23:44:26 +0200256 /* Identify the chip */
257 chip_version =
Paul Burton70ab8c02013-11-08 11:18:43 +0000258 pcnet_read_csr(dev, 88) | (pcnet_read_csr(dev, 89) << 16);
Wolfgang Denk39158312008-04-24 23:44:26 +0200259 if ((chip_version & 0xfff) != 0x003)
260 return -1;
261 chip_version = (chip_version >> 12) & 0xffff;
262 switch (chip_version) {
263 case 0x2621:
264 chipname = "PCnet/PCI II 79C970A"; /* PCI */
265 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200266 case 0x2625:
267 chipname = "PCnet/FAST III 79C973"; /* PCI */
268 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200269 case 0x2627:
270 chipname = "PCnet/FAST III 79C975"; /* PCI */
271 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200272 default:
Paul Burton70ab8c02013-11-08 11:18:43 +0000273 printf("%s: PCnet version %#x not supported\n",
274 dev->name, chip_version);
Wolfgang Denk39158312008-04-24 23:44:26 +0200275 return -1;
276 }
wdenkc6097192002-11-03 00:24:07 +0000277
Paul Burton70ab8c02013-11-08 11:18:43 +0000278 PCNET_DEBUG1("AMD %s\n", chipname);
wdenkc6097192002-11-03 00:24:07 +0000279
280#ifdef PCNET_HAS_PROM
Wolfgang Denk39158312008-04-24 23:44:26 +0200281 /*
282 * In most chips, after a chip reset, the ethernet address is read from
283 * the station address PROM at the base address and programmed into the
284 * "Physical Address Registers" CSR12-14.
285 */
286 for (i = 0; i < 3; i++) {
287 unsigned int val;
288
Paul Burton70ab8c02013-11-08 11:18:43 +0000289 val = pcnet_read_csr(dev, i + 12) & 0x0ffff;
Wolfgang Denk39158312008-04-24 23:44:26 +0200290 /* There may be endianness issues here. */
291 dev->enetaddr[2 * i] = val & 0x0ff;
292 dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
293 }
wdenkc6097192002-11-03 00:24:07 +0000294#endif /* PCNET_HAS_PROM */
295
Wolfgang Denk39158312008-04-24 23:44:26 +0200296 return 0;
wdenkc6097192002-11-03 00:24:07 +0000297}
298
Paul Burton70ab8c02013-11-08 11:18:43 +0000299static int pcnet_init(struct eth_device *dev, bd_t *bis)
wdenkc6097192002-11-03 00:24:07 +0000300{
Paul Burton52505922014-04-07 16:41:46 +0100301 struct pcnet_uncached_priv *uc;
Wolfgang Denk39158312008-04-24 23:44:26 +0200302 int i, val;
Paul Burtoned228752016-05-26 14:49:35 +0100303 unsigned long addr;
wdenkc6097192002-11-03 00:24:07 +0000304
Paul Burton70ab8c02013-11-08 11:18:43 +0000305 PCNET_DEBUG1("%s: pcnet_init...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000306
Wolfgang Denk39158312008-04-24 23:44:26 +0200307 /* Switch pcnet to 32bit mode */
Paul Burton70ab8c02013-11-08 11:18:43 +0000308 pcnet_write_bcr(dev, 20, 2);
wdenkc6097192002-11-03 00:24:07 +0000309
Wolfgang Denk39158312008-04-24 23:44:26 +0200310 /* Set/reset autoselect bit */
Paul Burton70ab8c02013-11-08 11:18:43 +0000311 val = pcnet_read_bcr(dev, 2) & ~2;
Wolfgang Denk39158312008-04-24 23:44:26 +0200312 val |= 2;
Paul Burton70ab8c02013-11-08 11:18:43 +0000313 pcnet_write_bcr(dev, 2, val);
wdenkc6097192002-11-03 00:24:07 +0000314
Wolfgang Denk39158312008-04-24 23:44:26 +0200315 /* Enable auto negotiate, setup, disable fd */
Paul Burton70ab8c02013-11-08 11:18:43 +0000316 val = pcnet_read_bcr(dev, 32) & ~0x98;
Wolfgang Denk39158312008-04-24 23:44:26 +0200317 val |= 0x20;
Paul Burton70ab8c02013-11-08 11:18:43 +0000318 pcnet_write_bcr(dev, 32, val);
wdenkc6097192002-11-03 00:24:07 +0000319
Wolfgang Denk39158312008-04-24 23:44:26 +0200320 /*
Paul Burton03261c02013-11-08 11:18:46 +0000321 * Enable NOUFLO on supported controllers, with the transmit
322 * start point set to the full packet. This will cause entire
323 * packets to be buffered by the ethernet controller before
324 * transmission, eliminating underflows which are common on
325 * slower devices. Controllers which do not support NOUFLO will
326 * simply be left with a larger transmit FIFO threshold.
327 */
328 val = pcnet_read_bcr(dev, 18);
329 val |= 1 << 11;
330 pcnet_write_bcr(dev, 18, val);
331 val = pcnet_read_csr(dev, 80);
332 val |= 0x3 << 10;
333 pcnet_write_csr(dev, 80, val);
334
335 /*
Wolfgang Denk39158312008-04-24 23:44:26 +0200336 * We only maintain one structure because the drivers will never
337 * be used concurrently. In 32bit mode the RX and TX ring entries
338 * must be aligned on 16-byte boundaries.
339 */
340 if (lp == NULL) {
Paul Burtoned228752016-05-26 14:49:35 +0100341 addr = (unsigned long)malloc(sizeof(pcnet_priv_t) + 0x10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200342 addr = (addr + 0xf) & ~0xf;
Paul Burton70ab8c02013-11-08 11:18:43 +0000343 lp = (pcnet_priv_t *)addr;
Paul Burton52505922014-04-07 16:41:46 +0100344
Paul Burtoned228752016-05-26 14:49:35 +0100345 addr = (unsigned long)memalign(ARCH_DMA_MINALIGN,
346 sizeof(*lp->uc));
Paul Burton52505922014-04-07 16:41:46 +0100347 flush_dcache_range(addr, addr + sizeof(*lp->uc));
Marek Vasut022fedf2020-04-18 02:32:19 +0200348 addr = (unsigned long)map_physmem(addr,
349 roundup(sizeof(*lp->uc), ARCH_DMA_MINALIGN),
350 MAP_NOCACHE);
Paul Burton52505922014-04-07 16:41:46 +0100351 lp->uc = (struct pcnet_uncached_priv *)addr;
Paul Burton7f3c38e2014-04-07 16:41:47 +0100352
Paul Burtoned228752016-05-26 14:49:35 +0100353 addr = (unsigned long)memalign(ARCH_DMA_MINALIGN,
354 sizeof(*lp->rx_buf));
Paul Burton7f3c38e2014-04-07 16:41:47 +0100355 flush_dcache_range(addr, addr + sizeof(*lp->rx_buf));
356 lp->rx_buf = (void *)addr;
Wolfgang Denk39158312008-04-24 23:44:26 +0200357 }
wdenkc6097192002-11-03 00:24:07 +0000358
Paul Burton52505922014-04-07 16:41:46 +0100359 uc = lp->uc;
360
361 uc->init_block.mode = cpu_to_le16(0x0000);
362 uc->init_block.filter[0] = 0x00000000;
363 uc->init_block.filter[1] = 0x00000000;
wdenkc6097192002-11-03 00:24:07 +0000364
Wolfgang Denk39158312008-04-24 23:44:26 +0200365 /*
366 * Initialize the Rx ring.
367 */
368 lp->cur_rx = 0;
369 for (i = 0; i < RX_RING_SIZE; i++) {
Paul Burton38004ad2016-05-26 14:49:34 +0100370 addr = pcnet_virt_to_mem(dev, (*lp->rx_buf)[i]);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100371 uc->rx_ring[i].base = cpu_to_le32(addr);
Paul Burton52505922014-04-07 16:41:46 +0100372 uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
373 uc->rx_ring[i].status = cpu_to_le16(0x8000);
Wolfgang Denk39158312008-04-24 23:44:26 +0200374 PCNET_DEBUG1
375 ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
Paul Burton52505922014-04-07 16:41:46 +0100376 uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
377 uc->rx_ring[i].status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200378 }
wdenkc6097192002-11-03 00:24:07 +0000379
Wolfgang Denk39158312008-04-24 23:44:26 +0200380 /*
381 * Initialize the Tx ring. The Tx buffer address is filled in as
382 * needed, but we do need to clear the upper ownership bit.
383 */
384 lp->cur_tx = 0;
385 for (i = 0; i < TX_RING_SIZE; i++) {
Paul Burton52505922014-04-07 16:41:46 +0100386 uc->tx_ring[i].base = 0;
387 uc->tx_ring[i].status = 0;
Wolfgang Denk39158312008-04-24 23:44:26 +0200388 }
wdenkc6097192002-11-03 00:24:07 +0000389
Wolfgang Denk39158312008-04-24 23:44:26 +0200390 /*
391 * Setup Init Block.
392 */
Paul Burton52505922014-04-07 16:41:46 +0100393 PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
wdenkc6097192002-11-03 00:24:07 +0000394
Wolfgang Denk39158312008-04-24 23:44:26 +0200395 for (i = 0; i < 6; i++) {
Paul Burton52505922014-04-07 16:41:46 +0100396 lp->uc->init_block.phys_addr[i] = dev->enetaddr[i];
397 PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
Wolfgang Denk39158312008-04-24 23:44:26 +0200398 }
wdenkc6097192002-11-03 00:24:07 +0000399
Paul Burton52505922014-04-07 16:41:46 +0100400 uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
Paul Burton70ab8c02013-11-08 11:18:43 +0000401 RX_RING_LEN_BITS);
Paul Burton38004ad2016-05-26 14:49:34 +0100402 addr = pcnet_virt_to_mem(dev, uc->rx_ring);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100403 uc->init_block.rx_ring = cpu_to_le32(addr);
Paul Burton38004ad2016-05-26 14:49:34 +0100404 addr = pcnet_virt_to_mem(dev, uc->tx_ring);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100405 uc->init_block.tx_ring = cpu_to_le32(addr);
wdenkc6097192002-11-03 00:24:07 +0000406
Paul Burton70ab8c02013-11-08 11:18:43 +0000407 PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
Paul Burton52505922014-04-07 16:41:46 +0100408 uc->init_block.tlen_rlen,
409 uc->init_block.rx_ring, uc->init_block.tx_ring);
wdenkc6097192002-11-03 00:24:07 +0000410
Wolfgang Denk39158312008-04-24 23:44:26 +0200411 /*
412 * Tell the controller where the Init Block is located.
413 */
Paul Burton52505922014-04-07 16:41:46 +0100414 barrier();
Paul Burton38004ad2016-05-26 14:49:34 +0100415 addr = pcnet_virt_to_mem(dev, &lp->uc->init_block);
Paul Burton70ab8c02013-11-08 11:18:43 +0000416 pcnet_write_csr(dev, 1, addr & 0xffff);
417 pcnet_write_csr(dev, 2, (addr >> 16) & 0xffff);
wdenkc6097192002-11-03 00:24:07 +0000418
Paul Burton70ab8c02013-11-08 11:18:43 +0000419 pcnet_write_csr(dev, 4, 0x0915);
420 pcnet_write_csr(dev, 0, 0x0001); /* start */
wdenkc6097192002-11-03 00:24:07 +0000421
Wolfgang Denk39158312008-04-24 23:44:26 +0200422 /* Wait for Init Done bit */
423 for (i = 10000; i > 0; i--) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000424 if (pcnet_read_csr(dev, 0) & 0x0100)
Wolfgang Denk39158312008-04-24 23:44:26 +0200425 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000426 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200427 }
428 if (i <= 0) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000429 printf("%s: TIMEOUT: controller init failed\n", dev->name);
430 pcnet_reset(dev);
Wolfgang Denk39158312008-04-24 23:44:26 +0200431 return -1;
432 }
wdenkc6097192002-11-03 00:24:07 +0000433
Wolfgang Denk39158312008-04-24 23:44:26 +0200434 /*
435 * Finally start network controller operation.
436 */
Paul Burton70ab8c02013-11-08 11:18:43 +0000437 pcnet_write_csr(dev, 0, 0x0002);
wdenkc6097192002-11-03 00:24:07 +0000438
Wolfgang Denk39158312008-04-24 23:44:26 +0200439 return 0;
wdenkc6097192002-11-03 00:24:07 +0000440}
441
Joe Hershbergerb541cc92012-05-22 18:09:56 +0000442static int pcnet_send(struct eth_device *dev, void *packet, int pkt_len)
wdenkc6097192002-11-03 00:24:07 +0000443{
Wolfgang Denk39158312008-04-24 23:44:26 +0200444 int i, status;
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100445 u32 addr;
Paul Burton52505922014-04-07 16:41:46 +0100446 struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
wdenkc6097192002-11-03 00:24:07 +0000447
Paul Burton70ab8c02013-11-08 11:18:43 +0000448 PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
449 packet);
wdenkc6097192002-11-03 00:24:07 +0000450
Paul Burton5edb7d82013-11-08 11:18:45 +0000451 flush_dcache_range((unsigned long)packet,
452 (unsigned long)packet + pkt_len);
453
Wolfgang Denk39158312008-04-24 23:44:26 +0200454 /* Wait for completion by testing the OWN bit */
455 for (i = 1000; i > 0; i--) {
Paul Burton14e47402014-04-07 16:41:48 +0100456 status = readw(&entry->status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200457 if ((status & 0x8000) == 0)
458 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000459 udelay(100);
460 PCNET_DEBUG2(".");
Wolfgang Denk39158312008-04-24 23:44:26 +0200461 }
462 if (i <= 0) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000463 printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
464 dev->name, lp->cur_tx, status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200465 pkt_len = 0;
466 goto failure;
467 }
wdenkc6097192002-11-03 00:24:07 +0000468
Wolfgang Denk39158312008-04-24 23:44:26 +0200469 /*
470 * Setup Tx ring. Caution: the write order is important here,
471 * set the status with the "ownership" bits last.
472 */
Paul Burton38004ad2016-05-26 14:49:34 +0100473 addr = pcnet_virt_to_mem(dev, packet);
Paul Burton14e47402014-04-07 16:41:48 +0100474 writew(-pkt_len, &entry->length);
475 writel(0, &entry->misc);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100476 writel(addr, &entry->base);
Paul Burton14e47402014-04-07 16:41:48 +0100477 writew(0x8300, &entry->status);
wdenkc6097192002-11-03 00:24:07 +0000478
Wolfgang Denk39158312008-04-24 23:44:26 +0200479 /* Trigger an immediate send poll. */
Paul Burton70ab8c02013-11-08 11:18:43 +0000480 pcnet_write_csr(dev, 0, 0x0008);
wdenkc6097192002-11-03 00:24:07 +0000481
Wolfgang Denk39158312008-04-24 23:44:26 +0200482 failure:
483 if (++lp->cur_tx >= TX_RING_SIZE)
484 lp->cur_tx = 0;
wdenkc6097192002-11-03 00:24:07 +0000485
Paul Burton70ab8c02013-11-08 11:18:43 +0000486 PCNET_DEBUG2("done\n");
Wolfgang Denk39158312008-04-24 23:44:26 +0200487 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000488}
489
Wolfgang Denk39158312008-04-24 23:44:26 +0200490static int pcnet_recv (struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000491{
Wolfgang Denk39158312008-04-24 23:44:26 +0200492 struct pcnet_rx_head *entry;
Paul Burton7f3c38e2014-04-07 16:41:47 +0100493 unsigned char *buf;
Wolfgang Denk39158312008-04-24 23:44:26 +0200494 int pkt_len = 0;
Paul Burton14e47402014-04-07 16:41:48 +0100495 u16 status, err_status;
wdenkc6097192002-11-03 00:24:07 +0000496
Wolfgang Denk39158312008-04-24 23:44:26 +0200497 while (1) {
Paul Burton52505922014-04-07 16:41:46 +0100498 entry = &lp->uc->rx_ring[lp->cur_rx];
Wolfgang Denk39158312008-04-24 23:44:26 +0200499 /*
500 * If we own the next entry, it's a new packet. Send it up.
501 */
Paul Burton14e47402014-04-07 16:41:48 +0100502 status = readw(&entry->status);
Paul Burton70ab8c02013-11-08 11:18:43 +0000503 if ((status & 0x8000) != 0)
Wolfgang Denk39158312008-04-24 23:44:26 +0200504 break;
Paul Burton14e47402014-04-07 16:41:48 +0100505 err_status = status >> 8;
wdenkc6097192002-11-03 00:24:07 +0000506
Paul Burton14e47402014-04-07 16:41:48 +0100507 if (err_status != 0x03) { /* There was an error. */
Paul Burton70ab8c02013-11-08 11:18:43 +0000508 printf("%s: Rx%d", dev->name, lp->cur_rx);
Paul Burton14e47402014-04-07 16:41:48 +0100509 PCNET_DEBUG1(" (status=0x%x)", err_status);
510 if (err_status & 0x20)
Paul Burton70ab8c02013-11-08 11:18:43 +0000511 printf(" Frame");
Paul Burton14e47402014-04-07 16:41:48 +0100512 if (err_status & 0x10)
Paul Burton70ab8c02013-11-08 11:18:43 +0000513 printf(" Overflow");
Paul Burton14e47402014-04-07 16:41:48 +0100514 if (err_status & 0x08)
Paul Burton70ab8c02013-11-08 11:18:43 +0000515 printf(" CRC");
Paul Burton14e47402014-04-07 16:41:48 +0100516 if (err_status & 0x04)
Paul Burton70ab8c02013-11-08 11:18:43 +0000517 printf(" Fifo");
518 printf(" Error\n");
Paul Burton14e47402014-04-07 16:41:48 +0100519 status &= 0x03ff;
wdenkc6097192002-11-03 00:24:07 +0000520
Wolfgang Denk39158312008-04-24 23:44:26 +0200521 } else {
Paul Burton14e47402014-04-07 16:41:48 +0100522 pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
Wolfgang Denk39158312008-04-24 23:44:26 +0200523 if (pkt_len < 60) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000524 printf("%s: Rx%d: invalid packet length %d\n",
525 dev->name, lp->cur_rx, pkt_len);
Wolfgang Denk39158312008-04-24 23:44:26 +0200526 } else {
Paul Burton7f3c38e2014-04-07 16:41:47 +0100527 buf = (*lp->rx_buf)[lp->cur_rx];
528 invalidate_dcache_range((unsigned long)buf,
529 (unsigned long)buf + pkt_len);
Joe Hershberger9f09a362015-04-08 01:41:06 -0500530 net_process_received_packet(buf, pkt_len);
Paul Burton70ab8c02013-11-08 11:18:43 +0000531 PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
Paul Burton7f3c38e2014-04-07 16:41:47 +0100532 lp->cur_rx, pkt_len, buf);
Wolfgang Denk39158312008-04-24 23:44:26 +0200533 }
534 }
Paul Burton14e47402014-04-07 16:41:48 +0100535
536 status |= 0x8000;
537 writew(status, &entry->status);
wdenkc6097192002-11-03 00:24:07 +0000538
Wolfgang Denk39158312008-04-24 23:44:26 +0200539 if (++lp->cur_rx >= RX_RING_SIZE)
540 lp->cur_rx = 0;
541 }
542 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000543}
544
Paul Burton70ab8c02013-11-08 11:18:43 +0000545static void pcnet_halt(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000546{
Wolfgang Denk39158312008-04-24 23:44:26 +0200547 int i;
wdenkc6097192002-11-03 00:24:07 +0000548
Paul Burton70ab8c02013-11-08 11:18:43 +0000549 PCNET_DEBUG1("%s: pcnet_halt...\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000550
Wolfgang Denk39158312008-04-24 23:44:26 +0200551 /* Reset the PCnet controller */
Paul Burton70ab8c02013-11-08 11:18:43 +0000552 pcnet_reset(dev);
wdenkc6097192002-11-03 00:24:07 +0000553
Wolfgang Denk39158312008-04-24 23:44:26 +0200554 /* Wait for Stop bit */
555 for (i = 1000; i > 0; i--) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000556 if (pcnet_read_csr(dev, 0) & 0x4)
Wolfgang Denk39158312008-04-24 23:44:26 +0200557 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000558 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200559 }
Paul Burton70ab8c02013-11-08 11:18:43 +0000560 if (i <= 0)
561 printf("%s: TIMEOUT: controller reset failed\n", dev->name);
wdenkc6097192002-11-03 00:24:07 +0000562}