Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Chin Liang See | cb35060 | 2014-03-04 22:13:53 -0600 | [diff] [blame] | 2 | /* |
Ley Foon Tan | ec6f882 | 2017-04-26 02:44:33 +0800 | [diff] [blame] | 3 | * Copyright (C) 2013-2017 Altera Corporation <www.altera.com> |
Chin Liang See | cb35060 | 2014-03-04 22:13:53 -0600 | [diff] [blame] | 4 | */ |
| 5 | |
Siew Chin Lim | fa2cc49 | 2021-03-24 17:16:49 +0800 | [diff] [blame] | 6 | #include <asm/arch/clock_manager.h> |
| 7 | #include <asm/arch/system_manager.h> |
| 8 | #include <asm/global_data.h> |
| 9 | #include <asm/io.h> |
Simon Glass | ed38aef | 2020-05-10 11:40:03 -0600 | [diff] [blame] | 10 | #include <command.h> |
Simon Glass | 9758973 | 2020-05-10 11:40:02 -0600 | [diff] [blame] | 11 | #include <init.h> |
Ley Foon Tan | ec6f882 | 2017-04-26 02:44:33 +0800 | [diff] [blame] | 12 | #include <wait_bit.h> |
Chin Liang See | cb35060 | 2014-03-04 22:13:53 -0600 | [diff] [blame] | 13 | |
Pavel Machek | 7c8d5a6 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 14 | DECLARE_GLOBAL_DATA_PTR; |
| 15 | |
Ley Foon Tan | ec6f882 | 2017-04-26 02:44:33 +0800 | [diff] [blame] | 16 | void cm_wait_for_lock(u32 mask) |
Chin Liang See | cb35060 | 2014-03-04 22:13:53 -0600 | [diff] [blame] | 17 | { |
Ley Foon Tan | ec6f882 | 2017-04-26 02:44:33 +0800 | [diff] [blame] | 18 | u32 inter_val; |
| 19 | u32 retry = 0; |
Chin Liang See | cb35060 | 2014-03-04 22:13:53 -0600 | [diff] [blame] | 20 | do { |
Ley Foon Tan | ca40f29 | 2017-04-26 02:44:39 +0800 | [diff] [blame] | 21 | #if defined(CONFIG_TARGET_SOCFPGA_GEN5) |
Ley Foon Tan | 2669591 | 2019-11-08 10:38:21 +0800 | [diff] [blame] | 22 | inter_val = readl(socfpga_get_clkmgr_addr() + |
| 23 | CLKMGR_INTER) & mask; |
Ley Foon Tan | 6751e7d | 2018-05-18 22:05:22 +0800 | [diff] [blame] | 24 | #else |
Ley Foon Tan | 2669591 | 2019-11-08 10:38:21 +0800 | [diff] [blame] | 25 | inter_val = readl(socfpga_get_clkmgr_addr() + |
| 26 | CLKMGR_STAT) & mask; |
Ley Foon Tan | ca40f29 | 2017-04-26 02:44:39 +0800 | [diff] [blame] | 27 | #endif |
| 28 | /* Wait for stable lock */ |
Marek Vasut | 43e9c40 | 2014-09-16 19:54:32 +0200 | [diff] [blame] | 29 | if (inter_val == mask) |
| 30 | retry++; |
| 31 | else |
| 32 | retry = 0; |
| 33 | if (retry >= 10) |
| 34 | break; |
| 35 | } while (1); |
Chin Liang See | cb35060 | 2014-03-04 22:13:53 -0600 | [diff] [blame] | 36 | } |
| 37 | |
| 38 | /* function to poll in the fsm busy bit */ |
Ley Foon Tan | ec6f882 | 2017-04-26 02:44:33 +0800 | [diff] [blame] | 39 | int cm_wait_for_fsm(void) |
Pavel Machek | 7c8d5a6 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 40 | { |
Ley Foon Tan | 2669591 | 2019-11-08 10:38:21 +0800 | [diff] [blame] | 41 | return wait_for_bit_le32((const void *)(socfpga_get_clkmgr_addr() + |
| 42 | CLKMGR_STAT), CLKMGR_STAT_BUSY, false, 20000, |
| 43 | false); |
Pavel Machek | 7c8d5a6 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 44 | } |
| 45 | |
| 46 | int set_cpu_clk_info(void) |
| 47 | { |
Marek Vasut | d430d9a | 2018-08-06 21:47:50 +0200 | [diff] [blame] | 48 | #if defined(CONFIG_TARGET_SOCFPGA_GEN5) |
Pavel Machek | 7c8d5a6 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 49 | /* Calculate the clock frequencies required for drivers */ |
| 50 | cm_get_l4_sp_clk_hz(); |
| 51 | cm_get_mmc_controller_clk_hz(); |
Marek Vasut | d430d9a | 2018-08-06 21:47:50 +0200 | [diff] [blame] | 52 | #endif |
Pavel Machek | 7c8d5a6 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 53 | |
| 54 | gd->bd->bi_arm_freq = cm_get_mpu_clk_hz() / 1000000; |
| 55 | gd->bd->bi_dsp_freq = 0; |
Ley Foon Tan | ca40f29 | 2017-04-26 02:44:39 +0800 | [diff] [blame] | 56 | |
| 57 | #if defined(CONFIG_TARGET_SOCFPGA_GEN5) |
Pavel Machek | 7c8d5a6 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 58 | gd->bd->bi_ddr_freq = cm_get_sdram_clk_hz() / 1000000; |
Ley Foon Tan | 6751e7d | 2018-05-18 22:05:22 +0800 | [diff] [blame] | 59 | #else |
Ley Foon Tan | ca40f29 | 2017-04-26 02:44:39 +0800 | [diff] [blame] | 60 | gd->bd->bi_ddr_freq = 0; |
| 61 | #endif |
Pavel Machek | 7c8d5a6 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 62 | |
| 63 | return 0; |
| 64 | } |
| 65 | |
Siew Chin Lim | fa2cc49 | 2021-03-24 17:16:49 +0800 | [diff] [blame] | 66 | #if IS_ENABLED(CONFIG_TARGET_SOCFPGA_SOC64) |
Siew Chin Lim | c1888b0 | 2021-03-24 17:16:50 +0800 | [diff] [blame] | 67 | int cm_set_qspi_controller_clk_hz(u32 clk_hz) |
| 68 | { |
| 69 | u32 reg; |
| 70 | u32 clk_khz; |
| 71 | |
| 72 | /* |
| 73 | * Store QSPI ref clock and set into sysmgr boot register. |
| 74 | * Only clock freq in kHz degree is accepted due to limited bits[27:0] |
| 75 | * is reserved for storing the QSPI clock freq into boot scratch cold0 |
| 76 | * register. |
| 77 | */ |
| 78 | if (clk_hz < 1000) |
| 79 | return -EINVAL; |
| 80 | |
| 81 | clk_khz = clk_hz / 1000; |
| 82 | printf("QSPI: Reference clock at %d kHz\n", clk_khz); |
| 83 | |
| 84 | reg = (readl(socfpga_get_sysmgr_addr() + |
| 85 | SYSMGR_SOC64_BOOT_SCRATCH_COLD0)) & |
| 86 | ~(SYSMGR_SCRATCH_REG_0_QSPI_REFCLK_MASK); |
| 87 | |
| 88 | writel((clk_khz & SYSMGR_SCRATCH_REG_0_QSPI_REFCLK_MASK) | reg, |
| 89 | socfpga_get_sysmgr_addr() + SYSMGR_SOC64_BOOT_SCRATCH_COLD0); |
| 90 | |
| 91 | return 0; |
| 92 | } |
| 93 | |
Siew Chin Lim | fa2cc49 | 2021-03-24 17:16:49 +0800 | [diff] [blame] | 94 | unsigned int cm_get_qspi_controller_clk_hz(void) |
| 95 | { |
Siew Chin Lim | c1888b0 | 2021-03-24 17:16:50 +0800 | [diff] [blame] | 96 | return (readl(socfpga_get_sysmgr_addr() + |
| 97 | SYSMGR_SOC64_BOOT_SCRATCH_COLD0) & |
| 98 | SYSMGR_SCRATCH_REG_0_QSPI_REFCLK_MASK) * 1000; |
Siew Chin Lim | fa2cc49 | 2021-03-24 17:16:49 +0800 | [diff] [blame] | 99 | } |
| 100 | #endif |
| 101 | |
Tom Rini | df09a19 | 2017-12-22 12:19:22 -0500 | [diff] [blame] | 102 | #ifndef CONFIG_SPL_BUILD |
Simon Glass | ed38aef | 2020-05-10 11:40:03 -0600 | [diff] [blame] | 103 | static int do_showclocks(struct cmd_tbl *cmdtp, int flag, int argc, |
| 104 | char *const argv[]) |
Pavel Machek | 7c8d5a6 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 105 | { |
| 106 | cm_print_clock_quick_summary(); |
| 107 | return 0; |
| 108 | } |
| 109 | |
| 110 | U_BOOT_CMD( |
| 111 | clocks, CONFIG_SYS_MAXARGS, 1, do_showclocks, |
| 112 | "display clocks", |
| 113 | "" |
| 114 | ); |
Tom Rini | df09a19 | 2017-12-22 12:19:22 -0500 | [diff] [blame] | 115 | #endif |