blob: 0a6025fffacc8bab1b5ae88fd0ccc392524231e3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chin Liang Seecb350602014-03-04 22:13:53 -06002/*
Ley Foon Tanec6f8822017-04-26 02:44:33 +08003 * Copyright (C) 2013-2017 Altera Corporation <www.altera.com>
Chin Liang Seecb350602014-03-04 22:13:53 -06004 */
5
6#include <common.h>
Simon Glass97589732020-05-10 11:40:02 -06007#include <init.h>
Ley Foon Tanec6f8822017-04-26 02:44:33 +08008#include <wait_bit.h>
Chin Liang Seecb350602014-03-04 22:13:53 -06009#include <asm/io.h>
10#include <asm/arch/clock_manager.h>
11
Pavel Machek7c8d5a62014-09-08 14:08:45 +020012DECLARE_GLOBAL_DATA_PTR;
13
Ley Foon Tanec6f8822017-04-26 02:44:33 +080014void cm_wait_for_lock(u32 mask)
Chin Liang Seecb350602014-03-04 22:13:53 -060015{
Ley Foon Tanec6f8822017-04-26 02:44:33 +080016 u32 inter_val;
17 u32 retry = 0;
Chin Liang Seecb350602014-03-04 22:13:53 -060018 do {
Ley Foon Tanca40f292017-04-26 02:44:39 +080019#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Ley Foon Tan26695912019-11-08 10:38:21 +080020 inter_val = readl(socfpga_get_clkmgr_addr() +
21 CLKMGR_INTER) & mask;
Ley Foon Tan6751e7d2018-05-18 22:05:22 +080022#else
Ley Foon Tan26695912019-11-08 10:38:21 +080023 inter_val = readl(socfpga_get_clkmgr_addr() +
24 CLKMGR_STAT) & mask;
Ley Foon Tanca40f292017-04-26 02:44:39 +080025#endif
26 /* Wait for stable lock */
Marek Vasut43e9c402014-09-16 19:54:32 +020027 if (inter_val == mask)
28 retry++;
29 else
30 retry = 0;
31 if (retry >= 10)
32 break;
33 } while (1);
Chin Liang Seecb350602014-03-04 22:13:53 -060034}
35
36/* function to poll in the fsm busy bit */
Ley Foon Tanec6f8822017-04-26 02:44:33 +080037int cm_wait_for_fsm(void)
Pavel Machek7c8d5a62014-09-08 14:08:45 +020038{
Ley Foon Tan26695912019-11-08 10:38:21 +080039 return wait_for_bit_le32((const void *)(socfpga_get_clkmgr_addr() +
40 CLKMGR_STAT), CLKMGR_STAT_BUSY, false, 20000,
41 false);
Pavel Machek7c8d5a62014-09-08 14:08:45 +020042}
43
44int set_cpu_clk_info(void)
45{
Marek Vasutd430d9a2018-08-06 21:47:50 +020046#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek7c8d5a62014-09-08 14:08:45 +020047 /* Calculate the clock frequencies required for drivers */
48 cm_get_l4_sp_clk_hz();
49 cm_get_mmc_controller_clk_hz();
Marek Vasutd430d9a2018-08-06 21:47:50 +020050#endif
Pavel Machek7c8d5a62014-09-08 14:08:45 +020051
52 gd->bd->bi_arm_freq = cm_get_mpu_clk_hz() / 1000000;
53 gd->bd->bi_dsp_freq = 0;
Ley Foon Tanca40f292017-04-26 02:44:39 +080054
55#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek7c8d5a62014-09-08 14:08:45 +020056 gd->bd->bi_ddr_freq = cm_get_sdram_clk_hz() / 1000000;
Ley Foon Tan6751e7d2018-05-18 22:05:22 +080057#else
Ley Foon Tanca40f292017-04-26 02:44:39 +080058 gd->bd->bi_ddr_freq = 0;
59#endif
Pavel Machek7c8d5a62014-09-08 14:08:45 +020060
61 return 0;
62}
63
Tom Rinidf09a192017-12-22 12:19:22 -050064#ifndef CONFIG_SPL_BUILD
65static int do_showclocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
Pavel Machek7c8d5a62014-09-08 14:08:45 +020066{
67 cm_print_clock_quick_summary();
68 return 0;
69}
70
71U_BOOT_CMD(
72 clocks, CONFIG_SYS_MAXARGS, 1, do_showclocks,
73 "display clocks",
74 ""
75);
Tom Rinidf09a192017-12-22 12:19:22 -050076#endif