blob: 2f786584a1ae96f2f40edade86ba051b2079f823 [file] [log] [blame]
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright © 2010-2015 Broadcom Corporation
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +010015#include <asm/io.h>
16#include <memalign.h>
17#include <nand.h>
18#include <clk.h>
Simon Glass9bc15642020-02-03 07:36:16 -070019#include <dm/device_compat.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070020#include <dm/devres.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060021#include <linux/bitops.h>
Simon Glassc06c1be2020-05-10 11:40:08 -060022#include <linux/bug.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070023#include <linux/err.h>
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +010024#include <linux/ioport.h>
25#include <linux/completion.h>
26#include <linux/errno.h>
27#include <linux/log2.h>
William Zhang3d8ade42024-09-16 11:58:46 +020028#include <linux/mtd/nand.h>
Tom Rini3bde7e22021-09-22 14:50:35 -040029#include <linux/mtd/rawnand.h>
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +010030#include <asm/processor.h>
31#include <dm.h>
32
33#include "brcmnand.h"
34#include "brcmnand_compat.h"
35
36/*
37 * This flag controls if WP stays on between erase/write commands to mitigate
38 * flash corruption due to power glitches. Values:
39 * 0: NAND_WP is not used or not available
40 * 1: NAND_WP is set by default, cleared for erase/write operations
41 * 2: NAND_WP is always cleared
42 */
43static int wp_on = 1;
44module_param(wp_on, int, 0444);
45
46/***********************************************************************
47 * Definitions
48 ***********************************************************************/
49
50#define DRV_NAME "brcmnand"
51
52#define CMD_NULL 0x00
53#define CMD_PAGE_READ 0x01
54#define CMD_SPARE_AREA_READ 0x02
55#define CMD_STATUS_READ 0x03
56#define CMD_PROGRAM_PAGE 0x04
57#define CMD_PROGRAM_SPARE_AREA 0x05
58#define CMD_COPY_BACK 0x06
59#define CMD_DEVICE_ID_READ 0x07
60#define CMD_BLOCK_ERASE 0x08
61#define CMD_FLASH_RESET 0x09
62#define CMD_BLOCKS_LOCK 0x0a
63#define CMD_BLOCKS_LOCK_DOWN 0x0b
64#define CMD_BLOCKS_UNLOCK 0x0c
65#define CMD_READ_BLOCKS_LOCK_STATUS 0x0d
66#define CMD_PARAMETER_READ 0x0e
67#define CMD_PARAMETER_CHANGE_COL 0x0f
68#define CMD_LOW_LEVEL_OP 0x10
69
70struct brcm_nand_dma_desc {
71 u32 next_desc;
72 u32 next_desc_ext;
73 u32 cmd_irq;
74 u32 dram_addr;
75 u32 dram_addr_ext;
76 u32 tfr_len;
77 u32 total_len;
78 u32 flash_addr;
79 u32 flash_addr_ext;
80 u32 cs;
81 u32 pad2[5];
82 u32 status_valid;
83} __packed;
84
85/* Bitfields for brcm_nand_dma_desc::status_valid */
86#define FLASH_DMA_ECC_ERROR (1 << 8)
87#define FLASH_DMA_CORR_ERROR (1 << 9)
88
Kamal Dasuf47b36b2023-02-11 16:29:01 +010089/* Bitfields for DMA_MODE */
90#define FLASH_DMA_MODE_STOP_ON_ERROR BIT(1) /* stop in Uncorr ECC error */
91#define FLASH_DMA_MODE_MODE BIT(0) /* link list */
92#define FLASH_DMA_MODE_MASK (FLASH_DMA_MODE_STOP_ON_ERROR | \
93 FLASH_DMA_MODE_MODE)
94
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +010095/* 512B flash cache in the NAND controller HW */
96#define FC_SHIFT 9U
97#define FC_BYTES 512U
98#define FC_WORDS (FC_BYTES >> 2)
99
100#define BRCMNAND_MIN_PAGESIZE 512
101#define BRCMNAND_MIN_BLOCKSIZE (8 * 1024)
102#define BRCMNAND_MIN_DEVSIZE (4ULL * 1024 * 1024)
103
104#define NAND_CTRL_RDY (INTFC_CTLR_READY | INTFC_FLASH_READY)
105#define NAND_POLL_STATUS_TIMEOUT_MS 100
106
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100107/* flash_dma registers */
108enum flash_dma_reg {
109 FLASH_DMA_REVISION = 0,
110 FLASH_DMA_FIRST_DESC,
111 FLASH_DMA_FIRST_DESC_EXT,
112 FLASH_DMA_CTRL,
113 FLASH_DMA_MODE,
114 FLASH_DMA_STATUS,
115 FLASH_DMA_INTERRUPT_DESC,
116 FLASH_DMA_INTERRUPT_DESC_EXT,
117 FLASH_DMA_ERROR_STATUS,
118 FLASH_DMA_CURRENT_DESC,
119 FLASH_DMA_CURRENT_DESC_EXT,
120};
121
122#ifndef __UBOOT__
Kamal Dasub6233f72023-02-11 16:29:03 +0100123/* flash_dma registers v0*/
124static const u16 flash_dma_regs_v0[] = {
125 [FLASH_DMA_REVISION] = 0x00,
126 [FLASH_DMA_FIRST_DESC] = 0x04,
127 [FLASH_DMA_CTRL] = 0x08,
128 [FLASH_DMA_MODE] = 0x0c,
129 [FLASH_DMA_STATUS] = 0x10,
130 [FLASH_DMA_INTERRUPT_DESC] = 0x14,
131 [FLASH_DMA_ERROR_STATUS] = 0x18,
132 [FLASH_DMA_CURRENT_DESC] = 0x1c,
133};
134
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100135/* flash_dma registers v1*/
136static const u16 flash_dma_regs_v1[] = {
137 [FLASH_DMA_REVISION] = 0x00,
138 [FLASH_DMA_FIRST_DESC] = 0x04,
139 [FLASH_DMA_FIRST_DESC_EXT] = 0x08,
140 [FLASH_DMA_CTRL] = 0x0c,
141 [FLASH_DMA_MODE] = 0x10,
142 [FLASH_DMA_STATUS] = 0x14,
143 [FLASH_DMA_INTERRUPT_DESC] = 0x18,
144 [FLASH_DMA_INTERRUPT_DESC_EXT] = 0x1c,
145 [FLASH_DMA_ERROR_STATUS] = 0x20,
146 [FLASH_DMA_CURRENT_DESC] = 0x24,
147 [FLASH_DMA_CURRENT_DESC_EXT] = 0x28,
148};
149
150/* flash_dma registers v4 */
151static const u16 flash_dma_regs_v4[] = {
152 [FLASH_DMA_REVISION] = 0x00,
153 [FLASH_DMA_FIRST_DESC] = 0x08,
154 [FLASH_DMA_FIRST_DESC_EXT] = 0x0c,
155 [FLASH_DMA_CTRL] = 0x10,
156 [FLASH_DMA_MODE] = 0x14,
157 [FLASH_DMA_STATUS] = 0x18,
158 [FLASH_DMA_INTERRUPT_DESC] = 0x20,
159 [FLASH_DMA_INTERRUPT_DESC_EXT] = 0x24,
160 [FLASH_DMA_ERROR_STATUS] = 0x28,
161 [FLASH_DMA_CURRENT_DESC] = 0x30,
162 [FLASH_DMA_CURRENT_DESC_EXT] = 0x34,
163};
164#endif /* __UBOOT__ */
165
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100166/* Controller feature flags */
167enum {
168 BRCMNAND_HAS_1K_SECTORS = BIT(0),
169 BRCMNAND_HAS_PREFETCH = BIT(1),
170 BRCMNAND_HAS_CACHE_MODE = BIT(2),
171 BRCMNAND_HAS_WP = BIT(3),
172};
173
174struct brcmnand_controller {
175#ifndef __UBOOT__
176 struct device *dev;
177#else
178 struct udevice *dev;
179#endif /* __UBOOT__ */
180 struct nand_hw_control controller;
181 void __iomem *nand_base;
182 void __iomem *nand_fc; /* flash cache */
183 void __iomem *flash_dma_base;
184 unsigned int irq;
185 unsigned int dma_irq;
186 int nand_version;
Philippe Reynes7f28cf62019-03-15 15:14:37 +0100187 int parameter_page_big_endian;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100188
189 /* Some SoCs provide custom interrupt status register(s) */
190 struct brcmnand_soc *soc;
191
192 /* Some SoCs have a gateable clock for the controller */
193 struct clk *clk;
194
195 int cmd_pending;
196 bool dma_pending;
197 struct completion done;
198 struct completion dma_done;
199
200 /* List of NAND hosts (one for each chip-select) */
201 struct list_head host_list;
202
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100203 /* flash_dma reg */
204 const u16 *flash_dma_offsets;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100205 struct brcm_nand_dma_desc *dma_desc;
206 dma_addr_t dma_pa;
207
208 /* in-memory cache of the FLASH_CACHE, used only for some commands */
209 u8 flash_cache[FC_BYTES];
210
211 /* Controller revision details */
212 const u16 *reg_offsets;
213 unsigned int reg_spacing; /* between CS1, CS2, ... regs */
214 const u8 *cs_offsets; /* within each chip-select */
215 const u8 *cs0_offsets; /* within CS0, if different */
216 unsigned int max_block_size;
217 const unsigned int *block_sizes;
218 unsigned int max_page_size;
219 const unsigned int *page_sizes;
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100220 unsigned int page_size_shift;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100221 unsigned int max_oob;
William Zhang26f66e62024-09-16 11:58:43 +0200222 u32 ecc_level_shift;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100223 u32 features;
224
225 /* for low-power standby/resume only */
226 u32 nand_cs_nand_select;
227 u32 nand_cs_nand_xor;
228 u32 corr_stat_threshold;
229 u32 flash_dma_mode;
230};
231
232struct brcmnand_cfg {
233 u64 device_size;
234 unsigned int block_size;
235 unsigned int page_size;
236 unsigned int spare_area_size;
237 unsigned int device_width;
238 unsigned int col_adr_bytes;
239 unsigned int blk_adr_bytes;
240 unsigned int ful_adr_bytes;
241 unsigned int sector_size_1k;
242 unsigned int ecc_level;
243 /* use for low-power standby/resume only */
244 u32 acc_control;
245 u32 config;
246 u32 config_ext;
247 u32 timing_1;
248 u32 timing_2;
249};
250
251struct brcmnand_host {
252 struct list_head node;
253
254 struct nand_chip chip;
255#ifndef __UBOOT__
256 struct platform_device *pdev;
257#else
258 struct udevice *pdev;
259#endif /* __UBOOT__ */
260 int cs;
261
262 unsigned int last_cmd;
263 unsigned int last_byte;
264 u64 last_addr;
265 struct brcmnand_cfg hwcfg;
266 struct brcmnand_controller *ctrl;
267};
268
269enum brcmnand_reg {
270 BRCMNAND_CMD_START = 0,
271 BRCMNAND_CMD_EXT_ADDRESS,
272 BRCMNAND_CMD_ADDRESS,
273 BRCMNAND_INTFC_STATUS,
274 BRCMNAND_CS_SELECT,
275 BRCMNAND_CS_XOR,
276 BRCMNAND_LL_OP,
277 BRCMNAND_CS0_BASE,
278 BRCMNAND_CS1_BASE, /* CS1 regs, if non-contiguous */
279 BRCMNAND_CORR_THRESHOLD,
280 BRCMNAND_CORR_THRESHOLD_EXT,
281 BRCMNAND_UNCORR_COUNT,
282 BRCMNAND_CORR_COUNT,
283 BRCMNAND_CORR_EXT_ADDR,
284 BRCMNAND_CORR_ADDR,
285 BRCMNAND_UNCORR_EXT_ADDR,
286 BRCMNAND_UNCORR_ADDR,
287 BRCMNAND_SEMAPHORE,
288 BRCMNAND_ID,
289 BRCMNAND_ID_EXT,
290 BRCMNAND_LL_RDATA,
291 BRCMNAND_OOB_READ_BASE,
292 BRCMNAND_OOB_READ_10_BASE, /* offset 0x10, if non-contiguous */
293 BRCMNAND_OOB_WRITE_BASE,
294 BRCMNAND_OOB_WRITE_10_BASE, /* offset 0x10, if non-contiguous */
295 BRCMNAND_FC_BASE,
296};
297
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100298/* BRCMNAND v2.1-v2.2 */
299static const u16 brcmnand_regs_v21[] = {
300 [BRCMNAND_CMD_START] = 0x04,
301 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
302 [BRCMNAND_CMD_ADDRESS] = 0x0c,
303 [BRCMNAND_INTFC_STATUS] = 0x5c,
304 [BRCMNAND_CS_SELECT] = 0x14,
305 [BRCMNAND_CS_XOR] = 0x18,
306 [BRCMNAND_LL_OP] = 0,
307 [BRCMNAND_CS0_BASE] = 0x40,
308 [BRCMNAND_CS1_BASE] = 0,
309 [BRCMNAND_CORR_THRESHOLD] = 0,
310 [BRCMNAND_CORR_THRESHOLD_EXT] = 0,
311 [BRCMNAND_UNCORR_COUNT] = 0,
312 [BRCMNAND_CORR_COUNT] = 0,
313 [BRCMNAND_CORR_EXT_ADDR] = 0x60,
314 [BRCMNAND_CORR_ADDR] = 0x64,
315 [BRCMNAND_UNCORR_EXT_ADDR] = 0x68,
316 [BRCMNAND_UNCORR_ADDR] = 0x6c,
317 [BRCMNAND_SEMAPHORE] = 0x50,
318 [BRCMNAND_ID] = 0x54,
319 [BRCMNAND_ID_EXT] = 0,
320 [BRCMNAND_LL_RDATA] = 0,
321 [BRCMNAND_OOB_READ_BASE] = 0x20,
322 [BRCMNAND_OOB_READ_10_BASE] = 0,
323 [BRCMNAND_OOB_WRITE_BASE] = 0x30,
324 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
325 [BRCMNAND_FC_BASE] = 0x200,
326};
327
Álvaro Fernández Rojas7a64a752023-02-11 16:29:05 +0100328/* BRCMNAND v3.3-v4.0 */
329static const u16 brcmnand_regs_v33[] = {
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100330 [BRCMNAND_CMD_START] = 0x04,
331 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
332 [BRCMNAND_CMD_ADDRESS] = 0x0c,
333 [BRCMNAND_INTFC_STATUS] = 0x6c,
334 [BRCMNAND_CS_SELECT] = 0x14,
335 [BRCMNAND_CS_XOR] = 0x18,
336 [BRCMNAND_LL_OP] = 0x178,
337 [BRCMNAND_CS0_BASE] = 0x40,
338 [BRCMNAND_CS1_BASE] = 0xd0,
339 [BRCMNAND_CORR_THRESHOLD] = 0x84,
340 [BRCMNAND_CORR_THRESHOLD_EXT] = 0,
341 [BRCMNAND_UNCORR_COUNT] = 0,
342 [BRCMNAND_CORR_COUNT] = 0,
343 [BRCMNAND_CORR_EXT_ADDR] = 0x70,
344 [BRCMNAND_CORR_ADDR] = 0x74,
345 [BRCMNAND_UNCORR_EXT_ADDR] = 0x78,
346 [BRCMNAND_UNCORR_ADDR] = 0x7c,
347 [BRCMNAND_SEMAPHORE] = 0x58,
348 [BRCMNAND_ID] = 0x60,
349 [BRCMNAND_ID_EXT] = 0x64,
350 [BRCMNAND_LL_RDATA] = 0x17c,
351 [BRCMNAND_OOB_READ_BASE] = 0x20,
352 [BRCMNAND_OOB_READ_10_BASE] = 0x130,
353 [BRCMNAND_OOB_WRITE_BASE] = 0x30,
354 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
355 [BRCMNAND_FC_BASE] = 0x200,
356};
357
358/* BRCMNAND v5.0 */
359static const u16 brcmnand_regs_v50[] = {
360 [BRCMNAND_CMD_START] = 0x04,
361 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
362 [BRCMNAND_CMD_ADDRESS] = 0x0c,
363 [BRCMNAND_INTFC_STATUS] = 0x6c,
364 [BRCMNAND_CS_SELECT] = 0x14,
365 [BRCMNAND_CS_XOR] = 0x18,
366 [BRCMNAND_LL_OP] = 0x178,
367 [BRCMNAND_CS0_BASE] = 0x40,
368 [BRCMNAND_CS1_BASE] = 0xd0,
369 [BRCMNAND_CORR_THRESHOLD] = 0x84,
370 [BRCMNAND_CORR_THRESHOLD_EXT] = 0,
371 [BRCMNAND_UNCORR_COUNT] = 0,
372 [BRCMNAND_CORR_COUNT] = 0,
373 [BRCMNAND_CORR_EXT_ADDR] = 0x70,
374 [BRCMNAND_CORR_ADDR] = 0x74,
375 [BRCMNAND_UNCORR_EXT_ADDR] = 0x78,
376 [BRCMNAND_UNCORR_ADDR] = 0x7c,
377 [BRCMNAND_SEMAPHORE] = 0x58,
378 [BRCMNAND_ID] = 0x60,
379 [BRCMNAND_ID_EXT] = 0x64,
380 [BRCMNAND_LL_RDATA] = 0x17c,
381 [BRCMNAND_OOB_READ_BASE] = 0x20,
382 [BRCMNAND_OOB_READ_10_BASE] = 0x130,
383 [BRCMNAND_OOB_WRITE_BASE] = 0x30,
384 [BRCMNAND_OOB_WRITE_10_BASE] = 0x140,
385 [BRCMNAND_FC_BASE] = 0x200,
386};
387
388/* BRCMNAND v6.0 - v7.1 */
389static const u16 brcmnand_regs_v60[] = {
390 [BRCMNAND_CMD_START] = 0x04,
391 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
392 [BRCMNAND_CMD_ADDRESS] = 0x0c,
393 [BRCMNAND_INTFC_STATUS] = 0x14,
394 [BRCMNAND_CS_SELECT] = 0x18,
395 [BRCMNAND_CS_XOR] = 0x1c,
396 [BRCMNAND_LL_OP] = 0x20,
397 [BRCMNAND_CS0_BASE] = 0x50,
398 [BRCMNAND_CS1_BASE] = 0,
399 [BRCMNAND_CORR_THRESHOLD] = 0xc0,
400 [BRCMNAND_CORR_THRESHOLD_EXT] = 0xc4,
401 [BRCMNAND_UNCORR_COUNT] = 0xfc,
402 [BRCMNAND_CORR_COUNT] = 0x100,
403 [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
404 [BRCMNAND_CORR_ADDR] = 0x110,
405 [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
406 [BRCMNAND_UNCORR_ADDR] = 0x118,
407 [BRCMNAND_SEMAPHORE] = 0x150,
408 [BRCMNAND_ID] = 0x194,
409 [BRCMNAND_ID_EXT] = 0x198,
410 [BRCMNAND_LL_RDATA] = 0x19c,
411 [BRCMNAND_OOB_READ_BASE] = 0x200,
412 [BRCMNAND_OOB_READ_10_BASE] = 0,
413 [BRCMNAND_OOB_WRITE_BASE] = 0x280,
414 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
415 [BRCMNAND_FC_BASE] = 0x400,
416};
417
418/* BRCMNAND v7.1 */
419static const u16 brcmnand_regs_v71[] = {
420 [BRCMNAND_CMD_START] = 0x04,
421 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
422 [BRCMNAND_CMD_ADDRESS] = 0x0c,
423 [BRCMNAND_INTFC_STATUS] = 0x14,
424 [BRCMNAND_CS_SELECT] = 0x18,
425 [BRCMNAND_CS_XOR] = 0x1c,
426 [BRCMNAND_LL_OP] = 0x20,
427 [BRCMNAND_CS0_BASE] = 0x50,
428 [BRCMNAND_CS1_BASE] = 0,
429 [BRCMNAND_CORR_THRESHOLD] = 0xdc,
430 [BRCMNAND_CORR_THRESHOLD_EXT] = 0xe0,
431 [BRCMNAND_UNCORR_COUNT] = 0xfc,
432 [BRCMNAND_CORR_COUNT] = 0x100,
433 [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
434 [BRCMNAND_CORR_ADDR] = 0x110,
435 [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
436 [BRCMNAND_UNCORR_ADDR] = 0x118,
437 [BRCMNAND_SEMAPHORE] = 0x150,
438 [BRCMNAND_ID] = 0x194,
439 [BRCMNAND_ID_EXT] = 0x198,
440 [BRCMNAND_LL_RDATA] = 0x19c,
441 [BRCMNAND_OOB_READ_BASE] = 0x200,
442 [BRCMNAND_OOB_READ_10_BASE] = 0,
443 [BRCMNAND_OOB_WRITE_BASE] = 0x280,
444 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
445 [BRCMNAND_FC_BASE] = 0x400,
446};
447
448/* BRCMNAND v7.2 */
449static const u16 brcmnand_regs_v72[] = {
450 [BRCMNAND_CMD_START] = 0x04,
451 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
452 [BRCMNAND_CMD_ADDRESS] = 0x0c,
453 [BRCMNAND_INTFC_STATUS] = 0x14,
454 [BRCMNAND_CS_SELECT] = 0x18,
455 [BRCMNAND_CS_XOR] = 0x1c,
456 [BRCMNAND_LL_OP] = 0x20,
457 [BRCMNAND_CS0_BASE] = 0x50,
458 [BRCMNAND_CS1_BASE] = 0,
459 [BRCMNAND_CORR_THRESHOLD] = 0xdc,
460 [BRCMNAND_CORR_THRESHOLD_EXT] = 0xe0,
461 [BRCMNAND_UNCORR_COUNT] = 0xfc,
462 [BRCMNAND_CORR_COUNT] = 0x100,
463 [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
464 [BRCMNAND_CORR_ADDR] = 0x110,
465 [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
466 [BRCMNAND_UNCORR_ADDR] = 0x118,
467 [BRCMNAND_SEMAPHORE] = 0x150,
468 [BRCMNAND_ID] = 0x194,
469 [BRCMNAND_ID_EXT] = 0x198,
470 [BRCMNAND_LL_RDATA] = 0x19c,
471 [BRCMNAND_OOB_READ_BASE] = 0x200,
472 [BRCMNAND_OOB_READ_10_BASE] = 0,
473 [BRCMNAND_OOB_WRITE_BASE] = 0x400,
474 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
475 [BRCMNAND_FC_BASE] = 0x600,
476};
477
478enum brcmnand_cs_reg {
479 BRCMNAND_CS_CFG_EXT = 0,
480 BRCMNAND_CS_CFG,
481 BRCMNAND_CS_ACC_CONTROL,
482 BRCMNAND_CS_TIMING1,
483 BRCMNAND_CS_TIMING2,
484};
485
486/* Per chip-select offsets for v7.1 */
487static const u8 brcmnand_cs_offsets_v71[] = {
488 [BRCMNAND_CS_ACC_CONTROL] = 0x00,
489 [BRCMNAND_CS_CFG_EXT] = 0x04,
490 [BRCMNAND_CS_CFG] = 0x08,
491 [BRCMNAND_CS_TIMING1] = 0x0c,
492 [BRCMNAND_CS_TIMING2] = 0x10,
493};
494
495/* Per chip-select offsets for pre v7.1, except CS0 on <= v5.0 */
496static const u8 brcmnand_cs_offsets[] = {
497 [BRCMNAND_CS_ACC_CONTROL] = 0x00,
498 [BRCMNAND_CS_CFG_EXT] = 0x04,
499 [BRCMNAND_CS_CFG] = 0x04,
500 [BRCMNAND_CS_TIMING1] = 0x08,
501 [BRCMNAND_CS_TIMING2] = 0x0c,
502};
503
504/* Per chip-select offset for <= v5.0 on CS0 only */
505static const u8 brcmnand_cs_offsets_cs0[] = {
506 [BRCMNAND_CS_ACC_CONTROL] = 0x00,
507 [BRCMNAND_CS_CFG_EXT] = 0x08,
508 [BRCMNAND_CS_CFG] = 0x08,
509 [BRCMNAND_CS_TIMING1] = 0x10,
510 [BRCMNAND_CS_TIMING2] = 0x14,
511};
512
513/*
514 * Bitfields for the CFG and CFG_EXT registers. Pre-v7.1 controllers only had
515 * one config register, but once the bitfields overflowed, newer controllers
516 * (v7.1 and newer) added a CFG_EXT register and shuffled a few fields around.
517 */
518enum {
519 CFG_BLK_ADR_BYTES_SHIFT = 8,
520 CFG_COL_ADR_BYTES_SHIFT = 12,
521 CFG_FUL_ADR_BYTES_SHIFT = 16,
522 CFG_BUS_WIDTH_SHIFT = 23,
523 CFG_BUS_WIDTH = BIT(CFG_BUS_WIDTH_SHIFT),
524 CFG_DEVICE_SIZE_SHIFT = 24,
525
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100526 /* Only for v2.1 */
527 CFG_PAGE_SIZE_SHIFT_v2_1 = 30,
528
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100529 /* Only for pre-v7.1 (with no CFG_EXT register) */
530 CFG_PAGE_SIZE_SHIFT = 20,
531 CFG_BLK_SIZE_SHIFT = 28,
532
533 /* Only for v7.1+ (with CFG_EXT register) */
534 CFG_EXT_PAGE_SIZE_SHIFT = 0,
535 CFG_EXT_BLK_SIZE_SHIFT = 4,
536};
537
538/* BRCMNAND_INTFC_STATUS */
539enum {
540 INTFC_FLASH_STATUS = GENMASK(7, 0),
541
542 INTFC_ERASED = BIT(27),
543 INTFC_OOB_VALID = BIT(28),
544 INTFC_CACHE_VALID = BIT(29),
545 INTFC_FLASH_READY = BIT(30),
546 INTFC_CTLR_READY = BIT(31),
547};
548
William Zhang26f66e62024-09-16 11:58:43 +0200549/***********************************************************************
550 * NAND ACC CONTROL bitfield
551 *
552 * Some bits have remained constant throughout hardware revision, while
553 * others have shifted around.
554 ***********************************************************************/
555
556/* Constant for all versions (where supported) */
557enum {
558 /* See BRCMNAND_HAS_CACHE_MODE */
559 ACC_CONTROL_CACHE_MODE = BIT(22),
560
561 /* See BRCMNAND_HAS_PREFETCH */
562 ACC_CONTROL_PREFETCH = BIT(23),
563
564 ACC_CONTROL_PAGE_HIT = BIT(24),
565 ACC_CONTROL_WR_PREEMPT = BIT(25),
566 ACC_CONTROL_PARTIAL_PAGE = BIT(26),
567 ACC_CONTROL_RD_ERASED = BIT(27),
568 ACC_CONTROL_FAST_PGM_RDIN = BIT(28),
569 ACC_CONTROL_WR_ECC = BIT(30),
570 ACC_CONTROL_RD_ECC = BIT(31),
571};
572
573#define ACC_CONTROL_ECC_SHIFT 16
574/* Only for v7.2 */
575#define ACC_CONTROL_ECC_EXT_SHIFT 13
576
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100577static inline u32 nand_readreg(struct brcmnand_controller *ctrl, u32 offs)
578{
579 return brcmnand_readl(ctrl->nand_base + offs);
580}
581
582static inline void nand_writereg(struct brcmnand_controller *ctrl, u32 offs,
583 u32 val)
584{
585 brcmnand_writel(val, ctrl->nand_base + offs);
586}
587
588static int brcmnand_revision_init(struct brcmnand_controller *ctrl)
589{
590 static const unsigned int block_sizes_v6[] = { 8, 16, 128, 256, 512, 1024, 2048, 0 };
591 static const unsigned int block_sizes_v4[] = { 16, 128, 8, 512, 256, 1024, 2048, 0 };
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100592 static const unsigned int block_sizes_v2_2[] = { 16, 128, 8, 512, 256, 0 };
593 static const unsigned int block_sizes_v2_1[] = { 16, 128, 8, 512, 0 };
Álvaro Fernández Rojasb5e800b2023-02-11 16:29:07 +0100594 static const unsigned int page_sizes_v3_4[] = { 512, 2048, 4096, 8192, 0 };
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100595 static const unsigned int page_sizes_v2_2[] = { 512, 2048, 4096, 0 };
596 static const unsigned int page_sizes_v2_1[] = { 512, 2048, 0 };
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100597
598 ctrl->nand_version = nand_readreg(ctrl, 0) & 0xffff;
599
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100600 /* Only support v2.1+ */
601 if (ctrl->nand_version < 0x0201) {
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100602 dev_err(ctrl->dev, "version %#x not supported\n",
603 ctrl->nand_version);
604 return -ENODEV;
605 }
606
607 /* Register offsets */
608 if (ctrl->nand_version >= 0x0702)
609 ctrl->reg_offsets = brcmnand_regs_v72;
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100610 else if (ctrl->nand_version == 0x0701)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100611 ctrl->reg_offsets = brcmnand_regs_v71;
612 else if (ctrl->nand_version >= 0x0600)
613 ctrl->reg_offsets = brcmnand_regs_v60;
614 else if (ctrl->nand_version >= 0x0500)
615 ctrl->reg_offsets = brcmnand_regs_v50;
Álvaro Fernández Rojas7a64a752023-02-11 16:29:05 +0100616 else if (ctrl->nand_version >= 0x0303)
617 ctrl->reg_offsets = brcmnand_regs_v33;
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100618 else if (ctrl->nand_version >= 0x0201)
619 ctrl->reg_offsets = brcmnand_regs_v21;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100620
621 /* Chip-select stride */
622 if (ctrl->nand_version >= 0x0701)
623 ctrl->reg_spacing = 0x14;
624 else
625 ctrl->reg_spacing = 0x10;
626
627 /* Per chip-select registers */
628 if (ctrl->nand_version >= 0x0701) {
629 ctrl->cs_offsets = brcmnand_cs_offsets_v71;
630 } else {
631 ctrl->cs_offsets = brcmnand_cs_offsets;
632
Álvaro Fernández Rojas22461192023-02-11 16:29:06 +0100633 /* v3.3-5.0 have a different CS0 offset layout */
634 if (ctrl->nand_version >= 0x0303 &&
635 ctrl->nand_version <= 0x0500)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100636 ctrl->cs0_offsets = brcmnand_cs_offsets_cs0;
637 }
638
639 /* Page / block sizes */
640 if (ctrl->nand_version >= 0x0701) {
641 /* >= v7.1 use nice power-of-2 values! */
642 ctrl->max_page_size = 16 * 1024;
643 ctrl->max_block_size = 2 * 1024 * 1024;
644 } else {
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100645 if (ctrl->nand_version >= 0x0304)
646 ctrl->page_sizes = page_sizes_v3_4;
647 else if (ctrl->nand_version >= 0x0202)
648 ctrl->page_sizes = page_sizes_v2_2;
649 else
650 ctrl->page_sizes = page_sizes_v2_1;
651
652 if (ctrl->nand_version >= 0x0202)
653 ctrl->page_size_shift = CFG_PAGE_SIZE_SHIFT;
654 else
655 ctrl->page_size_shift = CFG_PAGE_SIZE_SHIFT_v2_1;
656
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100657 if (ctrl->nand_version >= 0x0600)
658 ctrl->block_sizes = block_sizes_v6;
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100659 else if (ctrl->nand_version >= 0x0400)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100660 ctrl->block_sizes = block_sizes_v4;
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100661 else if (ctrl->nand_version >= 0x0202)
662 ctrl->block_sizes = block_sizes_v2_2;
663 else
664 ctrl->block_sizes = block_sizes_v2_1;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100665
666 if (ctrl->nand_version < 0x0400) {
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100667 if (ctrl->nand_version < 0x0202)
668 ctrl->max_page_size = 2048;
669 else
670 ctrl->max_page_size = 4096;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100671 ctrl->max_block_size = 512 * 1024;
672 }
673 }
674
675 /* Maximum spare area sector size (per 512B) */
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100676 if (ctrl->nand_version == 0x0702)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100677 ctrl->max_oob = 128;
678 else if (ctrl->nand_version >= 0x0600)
679 ctrl->max_oob = 64;
680 else if (ctrl->nand_version >= 0x0500)
681 ctrl->max_oob = 32;
682 else
683 ctrl->max_oob = 16;
684
685 /* v6.0 and newer (except v6.1) have prefetch support */
686 if (ctrl->nand_version >= 0x0600 && ctrl->nand_version != 0x0601)
687 ctrl->features |= BRCMNAND_HAS_PREFETCH;
688
689 /*
690 * v6.x has cache mode, but it's implemented differently. Ignore it for
691 * now.
692 */
693 if (ctrl->nand_version >= 0x0700)
694 ctrl->features |= BRCMNAND_HAS_CACHE_MODE;
695
696 if (ctrl->nand_version >= 0x0500)
697 ctrl->features |= BRCMNAND_HAS_1K_SECTORS;
698
699 if (ctrl->nand_version >= 0x0700)
700 ctrl->features |= BRCMNAND_HAS_WP;
701#ifndef __UBOOT__
702 else if (of_property_read_bool(ctrl->dev->of_node, "brcm,nand-has-wp"))
703#else
704 else if (dev_read_bool(ctrl->dev, "brcm,nand-has-wp"))
705#endif /* __UBOOT__ */
706 ctrl->features |= BRCMNAND_HAS_WP;
707
William Zhang26f66e62024-09-16 11:58:43 +0200708 /* v7.2 has different ecc level shift in the acc register */
709 if (ctrl->nand_version == 0x0702)
710 ctrl->ecc_level_shift = ACC_CONTROL_ECC_EXT_SHIFT;
711 else
712 ctrl->ecc_level_shift = ACC_CONTROL_ECC_SHIFT;
713
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100714 return 0;
715}
716
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100717#ifndef __UBOOT__
718static void brcmnand_flash_dma_revision_init(struct brcmnand_controller *ctrl)
719{
720 /* flash_dma register offsets */
721 if (ctrl->nand_version >= 0x0703)
722 ctrl->flash_dma_offsets = flash_dma_regs_v4;
Kamal Dasub6233f72023-02-11 16:29:03 +0100723 else if (ctrl->nand_version == 0x0602)
724 ctrl->flash_dma_offsets = flash_dma_regs_v0;
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100725 else
726 ctrl->flash_dma_offsets = flash_dma_regs_v1;
727}
728#endif /* __UBOOT__ */
729
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100730static inline u32 brcmnand_read_reg(struct brcmnand_controller *ctrl,
731 enum brcmnand_reg reg)
732{
733 u16 offs = ctrl->reg_offsets[reg];
734
735 if (offs)
736 return nand_readreg(ctrl, offs);
737 else
738 return 0;
739}
740
741static inline void brcmnand_write_reg(struct brcmnand_controller *ctrl,
742 enum brcmnand_reg reg, u32 val)
743{
744 u16 offs = ctrl->reg_offsets[reg];
745
746 if (offs)
747 nand_writereg(ctrl, offs, val);
748}
749
750static inline void brcmnand_rmw_reg(struct brcmnand_controller *ctrl,
751 enum brcmnand_reg reg, u32 mask, unsigned
752 int shift, u32 val)
753{
754 u32 tmp = brcmnand_read_reg(ctrl, reg);
755
756 tmp &= ~mask;
757 tmp |= val << shift;
758 brcmnand_write_reg(ctrl, reg, tmp);
759}
760
761static inline u32 brcmnand_read_fc(struct brcmnand_controller *ctrl, int word)
762{
763 return __raw_readl(ctrl->nand_fc + word * 4);
764}
765
766static inline void brcmnand_write_fc(struct brcmnand_controller *ctrl,
767 int word, u32 val)
768{
769 __raw_writel(val, ctrl->nand_fc + word * 4);
770}
771
Linus Walleijd2ad1572024-09-16 11:58:47 +0200772static inline void brcmnand_read_data_bus(struct brcmnand_controller *ctrl,
773 void __iomem *flash_cache, u32 *buffer, int fc_words)
774{
775 struct brcmnand_soc *soc = ctrl->soc;
776 int i;
777
778 if (soc && soc->read_data_bus) {
779 soc->read_data_bus(soc, flash_cache, buffer, fc_words);
780 } else {
781 for (i = 0; i < fc_words; i++)
782 buffer[i] = brcmnand_read_fc(ctrl, i);
783 }
784}
785
Kamal Dasu299c6832023-02-11 16:29:00 +0100786static void brcmnand_clear_ecc_addr(struct brcmnand_controller *ctrl)
787{
788
789 /* Clear error addresses */
790 brcmnand_write_reg(ctrl, BRCMNAND_UNCORR_ADDR, 0);
791 brcmnand_write_reg(ctrl, BRCMNAND_CORR_ADDR, 0);
792 brcmnand_write_reg(ctrl, BRCMNAND_UNCORR_EXT_ADDR, 0);
793 brcmnand_write_reg(ctrl, BRCMNAND_CORR_EXT_ADDR, 0);
794}
795
796static u64 brcmnand_get_uncorrecc_addr(struct brcmnand_controller *ctrl)
797{
798 u64 err_addr;
799
800 err_addr = brcmnand_read_reg(ctrl, BRCMNAND_UNCORR_ADDR);
801 err_addr |= ((u64)(brcmnand_read_reg(ctrl,
802 BRCMNAND_UNCORR_EXT_ADDR)
803 & 0xffff) << 32);
804
805 return err_addr;
806}
807
808static u64 brcmnand_get_correcc_addr(struct brcmnand_controller *ctrl)
809{
810 u64 err_addr;
811
812 err_addr = brcmnand_read_reg(ctrl, BRCMNAND_CORR_ADDR);
813 err_addr |= ((u64)(brcmnand_read_reg(ctrl,
814 BRCMNAND_CORR_EXT_ADDR)
815 & 0xffff) << 32);
816
817 return err_addr;
818}
819
820static void brcmnand_set_cmd_addr(struct mtd_info *mtd, u64 addr)
821{
822 struct nand_chip *chip = mtd_to_nand(mtd);
823 struct brcmnand_host *host = nand_get_controller_data(chip);
824 struct brcmnand_controller *ctrl = host->ctrl;
825
826 brcmnand_write_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS,
827 (host->cs << 16) | ((addr >> 32) & 0xffff));
828 (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS);
829 brcmnand_write_reg(ctrl, BRCMNAND_CMD_ADDRESS,
830 lower_32_bits(addr));
831 (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
832}
833
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100834static inline u16 brcmnand_cs_offset(struct brcmnand_controller *ctrl, int cs,
835 enum brcmnand_cs_reg reg)
836{
837 u16 offs_cs0 = ctrl->reg_offsets[BRCMNAND_CS0_BASE];
838 u16 offs_cs1 = ctrl->reg_offsets[BRCMNAND_CS1_BASE];
839 u8 cs_offs;
840
841 if (cs == 0 && ctrl->cs0_offsets)
842 cs_offs = ctrl->cs0_offsets[reg];
843 else
844 cs_offs = ctrl->cs_offsets[reg];
845
846 if (cs && offs_cs1)
847 return offs_cs1 + (cs - 1) * ctrl->reg_spacing + cs_offs;
848
849 return offs_cs0 + cs * ctrl->reg_spacing + cs_offs;
850}
851
852static inline u32 brcmnand_count_corrected(struct brcmnand_controller *ctrl)
853{
854 if (ctrl->nand_version < 0x0600)
855 return 1;
856 return brcmnand_read_reg(ctrl, BRCMNAND_CORR_COUNT);
857}
858
859static void brcmnand_wr_corr_thresh(struct brcmnand_host *host, u8 val)
860{
861 struct brcmnand_controller *ctrl = host->ctrl;
862 unsigned int shift = 0, bits;
863 enum brcmnand_reg reg = BRCMNAND_CORR_THRESHOLD;
864 int cs = host->cs;
865
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100866 if (!ctrl->reg_offsets[reg])
867 return;
868
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100869 if (ctrl->nand_version == 0x0702)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100870 bits = 7;
871 else if (ctrl->nand_version >= 0x0600)
872 bits = 6;
873 else if (ctrl->nand_version >= 0x0500)
874 bits = 5;
875 else
876 bits = 4;
877
878 if (ctrl->nand_version >= 0x0702) {
879 if (cs >= 4)
880 reg = BRCMNAND_CORR_THRESHOLD_EXT;
881 shift = (cs % 4) * bits;
882 } else if (ctrl->nand_version >= 0x0600) {
883 if (cs >= 5)
884 reg = BRCMNAND_CORR_THRESHOLD_EXT;
885 shift = (cs % 5) * bits;
886 }
887 brcmnand_rmw_reg(ctrl, reg, (bits - 1) << shift, shift, val);
888}
889
890static inline int brcmnand_cmd_shift(struct brcmnand_controller *ctrl)
891{
892 if (ctrl->nand_version < 0x0602)
893 return 24;
894 return 0;
895}
896
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100897static inline u32 brcmnand_spare_area_mask(struct brcmnand_controller *ctrl)
898{
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100899 if (ctrl->nand_version == 0x0702)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100900 return GENMASK(7, 0);
901 else if (ctrl->nand_version >= 0x0600)
902 return GENMASK(6, 0);
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100903 else if (ctrl->nand_version >= 0x0303)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100904 return GENMASK(5, 0);
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100905 else
906 return GENMASK(4, 0);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100907}
908
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100909static inline u32 brcmnand_ecc_level_mask(struct brcmnand_controller *ctrl)
910{
911 u32 mask = (ctrl->nand_version >= 0x0600) ? 0x1f : 0x0f;
912
William Zhang26f66e62024-09-16 11:58:43 +0200913 mask <<= ACC_CONTROL_ECC_SHIFT;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100914
915 /* v7.2 includes additional ECC levels */
William Zhang26f66e62024-09-16 11:58:43 +0200916 if (ctrl->nand_version == 0x0702)
917 mask |= 0x7 << ACC_CONTROL_ECC_EXT_SHIFT;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100918
919 return mask;
920}
921
922static void brcmnand_set_ecc_enabled(struct brcmnand_host *host, int en)
923{
924 struct brcmnand_controller *ctrl = host->ctrl;
925 u16 offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_ACC_CONTROL);
926 u32 acc_control = nand_readreg(ctrl, offs);
927 u32 ecc_flags = ACC_CONTROL_WR_ECC | ACC_CONTROL_RD_ECC;
928
929 if (en) {
930 acc_control |= ecc_flags; /* enable RD/WR ECC */
William Zhang26f66e62024-09-16 11:58:43 +0200931 acc_control &= ~brcmnand_ecc_level_mask(ctrl);
932 acc_control |= host->hwcfg.ecc_level << ctrl->ecc_level_shift;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100933 } else {
934 acc_control &= ~ecc_flags; /* disable RD/WR ECC */
935 acc_control &= ~brcmnand_ecc_level_mask(ctrl);
936 }
937
938 nand_writereg(ctrl, offs, acc_control);
939}
940
941static inline int brcmnand_sector_1k_shift(struct brcmnand_controller *ctrl)
942{
943 if (ctrl->nand_version >= 0x0702)
944 return 9;
945 else if (ctrl->nand_version >= 0x0600)
946 return 7;
947 else if (ctrl->nand_version >= 0x0500)
948 return 6;
949 else
950 return -1;
951}
952
953static int brcmnand_get_sector_size_1k(struct brcmnand_host *host)
954{
955 struct brcmnand_controller *ctrl = host->ctrl;
956 int shift = brcmnand_sector_1k_shift(ctrl);
957 u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
958 BRCMNAND_CS_ACC_CONTROL);
959
960 if (shift < 0)
961 return 0;
962
963 return (nand_readreg(ctrl, acc_control_offs) >> shift) & 0x1;
964}
965
966static void brcmnand_set_sector_size_1k(struct brcmnand_host *host, int val)
967{
968 struct brcmnand_controller *ctrl = host->ctrl;
969 int shift = brcmnand_sector_1k_shift(ctrl);
970 u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
971 BRCMNAND_CS_ACC_CONTROL);
972 u32 tmp;
973
974 if (shift < 0)
975 return;
976
977 tmp = nand_readreg(ctrl, acc_control_offs);
978 tmp &= ~(1 << shift);
979 tmp |= (!!val) << shift;
980 nand_writereg(ctrl, acc_control_offs, tmp);
981}
982
983/***********************************************************************
984 * CS_NAND_SELECT
985 ***********************************************************************/
986
987enum {
988 CS_SELECT_NAND_WP = BIT(29),
989 CS_SELECT_AUTO_DEVICE_ID_CFG = BIT(30),
990};
991
992static int bcmnand_ctrl_poll_status(struct brcmnand_controller *ctrl,
993 u32 mask, u32 expected_val,
994 unsigned long timeout_ms)
995{
996#ifndef __UBOOT__
997 unsigned long limit;
998 u32 val;
999
1000 if (!timeout_ms)
1001 timeout_ms = NAND_POLL_STATUS_TIMEOUT_MS;
1002
1003 limit = jiffies + msecs_to_jiffies(timeout_ms);
1004 do {
1005 val = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS);
1006 if ((val & mask) == expected_val)
1007 return 0;
1008
1009 cpu_relax();
1010 } while (time_after(limit, jiffies));
1011#else
1012 unsigned long base, limit;
1013 u32 val;
1014
1015 if (!timeout_ms)
1016 timeout_ms = NAND_POLL_STATUS_TIMEOUT_MS;
1017
1018 base = get_timer(0);
1019 limit = CONFIG_SYS_HZ * timeout_ms / 1000;
1020 do {
1021 val = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS);
1022 if ((val & mask) == expected_val)
1023 return 0;
1024
1025 cpu_relax();
1026 } while (get_timer(base) < limit);
1027#endif /* __UBOOT__ */
1028
William Zhang080ac0f2024-09-16 11:58:44 +02001029 /*
1030 * do a final check after time out in case the CPU was busy and the driver
1031 * did not get enough time to perform the polling to avoid false alarms
1032 */
1033 val = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS);
1034 if ((val & mask) == expected_val)
1035 return 0;
1036
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001037 dev_warn(ctrl->dev, "timeout on status poll (expected %x got %x)\n",
1038 expected_val, val & mask);
1039
1040 return -ETIMEDOUT;
1041}
1042
1043static inline void brcmnand_set_wp(struct brcmnand_controller *ctrl, bool en)
1044{
1045 u32 val = en ? CS_SELECT_NAND_WP : 0;
1046
1047 brcmnand_rmw_reg(ctrl, BRCMNAND_CS_SELECT, CS_SELECT_NAND_WP, 0, val);
1048}
1049
1050/***********************************************************************
1051 * Flash DMA
1052 ***********************************************************************/
1053
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001054static inline bool has_flash_dma(struct brcmnand_controller *ctrl)
1055{
1056 return ctrl->flash_dma_base;
1057}
1058
1059static inline bool flash_dma_buf_ok(const void *buf)
1060{
1061#ifndef __UBOOT__
1062 return buf && !is_vmalloc_addr(buf) &&
1063 likely(IS_ALIGNED((uintptr_t)buf, 4));
1064#else
1065 return buf && likely(IS_ALIGNED((uintptr_t)buf, 4));
1066#endif /* __UBOOT__ */
1067}
1068
Kamal Dasuf47b36b2023-02-11 16:29:01 +01001069static inline void flash_dma_writel(struct brcmnand_controller *ctrl,
1070 enum flash_dma_reg dma_reg, u32 val)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001071{
Kamal Dasuf47b36b2023-02-11 16:29:01 +01001072 u16 offs = ctrl->flash_dma_offsets[dma_reg];
1073
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001074 brcmnand_writel(val, ctrl->flash_dma_base + offs);
1075}
1076
Kamal Dasuf47b36b2023-02-11 16:29:01 +01001077static inline u32 flash_dma_readl(struct brcmnand_controller *ctrl,
1078 enum flash_dma_reg dma_reg)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001079{
Kamal Dasuf47b36b2023-02-11 16:29:01 +01001080 u16 offs = ctrl->flash_dma_offsets[dma_reg];
1081
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001082 return brcmnand_readl(ctrl->flash_dma_base + offs);
1083}
1084
1085/* Low-level operation types: command, address, write, or read */
1086enum brcmnand_llop_type {
1087 LL_OP_CMD,
1088 LL_OP_ADDR,
1089 LL_OP_WR,
1090 LL_OP_RD,
1091};
1092
1093/***********************************************************************
1094 * Internal support functions
1095 ***********************************************************************/
1096
1097static inline bool is_hamming_ecc(struct brcmnand_controller *ctrl,
1098 struct brcmnand_cfg *cfg)
1099{
1100 if (ctrl->nand_version <= 0x0701)
1101 return cfg->sector_size_1k == 0 && cfg->spare_area_size == 16 &&
1102 cfg->ecc_level == 15;
1103 else
1104 return cfg->sector_size_1k == 0 && ((cfg->spare_area_size == 16 &&
1105 cfg->ecc_level == 15) ||
1106 (cfg->spare_area_size == 28 && cfg->ecc_level == 16));
1107}
1108
1109/*
William Zhang1100e492019-09-04 10:51:13 -07001110 * Returns a nand_ecclayout strucutre for the given layout/configuration.
1111 * Returns NULL on failure.
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001112 */
William Zhang1100e492019-09-04 10:51:13 -07001113static struct nand_ecclayout *brcmnand_create_layout(int ecc_level,
1114 struct brcmnand_host *host)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001115{
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001116 struct brcmnand_cfg *cfg = &host->hwcfg;
William Zhang1100e492019-09-04 10:51:13 -07001117 int i, j;
1118 struct nand_ecclayout *layout;
1119 int req;
1120 int sectors;
1121 int sas;
1122 int idx1, idx2;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001123
William Zhang1100e492019-09-04 10:51:13 -07001124#ifndef __UBOOT__
1125 layout = devm_kzalloc(&host->pdev->dev, sizeof(*layout), GFP_KERNEL);
1126#else
1127 layout = devm_kzalloc(host->pdev, sizeof(*layout), GFP_KERNEL);
1128#endif
1129 if (!layout)
1130 return NULL;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001131
William Zhang1100e492019-09-04 10:51:13 -07001132 sectors = cfg->page_size / (512 << cfg->sector_size_1k);
1133 sas = cfg->spare_area_size << cfg->sector_size_1k;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001134
William Zhang1100e492019-09-04 10:51:13 -07001135 /* Hamming */
1136 if (is_hamming_ecc(host->ctrl, cfg)) {
1137 for (i = 0, idx1 = 0, idx2 = 0; i < sectors; i++) {
1138 /* First sector of each page may have BBI */
1139 if (i == 0) {
1140 layout->oobfree[idx2].offset = i * sas + 1;
1141 /* Small-page NAND use byte 6 for BBI */
1142 if (cfg->page_size == 512)
1143 layout->oobfree[idx2].offset--;
1144 layout->oobfree[idx2].length = 5;
1145 } else {
1146 layout->oobfree[idx2].offset = i * sas;
1147 layout->oobfree[idx2].length = 6;
1148 }
1149 idx2++;
1150 layout->eccpos[idx1++] = i * sas + 6;
1151 layout->eccpos[idx1++] = i * sas + 7;
1152 layout->eccpos[idx1++] = i * sas + 8;
1153 layout->oobfree[idx2].offset = i * sas + 9;
1154 layout->oobfree[idx2].length = 7;
1155 idx2++;
1156 /* Leave zero-terminated entry for OOBFREE */
1157 if (idx1 >= MTD_MAX_ECCPOS_ENTRIES_LARGE ||
1158 idx2 >= MTD_MAX_OOBFREE_ENTRIES_LARGE - 1)
1159 break;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001160 }
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001161
William Zhang1100e492019-09-04 10:51:13 -07001162 return layout;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001163 }
1164
William Zhang1100e492019-09-04 10:51:13 -07001165 /*
1166 * CONTROLLER_VERSION:
1167 * < v5.0: ECC_REQ = ceil(BCH_T * 13/8)
1168 * >= v5.0: ECC_REQ = ceil(BCH_T * 14/8)
1169 * But we will just be conservative.
1170 */
1171 req = DIV_ROUND_UP(ecc_level * 14, 8);
1172 if (req >= sas) {
Sean Anderson4b5aa002020-09-15 10:44:50 -04001173 dev_err(host->pdev,
William Zhang1100e492019-09-04 10:51:13 -07001174 "error: ECC too large for OOB (ECC bytes %d, spare sector %d)\n",
1175 req, sas);
1176 return NULL;
1177 }
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001178
William Zhang1100e492019-09-04 10:51:13 -07001179 layout->eccbytes = req * sectors;
1180 for (i = 0, idx1 = 0, idx2 = 0; i < sectors; i++) {
1181 for (j = sas - req; j < sas && idx1 <
1182 MTD_MAX_ECCPOS_ENTRIES_LARGE; j++, idx1++)
1183 layout->eccpos[idx1] = i * sas + j;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001184
William Zhang1100e492019-09-04 10:51:13 -07001185 /* First sector of each page may have BBI */
1186 if (i == 0) {
1187 if (cfg->page_size == 512 && (sas - req >= 6)) {
1188 /* Small-page NAND use byte 6 for BBI */
1189 layout->oobfree[idx2].offset = 0;
1190 layout->oobfree[idx2].length = 5;
1191 idx2++;
1192 if (sas - req > 6) {
1193 layout->oobfree[idx2].offset = 6;
1194 layout->oobfree[idx2].length =
1195 sas - req - 6;
1196 idx2++;
1197 }
1198 } else if (sas > req + 1) {
1199 layout->oobfree[idx2].offset = i * sas + 1;
1200 layout->oobfree[idx2].length = sas - req - 1;
1201 idx2++;
1202 }
1203 } else if (sas > req) {
1204 layout->oobfree[idx2].offset = i * sas;
1205 layout->oobfree[idx2].length = sas - req;
1206 idx2++;
1207 }
1208 /* Leave zero-terminated entry for OOBFREE */
1209 if (idx1 >= MTD_MAX_ECCPOS_ENTRIES_LARGE ||
1210 idx2 >= MTD_MAX_OOBFREE_ENTRIES_LARGE - 1)
1211 break;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001212 }
1213
William Zhang1100e492019-09-04 10:51:13 -07001214 return layout;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001215}
1216
William Zhang1100e492019-09-04 10:51:13 -07001217static struct nand_ecclayout *brcmstb_choose_ecc_layout(
1218 struct brcmnand_host *host)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001219{
William Zhang1100e492019-09-04 10:51:13 -07001220 struct nand_ecclayout *layout;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001221 struct brcmnand_cfg *p = &host->hwcfg;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001222 unsigned int ecc_level = p->ecc_level;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001223
1224 if (p->sector_size_1k)
1225 ecc_level <<= 1;
1226
William Zhang1100e492019-09-04 10:51:13 -07001227 layout = brcmnand_create_layout(ecc_level, host);
1228 if (!layout) {
Sean Anderson4b5aa002020-09-15 10:44:50 -04001229 dev_err(host->pdev,
1230 "no proper ecc_layout for this NAND cfg\n");
William Zhang1100e492019-09-04 10:51:13 -07001231 return NULL;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001232 }
1233
William Zhang1100e492019-09-04 10:51:13 -07001234 return layout;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001235}
1236
1237static void brcmnand_wp(struct mtd_info *mtd, int wp)
1238{
1239 struct nand_chip *chip = mtd_to_nand(mtd);
1240 struct brcmnand_host *host = nand_get_controller_data(chip);
1241 struct brcmnand_controller *ctrl = host->ctrl;
1242
1243 if ((ctrl->features & BRCMNAND_HAS_WP) && wp_on == 1) {
1244 static int old_wp = -1;
1245 int ret;
1246
1247 if (old_wp != wp) {
1248 dev_dbg(ctrl->dev, "WP %s\n", wp ? "on" : "off");
1249 old_wp = wp;
1250 }
1251
1252 /*
1253 * make sure ctrl/flash ready before and after
1254 * changing state of #WP pin
1255 */
1256 ret = bcmnand_ctrl_poll_status(ctrl, NAND_CTRL_RDY |
1257 NAND_STATUS_READY,
1258 NAND_CTRL_RDY |
1259 NAND_STATUS_READY, 0);
1260 if (ret)
1261 return;
1262
1263 brcmnand_set_wp(ctrl, wp);
1264 nand_status_op(chip, NULL);
1265 /* NAND_STATUS_WP 0x00 = protected, 0x80 = not protected */
1266 ret = bcmnand_ctrl_poll_status(ctrl,
1267 NAND_CTRL_RDY |
1268 NAND_STATUS_READY |
1269 NAND_STATUS_WP,
1270 NAND_CTRL_RDY |
1271 NAND_STATUS_READY |
1272 (wp ? 0 : NAND_STATUS_WP), 0);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001273 if (ret)
Sean Anderson4b5aa002020-09-15 10:44:50 -04001274 dev_err(host->pdev, "nand #WP expected %s\n",
1275 wp ? "on" : "off");
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001276 }
1277}
1278
1279/* Helper functions for reading and writing OOB registers */
1280static inline u8 oob_reg_read(struct brcmnand_controller *ctrl, u32 offs)
1281{
1282 u16 offset0, offset10, reg_offs;
1283
1284 offset0 = ctrl->reg_offsets[BRCMNAND_OOB_READ_BASE];
1285 offset10 = ctrl->reg_offsets[BRCMNAND_OOB_READ_10_BASE];
1286
1287 if (offs >= ctrl->max_oob)
1288 return 0x77;
1289
1290 if (offs >= 16 && offset10)
1291 reg_offs = offset10 + ((offs - 0x10) & ~0x03);
1292 else
1293 reg_offs = offset0 + (offs & ~0x03);
1294
1295 return nand_readreg(ctrl, reg_offs) >> (24 - ((offs & 0x03) << 3));
1296}
1297
1298static inline void oob_reg_write(struct brcmnand_controller *ctrl, u32 offs,
1299 u32 data)
1300{
1301 u16 offset0, offset10, reg_offs;
1302
1303 offset0 = ctrl->reg_offsets[BRCMNAND_OOB_WRITE_BASE];
1304 offset10 = ctrl->reg_offsets[BRCMNAND_OOB_WRITE_10_BASE];
1305
1306 if (offs >= ctrl->max_oob)
1307 return;
1308
1309 if (offs >= 16 && offset10)
1310 reg_offs = offset10 + ((offs - 0x10) & ~0x03);
1311 else
1312 reg_offs = offset0 + (offs & ~0x03);
1313
1314 nand_writereg(ctrl, reg_offs, data);
1315}
1316
1317/*
1318 * read_oob_from_regs - read data from OOB registers
1319 * @ctrl: NAND controller
1320 * @i: sub-page sector index
1321 * @oob: buffer to read to
1322 * @sas: spare area sector size (i.e., OOB size per FLASH_CACHE)
1323 * @sector_1k: 1 for 1KiB sectors, 0 for 512B, other values are illegal
1324 */
1325static int read_oob_from_regs(struct brcmnand_controller *ctrl, int i, u8 *oob,
1326 int sas, int sector_1k)
1327{
1328 int tbytes = sas << sector_1k;
1329 int j;
1330
1331 /* Adjust OOB values for 1K sector size */
1332 if (sector_1k && (i & 0x01))
1333 tbytes = max(0, tbytes - (int)ctrl->max_oob);
1334 tbytes = min_t(int, tbytes, ctrl->max_oob);
1335
1336 for (j = 0; j < tbytes; j++)
1337 oob[j] = oob_reg_read(ctrl, j);
1338 return tbytes;
1339}
1340
1341/*
1342 * write_oob_to_regs - write data to OOB registers
1343 * @i: sub-page sector index
1344 * @oob: buffer to write from
1345 * @sas: spare area sector size (i.e., OOB size per FLASH_CACHE)
1346 * @sector_1k: 1 for 1KiB sectors, 0 for 512B, other values are illegal
1347 */
1348static int write_oob_to_regs(struct brcmnand_controller *ctrl, int i,
1349 const u8 *oob, int sas, int sector_1k)
1350{
1351 int tbytes = sas << sector_1k;
William Zhanga6454932024-09-16 11:58:45 +02001352 int j, k = 0;
1353 u32 last = 0xffffffff;
1354 u8 *plast = (u8 *)&last;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001355
1356 /* Adjust OOB values for 1K sector size */
1357 if (sector_1k && (i & 0x01))
1358 tbytes = max(0, tbytes - (int)ctrl->max_oob);
1359 tbytes = min_t(int, tbytes, ctrl->max_oob);
1360
William Zhanga6454932024-09-16 11:58:45 +02001361 /*
1362 * tbytes may not be multiple of words. Make sure we don't read out of
1363 * the boundary and stop at last word.
1364 */
1365 for (j = 0; (j + 3) < tbytes; j += 4)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001366 oob_reg_write(ctrl, j,
1367 (oob[j + 0] << 24) |
1368 (oob[j + 1] << 16) |
1369 (oob[j + 2] << 8) |
1370 (oob[j + 3] << 0));
William Zhanga6454932024-09-16 11:58:45 +02001371
1372 /* handle the remaing bytes */
1373 while (j < tbytes)
1374 plast[k++] = oob[j++];
1375
1376 if (tbytes & 0x3)
1377 oob_reg_write(ctrl, (tbytes & ~0x3), (__force u32)cpu_to_be32(last));
1378
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001379 return tbytes;
1380}
1381
1382#ifndef __UBOOT__
1383static irqreturn_t brcmnand_ctlrdy_irq(int irq, void *data)
1384{
1385 struct brcmnand_controller *ctrl = data;
1386
1387 /* Discard all NAND_CTLRDY interrupts during DMA */
1388 if (ctrl->dma_pending)
1389 return IRQ_HANDLED;
1390
1391 complete(&ctrl->done);
1392 return IRQ_HANDLED;
1393}
1394
1395/* Handle SoC-specific interrupt hardware */
1396static irqreturn_t brcmnand_irq(int irq, void *data)
1397{
1398 struct brcmnand_controller *ctrl = data;
1399
1400 if (ctrl->soc->ctlrdy_ack(ctrl->soc))
1401 return brcmnand_ctlrdy_irq(irq, data);
1402
1403 return IRQ_NONE;
1404}
1405
1406static irqreturn_t brcmnand_dma_irq(int irq, void *data)
1407{
1408 struct brcmnand_controller *ctrl = data;
1409
1410 complete(&ctrl->dma_done);
1411
1412 return IRQ_HANDLED;
1413}
1414#endif /* __UBOOT__ */
1415
1416static void brcmnand_send_cmd(struct brcmnand_host *host, int cmd)
1417{
1418 struct brcmnand_controller *ctrl = host->ctrl;
1419 int ret;
Kamal Dasu299c6832023-02-11 16:29:00 +01001420 u64 cmd_addr;
1421
1422 cmd_addr = brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
1423
1424 dev_dbg(ctrl->dev, "send native cmd %d addr 0x%llx\n", cmd, cmd_addr);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001425
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001426 BUG_ON(ctrl->cmd_pending != 0);
1427 ctrl->cmd_pending = cmd;
1428
1429 ret = bcmnand_ctrl_poll_status(ctrl, NAND_CTRL_RDY, NAND_CTRL_RDY, 0);
1430 WARN_ON(ret);
1431
1432 mb(); /* flush previous writes */
1433 brcmnand_write_reg(ctrl, BRCMNAND_CMD_START,
1434 cmd << brcmnand_cmd_shift(ctrl));
1435}
1436
1437/***********************************************************************
1438 * NAND MTD API: read/program/erase
1439 ***********************************************************************/
1440
1441static void brcmnand_cmd_ctrl(struct mtd_info *mtd, int dat,
1442 unsigned int ctrl)
1443{
1444 /* intentionally left blank */
1445}
1446
1447static int brcmnand_waitfunc(struct mtd_info *mtd, struct nand_chip *this)
1448{
1449 struct nand_chip *chip = mtd_to_nand(mtd);
1450 struct brcmnand_host *host = nand_get_controller_data(chip);
1451 struct brcmnand_controller *ctrl = host->ctrl;
1452
1453#ifndef __UBOOT__
1454 unsigned long timeo = msecs_to_jiffies(100);
1455
1456 dev_dbg(ctrl->dev, "wait on native cmd %d\n", ctrl->cmd_pending);
1457 if (ctrl->cmd_pending &&
1458 wait_for_completion_timeout(&ctrl->done, timeo) <= 0) {
1459 u32 cmd = brcmnand_read_reg(ctrl, BRCMNAND_CMD_START)
1460 >> brcmnand_cmd_shift(ctrl);
1461
1462 dev_err_ratelimited(ctrl->dev,
1463 "timeout waiting for command %#02x\n", cmd);
1464 dev_err_ratelimited(ctrl->dev, "intfc status %08x\n",
1465 brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS));
1466 }
1467#else
1468 unsigned long timeo = 100; /* 100 msec */
1469 int ret;
1470
1471 dev_dbg(ctrl->dev, "wait on native cmd %d\n", ctrl->cmd_pending);
1472
1473 ret = bcmnand_ctrl_poll_status(ctrl, NAND_CTRL_RDY, NAND_CTRL_RDY, timeo);
1474 WARN_ON(ret);
1475#endif /* __UBOOT__ */
1476
1477 ctrl->cmd_pending = 0;
1478 return brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS) &
1479 INTFC_FLASH_STATUS;
1480}
1481
1482enum {
1483 LLOP_RE = BIT(16),
1484 LLOP_WE = BIT(17),
1485 LLOP_ALE = BIT(18),
1486 LLOP_CLE = BIT(19),
1487 LLOP_RETURN_IDLE = BIT(31),
1488
1489 LLOP_DATA_MASK = GENMASK(15, 0),
1490};
1491
1492static int brcmnand_low_level_op(struct brcmnand_host *host,
1493 enum brcmnand_llop_type type, u32 data,
1494 bool last_op)
1495{
1496 struct mtd_info *mtd = nand_to_mtd(&host->chip);
1497 struct nand_chip *chip = &host->chip;
1498 struct brcmnand_controller *ctrl = host->ctrl;
1499 u32 tmp;
1500
1501 tmp = data & LLOP_DATA_MASK;
1502 switch (type) {
1503 case LL_OP_CMD:
1504 tmp |= LLOP_WE | LLOP_CLE;
1505 break;
1506 case LL_OP_ADDR:
1507 /* WE | ALE */
1508 tmp |= LLOP_WE | LLOP_ALE;
1509 break;
1510 case LL_OP_WR:
1511 /* WE */
1512 tmp |= LLOP_WE;
1513 break;
1514 case LL_OP_RD:
1515 /* RE */
1516 tmp |= LLOP_RE;
1517 break;
1518 }
1519 if (last_op)
1520 /* RETURN_IDLE */
1521 tmp |= LLOP_RETURN_IDLE;
1522
1523 dev_dbg(ctrl->dev, "ll_op cmd %#x\n", tmp);
1524
1525 brcmnand_write_reg(ctrl, BRCMNAND_LL_OP, tmp);
1526 (void)brcmnand_read_reg(ctrl, BRCMNAND_LL_OP);
1527
1528 brcmnand_send_cmd(host, CMD_LOW_LEVEL_OP);
1529 return brcmnand_waitfunc(mtd, chip);
1530}
1531
1532static void brcmnand_cmdfunc(struct mtd_info *mtd, unsigned command,
1533 int column, int page_addr)
1534{
1535 struct nand_chip *chip = mtd_to_nand(mtd);
1536 struct brcmnand_host *host = nand_get_controller_data(chip);
1537 struct brcmnand_controller *ctrl = host->ctrl;
1538 u64 addr = (u64)page_addr << chip->page_shift;
1539 int native_cmd = 0;
1540
1541 if (command == NAND_CMD_READID || command == NAND_CMD_PARAM ||
1542 command == NAND_CMD_RNDOUT)
1543 addr = (u64)column;
1544 /* Avoid propagating a negative, don't-care address */
1545 else if (page_addr < 0)
1546 addr = 0;
1547
1548 dev_dbg(ctrl->dev, "cmd 0x%x addr 0x%llx\n", command,
1549 (unsigned long long)addr);
1550
1551 host->last_cmd = command;
1552 host->last_byte = 0;
1553 host->last_addr = addr;
1554
1555 switch (command) {
1556 case NAND_CMD_RESET:
1557 native_cmd = CMD_FLASH_RESET;
1558 break;
1559 case NAND_CMD_STATUS:
1560 native_cmd = CMD_STATUS_READ;
1561 break;
1562 case NAND_CMD_READID:
1563 native_cmd = CMD_DEVICE_ID_READ;
1564 break;
1565 case NAND_CMD_READOOB:
1566 native_cmd = CMD_SPARE_AREA_READ;
1567 break;
1568 case NAND_CMD_ERASE1:
1569 native_cmd = CMD_BLOCK_ERASE;
1570 brcmnand_wp(mtd, 0);
1571 break;
1572 case NAND_CMD_PARAM:
1573 native_cmd = CMD_PARAMETER_READ;
1574 break;
1575 case NAND_CMD_SET_FEATURES:
1576 case NAND_CMD_GET_FEATURES:
1577 brcmnand_low_level_op(host, LL_OP_CMD, command, false);
1578 brcmnand_low_level_op(host, LL_OP_ADDR, column, false);
1579 break;
1580 case NAND_CMD_RNDOUT:
1581 native_cmd = CMD_PARAMETER_CHANGE_COL;
1582 addr &= ~((u64)(FC_BYTES - 1));
1583 /*
1584 * HW quirk: PARAMETER_CHANGE_COL requires SECTOR_SIZE_1K=0
1585 * NB: hwcfg.sector_size_1k may not be initialized yet
1586 */
1587 if (brcmnand_get_sector_size_1k(host)) {
1588 host->hwcfg.sector_size_1k =
1589 brcmnand_get_sector_size_1k(host);
1590 brcmnand_set_sector_size_1k(host, 0);
1591 }
1592 break;
1593 }
1594
1595 if (!native_cmd)
1596 return;
1597
Kamal Dasu299c6832023-02-11 16:29:00 +01001598 brcmnand_set_cmd_addr(mtd, addr);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001599 brcmnand_send_cmd(host, native_cmd);
1600 brcmnand_waitfunc(mtd, chip);
1601
1602 if (native_cmd == CMD_PARAMETER_READ ||
1603 native_cmd == CMD_PARAMETER_CHANGE_COL) {
1604 /* Copy flash cache word-wise */
1605 u32 *flash_cache = (u32 *)ctrl->flash_cache;
1606 int i;
1607
1608 brcmnand_soc_data_bus_prepare(ctrl->soc, true);
1609
1610 /*
1611 * Must cache the FLASH_CACHE now, since changes in
1612 * SECTOR_SIZE_1K may invalidate it
1613 */
Philippe Reynes7f28cf62019-03-15 15:14:37 +01001614 for (i = 0; i < FC_WORDS; i++) {
1615 u32 fc;
1616
1617 fc = brcmnand_read_fc(ctrl, i);
1618
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001619 /*
1620 * Flash cache is big endian for parameter pages, at
1621 * least on STB SoCs
1622 */
Philippe Reynes7f28cf62019-03-15 15:14:37 +01001623 if (ctrl->parameter_page_big_endian)
1624 flash_cache[i] = be32_to_cpu(fc);
1625 else
1626 flash_cache[i] = le32_to_cpu(fc);
1627 }
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001628
1629 brcmnand_soc_data_bus_unprepare(ctrl->soc, true);
1630
1631 /* Cleanup from HW quirk: restore SECTOR_SIZE_1K */
1632 if (host->hwcfg.sector_size_1k)
1633 brcmnand_set_sector_size_1k(host,
1634 host->hwcfg.sector_size_1k);
1635 }
1636
1637 /* Re-enable protection is necessary only after erase */
1638 if (command == NAND_CMD_ERASE1)
1639 brcmnand_wp(mtd, 1);
1640}
1641
1642static uint8_t brcmnand_read_byte(struct mtd_info *mtd)
1643{
1644 struct nand_chip *chip = mtd_to_nand(mtd);
1645 struct brcmnand_host *host = nand_get_controller_data(chip);
1646 struct brcmnand_controller *ctrl = host->ctrl;
1647 uint8_t ret = 0;
1648 int addr, offs;
1649
1650 switch (host->last_cmd) {
1651 case NAND_CMD_READID:
1652 if (host->last_byte < 4)
1653 ret = brcmnand_read_reg(ctrl, BRCMNAND_ID) >>
1654 (24 - (host->last_byte << 3));
1655 else if (host->last_byte < 8)
1656 ret = brcmnand_read_reg(ctrl, BRCMNAND_ID_EXT) >>
1657 (56 - (host->last_byte << 3));
1658 break;
1659
1660 case NAND_CMD_READOOB:
1661 ret = oob_reg_read(ctrl, host->last_byte);
1662 break;
1663
1664 case NAND_CMD_STATUS:
1665 ret = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS) &
1666 INTFC_FLASH_STATUS;
1667 if (wp_on) /* hide WP status */
1668 ret |= NAND_STATUS_WP;
1669 break;
1670
1671 case NAND_CMD_PARAM:
1672 case NAND_CMD_RNDOUT:
1673 addr = host->last_addr + host->last_byte;
1674 offs = addr & (FC_BYTES - 1);
1675
1676 /* At FC_BYTES boundary, switch to next column */
1677 if (host->last_byte > 0 && offs == 0)
1678 nand_change_read_column_op(chip, addr, NULL, 0, false);
1679
1680 ret = ctrl->flash_cache[offs];
1681 break;
1682 case NAND_CMD_GET_FEATURES:
1683 if (host->last_byte >= ONFI_SUBFEATURE_PARAM_LEN) {
1684 ret = 0;
1685 } else {
1686 bool last = host->last_byte ==
1687 ONFI_SUBFEATURE_PARAM_LEN - 1;
1688 brcmnand_low_level_op(host, LL_OP_RD, 0, last);
1689 ret = brcmnand_read_reg(ctrl, BRCMNAND_LL_RDATA) & 0xff;
1690 }
1691 }
1692
1693 dev_dbg(ctrl->dev, "read byte = 0x%02x\n", ret);
1694 host->last_byte++;
1695
1696 return ret;
1697}
1698
1699static void brcmnand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
1700{
1701 int i;
1702
1703 for (i = 0; i < len; i++, buf++)
1704 *buf = brcmnand_read_byte(mtd);
1705}
1706
1707static void brcmnand_write_buf(struct mtd_info *mtd, const uint8_t *buf,
1708 int len)
1709{
1710 int i;
1711 struct nand_chip *chip = mtd_to_nand(mtd);
1712 struct brcmnand_host *host = nand_get_controller_data(chip);
1713
1714 switch (host->last_cmd) {
1715 case NAND_CMD_SET_FEATURES:
1716 for (i = 0; i < len; i++)
1717 brcmnand_low_level_op(host, LL_OP_WR, buf[i],
1718 (i + 1) == len);
1719 break;
1720 default:
1721 BUG();
1722 break;
1723 }
1724}
1725
1726/**
1727 * Construct a FLASH_DMA descriptor as part of a linked list. You must know the
1728 * following ahead of time:
1729 * - Is this descriptor the beginning or end of a linked list?
1730 * - What is the (DMA) address of the next descriptor in the linked list?
1731 */
1732#ifndef __UBOOT__
1733static int brcmnand_fill_dma_desc(struct brcmnand_host *host,
1734 struct brcm_nand_dma_desc *desc, u64 addr,
1735 dma_addr_t buf, u32 len, u8 dma_cmd,
1736 bool begin, bool end,
1737 dma_addr_t next_desc)
1738{
1739 memset(desc, 0, sizeof(*desc));
1740 /* Descriptors are written in native byte order (wordwise) */
1741 desc->next_desc = lower_32_bits(next_desc);
1742 desc->next_desc_ext = upper_32_bits(next_desc);
1743 desc->cmd_irq = (dma_cmd << 24) |
1744 (end ? (0x03 << 8) : 0) | /* IRQ | STOP */
1745 (!!begin) | ((!!end) << 1); /* head, tail */
Jiaxun Yang0803a272024-07-17 16:07:03 +08001746#ifdef CONFIG_SYS_BIG_ENDIAN
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001747 desc->cmd_irq |= 0x01 << 12;
1748#endif
1749 desc->dram_addr = lower_32_bits(buf);
1750 desc->dram_addr_ext = upper_32_bits(buf);
1751 desc->tfr_len = len;
1752 desc->total_len = len;
1753 desc->flash_addr = lower_32_bits(addr);
1754 desc->flash_addr_ext = upper_32_bits(addr);
1755 desc->cs = host->cs;
1756 desc->status_valid = 0x01;
1757 return 0;
1758}
1759
1760/**
1761 * Kick the FLASH_DMA engine, with a given DMA descriptor
1762 */
1763static void brcmnand_dma_run(struct brcmnand_host *host, dma_addr_t desc)
1764{
1765 struct brcmnand_controller *ctrl = host->ctrl;
1766 unsigned long timeo = msecs_to_jiffies(100);
1767
1768 flash_dma_writel(ctrl, FLASH_DMA_FIRST_DESC, lower_32_bits(desc));
1769 (void)flash_dma_readl(ctrl, FLASH_DMA_FIRST_DESC);
Kamal Dasub6233f72023-02-11 16:29:03 +01001770 if (ctrl->nand_version > 0x0602) {
1771 flash_dma_writel(ctrl, FLASH_DMA_FIRST_DESC_EXT,
1772 upper_32_bits(desc));
1773 (void)flash_dma_readl(ctrl, FLASH_DMA_FIRST_DESC_EXT);
1774 }
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001775
1776 /* Start FLASH_DMA engine */
1777 ctrl->dma_pending = true;
1778 mb(); /* flush previous writes */
1779 flash_dma_writel(ctrl, FLASH_DMA_CTRL, 0x03); /* wake | run */
1780
1781 if (wait_for_completion_timeout(&ctrl->dma_done, timeo) <= 0) {
1782 dev_err(ctrl->dev,
1783 "timeout waiting for DMA; status %#x, error status %#x\n",
1784 flash_dma_readl(ctrl, FLASH_DMA_STATUS),
1785 flash_dma_readl(ctrl, FLASH_DMA_ERROR_STATUS));
1786 }
1787 ctrl->dma_pending = false;
1788 flash_dma_writel(ctrl, FLASH_DMA_CTRL, 0); /* force stop */
1789}
1790
1791static int brcmnand_dma_trans(struct brcmnand_host *host, u64 addr, u32 *buf,
1792 u32 len, u8 dma_cmd)
1793{
1794 struct brcmnand_controller *ctrl = host->ctrl;
1795 dma_addr_t buf_pa;
1796 int dir = dma_cmd == CMD_PAGE_READ ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
1797
1798 buf_pa = dma_map_single(ctrl->dev, buf, len, dir);
1799 if (dma_mapping_error(ctrl->dev, buf_pa)) {
1800 dev_err(ctrl->dev, "unable to map buffer for DMA\n");
1801 return -ENOMEM;
1802 }
1803
1804 brcmnand_fill_dma_desc(host, ctrl->dma_desc, addr, buf_pa, len,
1805 dma_cmd, true, true, 0);
1806
1807 brcmnand_dma_run(host, ctrl->dma_pa);
1808
1809 dma_unmap_single(ctrl->dev, buf_pa, len, dir);
1810
1811 if (ctrl->dma_desc->status_valid & FLASH_DMA_ECC_ERROR)
1812 return -EBADMSG;
1813 else if (ctrl->dma_desc->status_valid & FLASH_DMA_CORR_ERROR)
1814 return -EUCLEAN;
1815
1816 return 0;
1817}
1818#endif /* __UBOOT__ */
1819
1820/*
1821 * Assumes proper CS is already set
1822 */
1823static int brcmnand_read_by_pio(struct mtd_info *mtd, struct nand_chip *chip,
1824 u64 addr, unsigned int trans, u32 *buf,
1825 u8 *oob, u64 *err_addr)
1826{
1827 struct brcmnand_host *host = nand_get_controller_data(chip);
1828 struct brcmnand_controller *ctrl = host->ctrl;
Linus Walleijd2ad1572024-09-16 11:58:47 +02001829 int i, ret = 0;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001830
Kamal Dasu299c6832023-02-11 16:29:00 +01001831 brcmnand_clear_ecc_addr(ctrl);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001832
1833 for (i = 0; i < trans; i++, addr += FC_BYTES) {
Kamal Dasu299c6832023-02-11 16:29:00 +01001834 brcmnand_set_cmd_addr(mtd, addr);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001835 /* SPARE_AREA_READ does not use ECC, so just use PAGE_READ */
1836 brcmnand_send_cmd(host, CMD_PAGE_READ);
1837 brcmnand_waitfunc(mtd, chip);
1838
1839 if (likely(buf)) {
1840 brcmnand_soc_data_bus_prepare(ctrl->soc, false);
1841
Linus Walleijd2ad1572024-09-16 11:58:47 +02001842 brcmnand_read_data_bus(ctrl, ctrl->nand_fc, buf, FC_WORDS);
1843 buf += FC_WORDS;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001844
1845 brcmnand_soc_data_bus_unprepare(ctrl->soc, false);
1846 }
1847
1848 if (oob)
1849 oob += read_oob_from_regs(ctrl, i, oob,
1850 mtd->oobsize / trans,
1851 host->hwcfg.sector_size_1k);
1852
Joel Peshkin8384fd82021-12-20 20:15:47 -08001853 if (ret != -EBADMSG) {
Kamal Dasu299c6832023-02-11 16:29:00 +01001854 *err_addr = brcmnand_get_uncorrecc_addr(ctrl);
1855
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001856 if (*err_addr)
1857 ret = -EBADMSG;
1858 }
1859
1860 if (!ret) {
Kamal Dasu299c6832023-02-11 16:29:00 +01001861 *err_addr = brcmnand_get_correcc_addr(ctrl);
1862
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001863 if (*err_addr)
1864 ret = -EUCLEAN;
1865 }
1866 }
1867
1868 return ret;
1869}
1870
1871/*
1872 * Check a page to see if it is erased (w/ bitflips) after an uncorrectable ECC
1873 * error
1874 *
1875 * Because the HW ECC signals an ECC error if an erase paged has even a single
1876 * bitflip, we must check each ECC error to see if it is actually an erased
1877 * page with bitflips, not a truly corrupted page.
1878 *
1879 * On a real error, return a negative error code (-EBADMSG for ECC error), and
1880 * buf will contain raw data.
1881 * Otherwise, buf gets filled with 0xffs and return the maximum number of
1882 * bitflips-per-ECC-sector to the caller.
1883 *
1884 */
1885static int brcmstb_nand_verify_erased_page(struct mtd_info *mtd,
1886 struct nand_chip *chip, void *buf, u64 addr)
1887{
Álvaro Fernández Rojas210751f2023-02-11 16:29:04 +01001888 struct mtd_oob_region ecc;
1889 int i;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001890 int bitflips = 0;
1891 int page = addr >> chip->page_shift;
1892 int ret;
Álvaro Fernández Rojas210751f2023-02-11 16:29:04 +01001893 void *ecc_bytes;
Claire Lin2bac5792023-02-11 16:29:02 +01001894 void *ecc_chunk;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001895
1896 if (!buf) {
1897#ifndef __UBOOT__
1898 buf = chip->data_buf;
1899#else
1900 buf = chip->buffers->databuf;
1901#endif
1902 /* Invalidate page cache */
1903 chip->pagebuf = -1;
1904 }
1905
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001906 /* read without ecc for verification */
1907 ret = chip->ecc.read_page_raw(mtd, chip, buf, true, page);
1908 if (ret)
1909 return ret;
1910
Álvaro Fernández Rojas210751f2023-02-11 16:29:04 +01001911 for (i = 0; i < chip->ecc.steps; i++) {
Claire Lin2bac5792023-02-11 16:29:02 +01001912 ecc_chunk = buf + chip->ecc.size * i;
Álvaro Fernández Rojas210751f2023-02-11 16:29:04 +01001913
1914 mtd_ooblayout_ecc(mtd, i, &ecc);
1915 ecc_bytes = chip->oob_poi + ecc.offset;
1916
1917 ret = nand_check_erased_ecc_chunk(ecc_chunk, chip->ecc.size,
1918 ecc_bytes, ecc.length,
1919 NULL, 0,
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001920 chip->ecc.strength);
1921 if (ret < 0)
1922 return ret;
1923
1924 bitflips = max(bitflips, ret);
1925 }
1926
1927 return bitflips;
1928}
1929
1930static int brcmnand_read(struct mtd_info *mtd, struct nand_chip *chip,
1931 u64 addr, unsigned int trans, u32 *buf, u8 *oob)
1932{
1933 struct brcmnand_host *host = nand_get_controller_data(chip);
1934 struct brcmnand_controller *ctrl = host->ctrl;
1935 u64 err_addr = 0;
1936 int err;
1937 bool retry = true;
1938
1939 dev_dbg(ctrl->dev, "read %llx -> %p\n", (unsigned long long)addr, buf);
1940
1941try_dmaread:
Kamal Dasu299c6832023-02-11 16:29:00 +01001942 brcmnand_clear_ecc_addr(ctrl);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001943
1944#ifndef __UBOOT__
1945 if (has_flash_dma(ctrl) && !oob && flash_dma_buf_ok(buf)) {
1946 err = brcmnand_dma_trans(host, addr, buf, trans * FC_BYTES,
1947 CMD_PAGE_READ);
1948 if (err) {
1949 if (mtd_is_bitflip_or_eccerr(err))
1950 err_addr = addr;
1951 else
1952 return -EIO;
1953 }
1954 } else {
1955 if (oob)
1956 memset(oob, 0x99, mtd->oobsize);
1957
1958 err = brcmnand_read_by_pio(mtd, chip, addr, trans, buf,
1959 oob, &err_addr);
1960 }
1961#else
1962 if (oob)
1963 memset(oob, 0x99, mtd->oobsize);
1964
1965 err = brcmnand_read_by_pio(mtd, chip, addr, trans, buf,
1966 oob, &err_addr);
1967#endif /* __UBOOT__ */
1968
1969 if (mtd_is_eccerr(err)) {
1970 /*
1971 * On controller version and 7.0, 7.1 , DMA read after a
1972 * prior PIO read that reported uncorrectable error,
1973 * the DMA engine captures this error following DMA read
1974 * cleared only on subsequent DMA read, so just retry once
1975 * to clear a possible false error reported for current DMA
1976 * read
1977 */
1978 if ((ctrl->nand_version == 0x0700) ||
1979 (ctrl->nand_version == 0x0701)) {
1980 if (retry) {
1981 retry = false;
1982 goto try_dmaread;
1983 }
1984 }
1985
1986 /*
1987 * Controller version 7.2 has hw encoder to detect erased page
1988 * bitflips, apply sw verification for older controllers only
1989 */
1990 if (ctrl->nand_version < 0x0702) {
1991 err = brcmstb_nand_verify_erased_page(mtd, chip, buf,
1992 addr);
1993 /* erased page bitflips corrected */
1994 if (err >= 0)
1995 return err;
1996 }
1997
1998 dev_dbg(ctrl->dev, "uncorrectable error at 0x%llx\n",
1999 (unsigned long long)err_addr);
2000 mtd->ecc_stats.failed++;
2001 /* NAND layer expects zero on ECC errors */
2002 return 0;
2003 }
2004
2005 if (mtd_is_bitflip(err)) {
2006 unsigned int corrected = brcmnand_count_corrected(ctrl);
2007
2008 dev_dbg(ctrl->dev, "corrected error at 0x%llx\n",
2009 (unsigned long long)err_addr);
2010 mtd->ecc_stats.corrected += corrected;
2011 /* Always exceed the software-imposed threshold */
2012 return max(mtd->bitflip_threshold, corrected);
2013 }
2014
2015 return 0;
2016}
2017
2018static int brcmnand_read_page(struct mtd_info *mtd, struct nand_chip *chip,
2019 uint8_t *buf, int oob_required, int page)
2020{
2021 struct brcmnand_host *host = nand_get_controller_data(chip);
2022 u8 *oob = oob_required ? (u8 *)chip->oob_poi : NULL;
2023
2024 nand_read_page_op(chip, page, 0, NULL, 0);
2025
2026 return brcmnand_read(mtd, chip, host->last_addr,
2027 mtd->writesize >> FC_SHIFT, (u32 *)buf, oob);
2028}
2029
2030static int brcmnand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
2031 uint8_t *buf, int oob_required, int page)
2032{
2033 struct brcmnand_host *host = nand_get_controller_data(chip);
2034 u8 *oob = oob_required ? (u8 *)chip->oob_poi : NULL;
2035 int ret;
2036
2037 nand_read_page_op(chip, page, 0, NULL, 0);
2038
2039 brcmnand_set_ecc_enabled(host, 0);
2040 ret = brcmnand_read(mtd, chip, host->last_addr,
2041 mtd->writesize >> FC_SHIFT, (u32 *)buf, oob);
2042 brcmnand_set_ecc_enabled(host, 1);
2043 return ret;
2044}
2045
2046static int brcmnand_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
2047 int page)
2048{
2049 return brcmnand_read(mtd, chip, (u64)page << chip->page_shift,
2050 mtd->writesize >> FC_SHIFT,
2051 NULL, (u8 *)chip->oob_poi);
2052}
2053
2054static int brcmnand_read_oob_raw(struct mtd_info *mtd, struct nand_chip *chip,
2055 int page)
2056{
2057 struct brcmnand_host *host = nand_get_controller_data(chip);
2058
2059 brcmnand_set_ecc_enabled(host, 0);
2060 brcmnand_read(mtd, chip, (u64)page << chip->page_shift,
2061 mtd->writesize >> FC_SHIFT,
2062 NULL, (u8 *)chip->oob_poi);
2063 brcmnand_set_ecc_enabled(host, 1);
2064 return 0;
2065}
2066
2067static int brcmnand_write(struct mtd_info *mtd, struct nand_chip *chip,
2068 u64 addr, const u32 *buf, u8 *oob)
2069{
2070 struct brcmnand_host *host = nand_get_controller_data(chip);
2071 struct brcmnand_controller *ctrl = host->ctrl;
2072 unsigned int i, j, trans = mtd->writesize >> FC_SHIFT;
2073 int status, ret = 0;
2074
2075 dev_dbg(ctrl->dev, "write %llx <- %p\n", (unsigned long long)addr, buf);
2076
2077 if (unlikely((unsigned long)buf & 0x03)) {
2078 dev_warn(ctrl->dev, "unaligned buffer: %p\n", buf);
2079 buf = (u32 *)((unsigned long)buf & ~0x03);
2080 }
2081
2082 brcmnand_wp(mtd, 0);
2083
2084 for (i = 0; i < ctrl->max_oob; i += 4)
2085 oob_reg_write(ctrl, i, 0xffffffff);
2086
2087#ifndef __UBOOT__
2088 if (has_flash_dma(ctrl) && !oob && flash_dma_buf_ok(buf)) {
2089 if (brcmnand_dma_trans(host, addr, (u32 *)buf,
2090 mtd->writesize, CMD_PROGRAM_PAGE))
2091 ret = -EIO;
2092 goto out;
2093 }
2094#endif /* __UBOOT__ */
2095
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002096 for (i = 0; i < trans; i++, addr += FC_BYTES) {
2097 /* full address MUST be set before populating FC */
Kamal Dasu299c6832023-02-11 16:29:00 +01002098 brcmnand_set_cmd_addr(mtd, addr);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002099
2100 if (buf) {
2101 brcmnand_soc_data_bus_prepare(ctrl->soc, false);
2102
2103 for (j = 0; j < FC_WORDS; j++, buf++)
2104 brcmnand_write_fc(ctrl, j, *buf);
2105
2106 brcmnand_soc_data_bus_unprepare(ctrl->soc, false);
2107 } else if (oob) {
2108 for (j = 0; j < FC_WORDS; j++)
2109 brcmnand_write_fc(ctrl, j, 0xffffffff);
2110 }
2111
2112 if (oob) {
2113 oob += write_oob_to_regs(ctrl, i, oob,
2114 mtd->oobsize / trans,
2115 host->hwcfg.sector_size_1k);
2116 }
2117
2118 /* we cannot use SPARE_AREA_PROGRAM when PARTIAL_PAGE_EN=0 */
2119 brcmnand_send_cmd(host, CMD_PROGRAM_PAGE);
2120 status = brcmnand_waitfunc(mtd, chip);
2121
2122 if (status & NAND_STATUS_FAIL) {
2123 dev_info(ctrl->dev, "program failed at %llx\n",
2124 (unsigned long long)addr);
2125 ret = -EIO;
2126 goto out;
2127 }
2128 }
2129out:
2130 brcmnand_wp(mtd, 1);
2131 return ret;
2132}
2133
2134static int brcmnand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
2135 const uint8_t *buf, int oob_required, int page)
2136{
2137 struct brcmnand_host *host = nand_get_controller_data(chip);
2138 void *oob = oob_required ? chip->oob_poi : NULL;
2139
2140 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
2141 brcmnand_write(mtd, chip, host->last_addr, (const u32 *)buf, oob);
2142
2143 return nand_prog_page_end_op(chip);
2144}
2145
2146static int brcmnand_write_page_raw(struct mtd_info *mtd,
2147 struct nand_chip *chip, const uint8_t *buf,
2148 int oob_required, int page)
2149{
2150 struct brcmnand_host *host = nand_get_controller_data(chip);
2151 void *oob = oob_required ? chip->oob_poi : NULL;
2152
2153 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
2154 brcmnand_set_ecc_enabled(host, 0);
2155 brcmnand_write(mtd, chip, host->last_addr, (const u32 *)buf, oob);
2156 brcmnand_set_ecc_enabled(host, 1);
2157
2158 return nand_prog_page_end_op(chip);
2159}
2160
2161static int brcmnand_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
2162 int page)
2163{
2164 return brcmnand_write(mtd, chip, (u64)page << chip->page_shift,
2165 NULL, chip->oob_poi);
2166}
2167
2168static int brcmnand_write_oob_raw(struct mtd_info *mtd, struct nand_chip *chip,
2169 int page)
2170{
2171 struct brcmnand_host *host = nand_get_controller_data(chip);
2172 int ret;
2173
2174 brcmnand_set_ecc_enabled(host, 0);
2175 ret = brcmnand_write(mtd, chip, (u64)page << chip->page_shift, NULL,
2176 (u8 *)chip->oob_poi);
2177 brcmnand_set_ecc_enabled(host, 1);
2178
2179 return ret;
2180}
2181
2182/***********************************************************************
2183 * Per-CS setup (1 NAND device)
2184 ***********************************************************************/
2185
2186static int brcmnand_set_cfg(struct brcmnand_host *host,
2187 struct brcmnand_cfg *cfg)
2188{
2189 struct brcmnand_controller *ctrl = host->ctrl;
2190 struct nand_chip *chip = &host->chip;
2191 u16 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
2192 u16 cfg_ext_offs = brcmnand_cs_offset(ctrl, host->cs,
2193 BRCMNAND_CS_CFG_EXT);
2194 u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
2195 BRCMNAND_CS_ACC_CONTROL);
2196 u8 block_size = 0, page_size = 0, device_size = 0;
2197 u32 tmp;
2198
2199 if (ctrl->block_sizes) {
2200 int i, found;
2201
2202 for (i = 0, found = 0; ctrl->block_sizes[i]; i++)
2203 if (ctrl->block_sizes[i] * 1024 == cfg->block_size) {
2204 block_size = i;
2205 found = 1;
2206 }
2207 if (!found) {
2208 dev_warn(ctrl->dev, "invalid block size %u\n",
2209 cfg->block_size);
2210 return -EINVAL;
2211 }
2212 } else {
2213 block_size = ffs(cfg->block_size) - ffs(BRCMNAND_MIN_BLOCKSIZE);
2214 }
2215
2216 if (cfg->block_size < BRCMNAND_MIN_BLOCKSIZE || (ctrl->max_block_size &&
2217 cfg->block_size > ctrl->max_block_size)) {
2218 dev_warn(ctrl->dev, "invalid block size %u\n",
2219 cfg->block_size);
2220 block_size = 0;
2221 }
2222
2223 if (ctrl->page_sizes) {
2224 int i, found;
2225
2226 for (i = 0, found = 0; ctrl->page_sizes[i]; i++)
2227 if (ctrl->page_sizes[i] == cfg->page_size) {
2228 page_size = i;
2229 found = 1;
2230 }
2231 if (!found) {
2232 dev_warn(ctrl->dev, "invalid page size %u\n",
2233 cfg->page_size);
2234 return -EINVAL;
2235 }
2236 } else {
2237 page_size = ffs(cfg->page_size) - ffs(BRCMNAND_MIN_PAGESIZE);
2238 }
2239
2240 if (cfg->page_size < BRCMNAND_MIN_PAGESIZE || (ctrl->max_page_size &&
2241 cfg->page_size > ctrl->max_page_size)) {
2242 dev_warn(ctrl->dev, "invalid page size %u\n", cfg->page_size);
2243 return -EINVAL;
2244 }
2245
2246 if (fls64(cfg->device_size) < fls64(BRCMNAND_MIN_DEVSIZE)) {
2247 dev_warn(ctrl->dev, "invalid device size 0x%llx\n",
2248 (unsigned long long)cfg->device_size);
2249 return -EINVAL;
2250 }
2251 device_size = fls64(cfg->device_size) - fls64(BRCMNAND_MIN_DEVSIZE);
2252
2253 tmp = (cfg->blk_adr_bytes << CFG_BLK_ADR_BYTES_SHIFT) |
2254 (cfg->col_adr_bytes << CFG_COL_ADR_BYTES_SHIFT) |
2255 (cfg->ful_adr_bytes << CFG_FUL_ADR_BYTES_SHIFT) |
2256 (!!(cfg->device_width == 16) << CFG_BUS_WIDTH_SHIFT) |
2257 (device_size << CFG_DEVICE_SIZE_SHIFT);
2258 if (cfg_offs == cfg_ext_offs) {
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +01002259 tmp |= (page_size << ctrl->page_size_shift) |
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002260 (block_size << CFG_BLK_SIZE_SHIFT);
2261 nand_writereg(ctrl, cfg_offs, tmp);
2262 } else {
2263 nand_writereg(ctrl, cfg_offs, tmp);
2264 tmp = (page_size << CFG_EXT_PAGE_SIZE_SHIFT) |
2265 (block_size << CFG_EXT_BLK_SIZE_SHIFT);
2266 nand_writereg(ctrl, cfg_ext_offs, tmp);
2267 }
2268
2269 tmp = nand_readreg(ctrl, acc_control_offs);
2270 tmp &= ~brcmnand_ecc_level_mask(ctrl);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002271 tmp &= ~brcmnand_spare_area_mask(ctrl);
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +01002272 if (ctrl->nand_version >= 0x0302) {
William Zhang26f66e62024-09-16 11:58:43 +02002273 tmp |= cfg->ecc_level << ctrl->ecc_level_shift;
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +01002274 tmp |= cfg->spare_area_size;
2275 }
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002276 nand_writereg(ctrl, acc_control_offs, tmp);
2277
2278 brcmnand_set_sector_size_1k(host, cfg->sector_size_1k);
2279
2280 /* threshold = ceil(BCH-level * 0.75) */
2281 brcmnand_wr_corr_thresh(host, DIV_ROUND_UP(chip->ecc.strength * 3, 4));
2282
2283 return 0;
2284}
2285
2286static void brcmnand_print_cfg(struct brcmnand_host *host,
2287 char *buf, struct brcmnand_cfg *cfg)
2288{
2289 buf += sprintf(buf,
2290 "%lluMiB total, %uKiB blocks, %u%s pages, %uB OOB, %u-bit",
2291 (unsigned long long)cfg->device_size >> 20,
2292 cfg->block_size >> 10,
2293 cfg->page_size >= 1024 ? cfg->page_size >> 10 : cfg->page_size,
2294 cfg->page_size >= 1024 ? "KiB" : "B",
2295 cfg->spare_area_size, cfg->device_width);
2296
2297 /* Account for Hamming ECC and for BCH 512B vs 1KiB sectors */
2298 if (is_hamming_ecc(host->ctrl, cfg))
2299 sprintf(buf, ", Hamming ECC");
2300 else if (cfg->sector_size_1k)
2301 sprintf(buf, ", BCH-%u (1KiB sector)", cfg->ecc_level << 1);
2302 else
2303 sprintf(buf, ", BCH-%u", cfg->ecc_level);
2304}
2305
2306/*
2307 * Minimum number of bytes to address a page. Calculated as:
2308 * roundup(log2(size / page-size) / 8)
2309 *
2310 * NB: the following does not "round up" for non-power-of-2 'size'; but this is
2311 * OK because many other things will break if 'size' is irregular...
2312 */
2313static inline int get_blk_adr_bytes(u64 size, u32 writesize)
2314{
2315 return ALIGN(ilog2(size) - ilog2(writesize), 8) >> 3;
2316}
2317
2318static int brcmnand_setup_dev(struct brcmnand_host *host)
2319{
2320 struct mtd_info *mtd = nand_to_mtd(&host->chip);
2321 struct nand_chip *chip = &host->chip;
William Zhang3d8ade42024-09-16 11:58:46 +02002322 struct nand_device *nanddev = mtd_to_nanddev(mtd);
2323 struct nand_memory_organization *memorg = nanddev_get_memorg(nanddev);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002324 struct brcmnand_controller *ctrl = host->ctrl;
2325 struct brcmnand_cfg *cfg = &host->hwcfg;
2326 char msg[128];
2327 u32 offs, tmp, oob_sector;
2328 int ret;
2329
2330 memset(cfg, 0, sizeof(*cfg));
2331
2332#ifndef __UBOOT__
2333 ret = of_property_read_u32(nand_get_flash_node(chip),
2334 "brcm,nand-oob-sector-size",
2335 &oob_sector);
2336#else
2337 ret = ofnode_read_u32(nand_get_flash_node(chip),
2338 "brcm,nand-oob-sector-size",
2339 &oob_sector);
2340#endif /* __UBOOT__ */
2341 if (ret) {
2342 /* Use detected size */
2343 cfg->spare_area_size = mtd->oobsize /
2344 (mtd->writesize >> FC_SHIFT);
2345 } else {
2346 cfg->spare_area_size = oob_sector;
2347 }
2348 if (cfg->spare_area_size > ctrl->max_oob)
2349 cfg->spare_area_size = ctrl->max_oob;
2350 /*
William Zhang3d8ade42024-09-16 11:58:46 +02002351 * Set mtd and memorg oobsize to be consistent with controller's
2352 * spare_area_size, as the rest is inaccessible.
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002353 */
2354 mtd->oobsize = cfg->spare_area_size * (mtd->writesize >> FC_SHIFT);
William Zhang3d8ade42024-09-16 11:58:46 +02002355 memorg->oobsize = mtd->oobsize;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002356
2357 cfg->device_size = mtd->size;
2358 cfg->block_size = mtd->erasesize;
2359 cfg->page_size = mtd->writesize;
2360 cfg->device_width = (chip->options & NAND_BUSWIDTH_16) ? 16 : 8;
2361 cfg->col_adr_bytes = 2;
2362 cfg->blk_adr_bytes = get_blk_adr_bytes(mtd->size, mtd->writesize);
2363
2364 if (chip->ecc.mode != NAND_ECC_HW) {
2365 dev_err(ctrl->dev, "only HW ECC supported; selected: %d\n",
2366 chip->ecc.mode);
2367 return -EINVAL;
2368 }
2369
2370 if (chip->ecc.algo == NAND_ECC_UNKNOWN) {
2371 if (chip->ecc.strength == 1 && chip->ecc.size == 512)
2372 /* Default to Hamming for 1-bit ECC, if unspecified */
2373 chip->ecc.algo = NAND_ECC_HAMMING;
2374 else
2375 /* Otherwise, BCH */
2376 chip->ecc.algo = NAND_ECC_BCH;
2377 }
2378
2379 if (chip->ecc.algo == NAND_ECC_HAMMING && (chip->ecc.strength != 1 ||
2380 chip->ecc.size != 512)) {
2381 dev_err(ctrl->dev, "invalid Hamming params: %d bits per %d bytes\n",
2382 chip->ecc.strength, chip->ecc.size);
2383 return -EINVAL;
2384 }
2385
2386 switch (chip->ecc.size) {
2387 case 512:
2388 if (chip->ecc.algo == NAND_ECC_HAMMING)
2389 cfg->ecc_level = 15;
2390 else
2391 cfg->ecc_level = chip->ecc.strength;
2392 cfg->sector_size_1k = 0;
2393 break;
2394 case 1024:
2395 if (!(ctrl->features & BRCMNAND_HAS_1K_SECTORS)) {
2396 dev_err(ctrl->dev, "1KB sectors not supported\n");
2397 return -EINVAL;
2398 }
2399 if (chip->ecc.strength & 0x1) {
2400 dev_err(ctrl->dev,
2401 "odd ECC not supported with 1KB sectors\n");
2402 return -EINVAL;
2403 }
2404
2405 cfg->ecc_level = chip->ecc.strength >> 1;
2406 cfg->sector_size_1k = 1;
2407 break;
2408 default:
2409 dev_err(ctrl->dev, "unsupported ECC size: %d\n",
2410 chip->ecc.size);
2411 return -EINVAL;
2412 }
2413
2414 cfg->ful_adr_bytes = cfg->blk_adr_bytes;
2415 if (mtd->writesize > 512)
2416 cfg->ful_adr_bytes += cfg->col_adr_bytes;
2417 else
2418 cfg->ful_adr_bytes += 1;
2419
2420 ret = brcmnand_set_cfg(host, cfg);
2421 if (ret)
2422 return ret;
2423
2424 brcmnand_set_ecc_enabled(host, 1);
2425
2426 brcmnand_print_cfg(host, msg, cfg);
2427 dev_info(ctrl->dev, "detected %s\n", msg);
2428
2429 /* Configure ACC_CONTROL */
2430 offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_ACC_CONTROL);
2431 tmp = nand_readreg(ctrl, offs);
2432 tmp &= ~ACC_CONTROL_PARTIAL_PAGE;
2433 tmp &= ~ACC_CONTROL_RD_ERASED;
2434
2435 /* We need to turn on Read from erased paged protected by ECC */
2436 if (ctrl->nand_version >= 0x0702)
2437 tmp |= ACC_CONTROL_RD_ERASED;
2438 tmp &= ~ACC_CONTROL_FAST_PGM_RDIN;
2439 if (ctrl->features & BRCMNAND_HAS_PREFETCH)
2440 tmp &= ~ACC_CONTROL_PREFETCH;
2441
2442 nand_writereg(ctrl, offs, tmp);
2443
2444 return 0;
2445}
2446
2447#ifndef __UBOOT__
2448static int brcmnand_init_cs(struct brcmnand_host *host, struct device_node *dn)
2449#else
2450static int brcmnand_init_cs(struct brcmnand_host *host, ofnode dn)
2451#endif
2452{
2453 struct brcmnand_controller *ctrl = host->ctrl;
2454#ifndef __UBOOT__
2455 struct platform_device *pdev = host->pdev;
2456#else
2457 struct udevice *pdev = host->pdev;
2458#endif /* __UBOOT__ */
2459 struct mtd_info *mtd;
2460 struct nand_chip *chip;
2461 int ret;
2462 u16 cfg_offs;
2463
2464#ifndef __UBOOT__
2465 ret = of_property_read_u32(dn, "reg", &host->cs);
2466#else
2467 ret = ofnode_read_s32(dn, "reg", &host->cs);
2468#endif
2469 if (ret) {
Sean Anderson4b5aa002020-09-15 10:44:50 -04002470 dev_err(pdev, "can't get chip-select\n");
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002471 return -ENXIO;
2472 }
2473
2474 mtd = nand_to_mtd(&host->chip);
2475 chip = &host->chip;
2476
2477 nand_set_flash_node(chip, dn);
2478 nand_set_controller_data(chip, host);
2479#ifndef __UBOOT__
2480 mtd->name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "brcmnand.%d",
2481 host->cs);
2482#else
2483 mtd->name = devm_kasprintf(pdev, GFP_KERNEL, "brcmnand.%d",
2484 host->cs);
2485#endif /* __UBOOT__ */
2486 if (!mtd->name)
2487 return -ENOMEM;
2488
2489 mtd->owner = THIS_MODULE;
2490#ifndef __UBOOT__
2491 mtd->dev.parent = &pdev->dev;
2492#else
2493 mtd->dev->parent = pdev;
2494#endif /* __UBOOT__ */
2495
2496 chip->IO_ADDR_R = (void __iomem *)0xdeadbeef;
2497 chip->IO_ADDR_W = (void __iomem *)0xdeadbeef;
2498
2499 chip->cmd_ctrl = brcmnand_cmd_ctrl;
2500 chip->cmdfunc = brcmnand_cmdfunc;
2501 chip->waitfunc = brcmnand_waitfunc;
2502 chip->read_byte = brcmnand_read_byte;
2503 chip->read_buf = brcmnand_read_buf;
2504 chip->write_buf = brcmnand_write_buf;
2505
2506 chip->ecc.mode = NAND_ECC_HW;
2507 chip->ecc.read_page = brcmnand_read_page;
2508 chip->ecc.write_page = brcmnand_write_page;
2509 chip->ecc.read_page_raw = brcmnand_read_page_raw;
2510 chip->ecc.write_page_raw = brcmnand_write_page_raw;
2511 chip->ecc.write_oob_raw = brcmnand_write_oob_raw;
2512 chip->ecc.read_oob_raw = brcmnand_read_oob_raw;
2513 chip->ecc.read_oob = brcmnand_read_oob;
2514 chip->ecc.write_oob = brcmnand_write_oob;
2515
2516 chip->controller = &ctrl->controller;
2517
2518 /*
2519 * The bootloader might have configured 16bit mode but
2520 * NAND READID command only works in 8bit mode. We force
2521 * 8bit mode here to ensure that NAND READID commands works.
2522 */
2523 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
2524 nand_writereg(ctrl, cfg_offs,
2525 nand_readreg(ctrl, cfg_offs) & ~CFG_BUS_WIDTH);
2526
2527 ret = nand_scan_ident(mtd, 1, NULL);
2528 if (ret)
2529 return ret;
2530
2531 chip->options |= NAND_NO_SUBPAGE_WRITE;
2532 /*
2533 * Avoid (for instance) kmap()'d buffers from JFFS2, which we can't DMA
2534 * to/from, and have nand_base pass us a bounce buffer instead, as
2535 * needed.
2536 */
2537 chip->options |= NAND_USE_BOUNCE_BUFFER;
2538
2539 if (chip->bbt_options & NAND_BBT_USE_FLASH)
2540 chip->bbt_options |= NAND_BBT_NO_OOB;
2541
2542 if (brcmnand_setup_dev(host))
2543 return -ENXIO;
2544
2545 chip->ecc.size = host->hwcfg.sector_size_1k ? 1024 : 512;
2546 /* only use our internal HW threshold */
2547 mtd->bitflip_threshold = 1;
2548
William Zhang1100e492019-09-04 10:51:13 -07002549 chip->ecc.layout = brcmstb_choose_ecc_layout(host);
2550 if (!chip->ecc.layout)
2551 return -ENXIO;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002552
2553 ret = nand_scan_tail(mtd);
2554 if (ret)
2555 return ret;
2556
2557#ifndef __UBOOT__
2558 ret = mtd_device_register(mtd, NULL, 0);
2559 if (ret)
2560 nand_cleanup(chip);
2561#else
2562 ret = nand_register(0, mtd);
2563#endif /* __UBOOT__ */
2564
Álvaro Fernández Rojasb3d66d92023-02-11 16:29:09 +01002565 /* If OOB is written with ECC enabled it will cause ECC errors */
2566 if (is_hamming_ecc(host->ctrl, &host->hwcfg)) {
2567 chip->ecc.write_oob = brcmnand_write_oob_raw;
2568 chip->ecc.read_oob = brcmnand_read_oob_raw;
2569 }
2570
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002571 return ret;
2572}
2573
2574#ifndef __UBOOT__
2575static void brcmnand_save_restore_cs_config(struct brcmnand_host *host,
2576 int restore)
2577{
2578 struct brcmnand_controller *ctrl = host->ctrl;
2579 u16 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
2580 u16 cfg_ext_offs = brcmnand_cs_offset(ctrl, host->cs,
2581 BRCMNAND_CS_CFG_EXT);
2582 u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
2583 BRCMNAND_CS_ACC_CONTROL);
2584 u16 t1_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_TIMING1);
2585 u16 t2_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_TIMING2);
2586
2587 if (restore) {
2588 nand_writereg(ctrl, cfg_offs, host->hwcfg.config);
2589 if (cfg_offs != cfg_ext_offs)
2590 nand_writereg(ctrl, cfg_ext_offs,
2591 host->hwcfg.config_ext);
2592 nand_writereg(ctrl, acc_control_offs, host->hwcfg.acc_control);
2593 nand_writereg(ctrl, t1_offs, host->hwcfg.timing_1);
2594 nand_writereg(ctrl, t2_offs, host->hwcfg.timing_2);
2595 } else {
2596 host->hwcfg.config = nand_readreg(ctrl, cfg_offs);
2597 if (cfg_offs != cfg_ext_offs)
2598 host->hwcfg.config_ext =
2599 nand_readreg(ctrl, cfg_ext_offs);
2600 host->hwcfg.acc_control = nand_readreg(ctrl, acc_control_offs);
2601 host->hwcfg.timing_1 = nand_readreg(ctrl, t1_offs);
2602 host->hwcfg.timing_2 = nand_readreg(ctrl, t2_offs);
2603 }
2604}
2605
2606static int brcmnand_suspend(struct device *dev)
2607{
2608 struct brcmnand_controller *ctrl = dev_get_drvdata(dev);
2609 struct brcmnand_host *host;
2610
2611 list_for_each_entry(host, &ctrl->host_list, node)
2612 brcmnand_save_restore_cs_config(host, 0);
2613
2614 ctrl->nand_cs_nand_select = brcmnand_read_reg(ctrl, BRCMNAND_CS_SELECT);
2615 ctrl->nand_cs_nand_xor = brcmnand_read_reg(ctrl, BRCMNAND_CS_XOR);
2616 ctrl->corr_stat_threshold =
2617 brcmnand_read_reg(ctrl, BRCMNAND_CORR_THRESHOLD);
2618
2619 if (has_flash_dma(ctrl))
2620 ctrl->flash_dma_mode = flash_dma_readl(ctrl, FLASH_DMA_MODE);
2621
2622 return 0;
2623}
2624
2625static int brcmnand_resume(struct device *dev)
2626{
2627 struct brcmnand_controller *ctrl = dev_get_drvdata(dev);
2628 struct brcmnand_host *host;
2629
2630 if (has_flash_dma(ctrl)) {
2631 flash_dma_writel(ctrl, FLASH_DMA_MODE, ctrl->flash_dma_mode);
2632 flash_dma_writel(ctrl, FLASH_DMA_ERROR_STATUS, 0);
2633 }
2634
2635 brcmnand_write_reg(ctrl, BRCMNAND_CS_SELECT, ctrl->nand_cs_nand_select);
2636 brcmnand_write_reg(ctrl, BRCMNAND_CS_XOR, ctrl->nand_cs_nand_xor);
2637 brcmnand_write_reg(ctrl, BRCMNAND_CORR_THRESHOLD,
2638 ctrl->corr_stat_threshold);
2639 if (ctrl->soc) {
2640 /* Clear/re-enable interrupt */
2641 ctrl->soc->ctlrdy_ack(ctrl->soc);
2642 ctrl->soc->ctlrdy_set_enabled(ctrl->soc, true);
2643 }
2644
2645 list_for_each_entry(host, &ctrl->host_list, node) {
2646 struct nand_chip *chip = &host->chip;
2647
2648 brcmnand_save_restore_cs_config(host, 1);
2649
2650 /* Reset the chip, required by some chips after power-up */
2651 nand_reset_op(chip);
2652 }
2653
2654 return 0;
2655}
2656
2657const struct dev_pm_ops brcmnand_pm_ops = {
2658 .suspend = brcmnand_suspend,
2659 .resume = brcmnand_resume,
2660};
2661EXPORT_SYMBOL_GPL(brcmnand_pm_ops);
2662
2663static const struct of_device_id brcmnand_of_match[] = {
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +01002664 { .compatible = "brcm,brcmnand-v2.1" },
2665 { .compatible = "brcm,brcmnand-v2.2" },
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002666 { .compatible = "brcm,brcmnand-v4.0" },
2667 { .compatible = "brcm,brcmnand-v5.0" },
2668 { .compatible = "brcm,brcmnand-v6.0" },
2669 { .compatible = "brcm,brcmnand-v6.1" },
2670 { .compatible = "brcm,brcmnand-v6.2" },
2671 { .compatible = "brcm,brcmnand-v7.0" },
2672 { .compatible = "brcm,brcmnand-v7.1" },
2673 { .compatible = "brcm,brcmnand-v7.2" },
Kamal Dasuf47b36b2023-02-11 16:29:01 +01002674 { .compatible = "brcm,brcmnand-v7.3" },
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002675 {},
2676};
2677MODULE_DEVICE_TABLE(of, brcmnand_of_match);
2678#endif /* __UBOOT__ */
2679
2680/***********************************************************************
2681 * Platform driver setup (per controller)
2682 ***********************************************************************/
2683
2684#ifndef __UBOOT__
2685int brcmnand_probe(struct platform_device *pdev, struct brcmnand_soc *soc)
2686#else
2687int brcmnand_probe(struct udevice *dev, struct brcmnand_soc *soc)
2688#endif /* __UBOOT__ */
2689{
2690#ifndef __UBOOT__
2691 struct device *dev = &pdev->dev;
2692 struct device_node *dn = dev->of_node, *child;
2693#else
2694 ofnode child;
2695 struct udevice *pdev = dev;
2696#endif /* __UBOOT__ */
2697 struct brcmnand_controller *ctrl;
2698#ifndef __UBOOT__
2699 struct resource *res;
2700#else
2701 struct resource res;
2702#endif /* __UBOOT__ */
2703 int ret;
2704
2705#ifndef __UBOOT__
2706 /* We only support device-tree instantiation */
2707 if (!dn)
2708 return -ENODEV;
2709
2710 if (!of_match_node(brcmnand_of_match, dn))
2711 return -ENODEV;
2712#endif /* __UBOOT__ */
2713
2714 ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL);
2715 if (!ctrl)
2716 return -ENOMEM;
2717
2718#ifndef __UBOOT__
2719 dev_set_drvdata(dev, ctrl);
2720#else
2721 /*
2722 * in u-boot, the data for the driver is allocated before probing
2723 * so to keep the reference to ctrl, we store it in the variable soc
2724 */
2725 soc->ctrl = ctrl;
2726#endif /* __UBOOT__ */
2727 ctrl->dev = dev;
2728
2729 init_completion(&ctrl->done);
2730 init_completion(&ctrl->dma_done);
2731 nand_hw_control_init(&ctrl->controller);
2732 INIT_LIST_HEAD(&ctrl->host_list);
2733
Philippe Reynes7f28cf62019-03-15 15:14:37 +01002734 /* Is parameter page in big endian ? */
2735 ctrl->parameter_page_big_endian =
2736 dev_read_u32_default(dev, "parameter-page-big-endian", 1);
2737
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002738 /* NAND register range */
2739#ifndef __UBOOT__
2740 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2741 ctrl->nand_base = devm_ioremap_resource(dev, res);
2742#else
2743 dev_read_resource(pdev, 0, &res);
2744 ctrl->nand_base = devm_ioremap(pdev, res.start, resource_size(&res));
2745#endif
2746 if (IS_ERR(ctrl->nand_base))
2747 return PTR_ERR(ctrl->nand_base);
2748
2749 /* Enable clock before using NAND registers */
2750 ctrl->clk = devm_clk_get(dev, "nand");
2751 if (!IS_ERR(ctrl->clk)) {
2752 ret = clk_prepare_enable(ctrl->clk);
2753 if (ret)
2754 return ret;
2755 } else {
Simon Glass7ca47bc2021-01-24 14:32:41 -07002756 /* Ignore PTR_ERR(ctrl->clk) */
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002757 ctrl->clk = NULL;
2758 }
2759
2760 /* Initialize NAND revision */
2761 ret = brcmnand_revision_init(ctrl);
2762 if (ret)
2763 goto err;
2764
2765 /*
2766 * Most chips have this cache at a fixed offset within 'nand' block.
2767 * Some must specify this region separately.
2768 */
2769#ifndef __UBOOT__
2770 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "nand-cache");
2771 if (res) {
2772 ctrl->nand_fc = devm_ioremap_resource(dev, res);
2773 if (IS_ERR(ctrl->nand_fc)) {
2774 ret = PTR_ERR(ctrl->nand_fc);
2775 goto err;
2776 }
2777 } else {
2778 ctrl->nand_fc = ctrl->nand_base +
2779 ctrl->reg_offsets[BRCMNAND_FC_BASE];
2780 }
2781#else
2782 if (!dev_read_resource_byname(pdev, "nand-cache", &res)) {
2783 ctrl->nand_fc = devm_ioremap(dev, res.start,
2784 resource_size(&res));
2785 if (IS_ERR(ctrl->nand_fc)) {
2786 ret = PTR_ERR(ctrl->nand_fc);
2787 goto err;
2788 }
2789 } else {
2790 ctrl->nand_fc = ctrl->nand_base +
2791 ctrl->reg_offsets[BRCMNAND_FC_BASE];
2792 }
2793#endif
2794
2795#ifndef __UBOOT__
2796 /* FLASH_DMA */
2797 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "flash-dma");
2798 if (res) {
2799 ctrl->flash_dma_base = devm_ioremap_resource(dev, res);
2800 if (IS_ERR(ctrl->flash_dma_base)) {
2801 ret = PTR_ERR(ctrl->flash_dma_base);
2802 goto err;
2803 }
2804
Kamal Dasuf47b36b2023-02-11 16:29:01 +01002805 /* initialize the dma version */
2806 brcmnand_flash_dma_revision_init(ctrl);
2807
2808 /* linked-list and stop on error */
2809 flash_dma_writel(ctrl, FLASH_DMA_MODE, FLASH_DMA_MODE_MASK);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002810 flash_dma_writel(ctrl, FLASH_DMA_ERROR_STATUS, 0);
2811
2812 /* Allocate descriptor(s) */
2813 ctrl->dma_desc = dmam_alloc_coherent(dev,
2814 sizeof(*ctrl->dma_desc),
2815 &ctrl->dma_pa, GFP_KERNEL);
2816 if (!ctrl->dma_desc) {
2817 ret = -ENOMEM;
2818 goto err;
2819 }
2820
2821 ctrl->dma_irq = platform_get_irq(pdev, 1);
2822 if ((int)ctrl->dma_irq < 0) {
2823 dev_err(dev, "missing FLASH_DMA IRQ\n");
2824 ret = -ENODEV;
2825 goto err;
2826 }
2827
2828 ret = devm_request_irq(dev, ctrl->dma_irq,
2829 brcmnand_dma_irq, 0, DRV_NAME,
2830 ctrl);
2831 if (ret < 0) {
2832 dev_err(dev, "can't allocate IRQ %d: error %d\n",
2833 ctrl->dma_irq, ret);
2834 goto err;
2835 }
2836
2837 dev_info(dev, "enabling FLASH_DMA\n");
2838 }
2839#endif /* __UBOOT__ */
2840
2841 /* Disable automatic device ID config, direct addressing */
2842 brcmnand_rmw_reg(ctrl, BRCMNAND_CS_SELECT,
2843 CS_SELECT_AUTO_DEVICE_ID_CFG | 0xff, 0, 0);
2844 /* Disable XOR addressing */
2845 brcmnand_rmw_reg(ctrl, BRCMNAND_CS_XOR, 0xff, 0, 0);
2846
Philippe Reynes77669af2019-03-15 15:14:38 +01002847 /* Read the write-protect configuration in the device tree */
2848 wp_on = dev_read_u32_default(dev, "write-protect", wp_on);
2849
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002850 if (ctrl->features & BRCMNAND_HAS_WP) {
2851 /* Permanently disable write protection */
2852 if (wp_on == 2)
2853 brcmnand_set_wp(ctrl, false);
2854 } else {
2855 wp_on = 0;
2856 }
2857
2858#ifndef __UBOOT__
2859 /* IRQ */
2860 ctrl->irq = platform_get_irq(pdev, 0);
2861 if ((int)ctrl->irq < 0) {
2862 dev_err(dev, "no IRQ defined\n");
2863 ret = -ENODEV;
2864 goto err;
2865 }
2866
2867 /*
2868 * Some SoCs integrate this controller (e.g., its interrupt bits) in
2869 * interesting ways
2870 */
2871 if (soc) {
2872 ctrl->soc = soc;
2873
2874 ret = devm_request_irq(dev, ctrl->irq, brcmnand_irq, 0,
2875 DRV_NAME, ctrl);
2876
2877 /* Enable interrupt */
2878 ctrl->soc->ctlrdy_ack(ctrl->soc);
2879 ctrl->soc->ctlrdy_set_enabled(ctrl->soc, true);
2880 } else {
2881 /* Use standard interrupt infrastructure */
2882 ret = devm_request_irq(dev, ctrl->irq, brcmnand_ctlrdy_irq, 0,
2883 DRV_NAME, ctrl);
2884 }
2885 if (ret < 0) {
2886 dev_err(dev, "can't allocate IRQ %d: error %d\n",
2887 ctrl->irq, ret);
2888 goto err;
2889 }
2890#endif /* __UBOOT__ */
2891
2892#ifndef __UBOOT__
2893 for_each_available_child_of_node(dn, child) {
2894 if (of_device_is_compatible(child, "brcm,nandcs")) {
2895 struct brcmnand_host *host;
2896
2897 host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
2898 if (!host) {
2899 of_node_put(child);
2900 ret = -ENOMEM;
2901 goto err;
2902 }
2903 host->pdev = pdev;
2904 host->ctrl = ctrl;
2905
2906 ret = brcmnand_init_cs(host, child);
2907 if (ret) {
2908 devm_kfree(dev, host);
2909 continue; /* Try all chip-selects */
2910 }
2911
2912 list_add_tail(&host->node, &ctrl->host_list);
2913 }
2914 }
2915#else
2916 ofnode_for_each_subnode(child, dev_ofnode(dev)) {
2917 if (ofnode_device_is_compatible(child, "brcm,nandcs")) {
2918 struct brcmnand_host *host;
2919
2920 host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
2921 if (!host) {
2922 ret = -ENOMEM;
2923 goto err;
2924 }
2925 host->pdev = pdev;
2926 host->ctrl = ctrl;
2927
2928 ret = brcmnand_init_cs(host, child);
2929 if (ret) {
2930 devm_kfree(dev, host);
2931 continue; /* Try all chip-selects */
2932 }
2933
2934 list_add_tail(&host->node, &ctrl->host_list);
2935 }
2936 }
2937#endif /* __UBOOT__ */
2938
Álvaro Fernández Rojasd8ae8752020-04-02 10:37:52 +02002939 /* No chip-selects could initialize properly */
2940 if (list_empty(&ctrl->host_list)) {
2941 ret = -ENODEV;
2942 goto err;
2943 }
2944
2945 return 0;
2946
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002947err:
2948#ifndef __UBOOT__
2949 clk_disable_unprepare(ctrl->clk);
2950#else
2951 if (ctrl->clk)
2952 clk_disable(ctrl->clk);
2953#endif /* __UBOOT__ */
2954 return ret;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002955}
2956EXPORT_SYMBOL_GPL(brcmnand_probe);
2957
2958#ifndef __UBOOT__
2959int brcmnand_remove(struct platform_device *pdev)
2960{
2961 struct brcmnand_controller *ctrl = dev_get_drvdata(&pdev->dev);
2962 struct brcmnand_host *host;
2963
2964 list_for_each_entry(host, &ctrl->host_list, node)
2965 nand_release(nand_to_mtd(&host->chip));
2966
2967 clk_disable_unprepare(ctrl->clk);
2968
2969 dev_set_drvdata(&pdev->dev, NULL);
2970
2971 return 0;
2972}
2973#else
2974int brcmnand_remove(struct udevice *pdev)
2975{
2976 return 0;
2977}
2978#endif /* __UBOOT__ */
2979EXPORT_SYMBOL_GPL(brcmnand_remove);
2980
2981MODULE_LICENSE("GPL v2");
2982MODULE_AUTHOR("Kevin Cernekee");
2983MODULE_AUTHOR("Brian Norris");
2984MODULE_DESCRIPTION("NAND driver for Broadcom chips");
2985MODULE_ALIAS("platform:brcmnand");