blob: 60d34bd21f53c0c3afe4e849fc4ba7698aca5b7c [file] [log] [blame]
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright © 2010-2015 Broadcom Corporation
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +010015#include <asm/io.h>
16#include <memalign.h>
17#include <nand.h>
18#include <clk.h>
Simon Glass9bc15642020-02-03 07:36:16 -070019#include <dm/device_compat.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070020#include <dm/devres.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060021#include <linux/bitops.h>
Simon Glassc06c1be2020-05-10 11:40:08 -060022#include <linux/bug.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070023#include <linux/err.h>
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +010024#include <linux/ioport.h>
25#include <linux/completion.h>
26#include <linux/errno.h>
27#include <linux/log2.h>
Tom Rini3bde7e22021-09-22 14:50:35 -040028#include <linux/mtd/rawnand.h>
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +010029#include <asm/processor.h>
30#include <dm.h>
31
32#include "brcmnand.h"
33#include "brcmnand_compat.h"
34
35/*
36 * This flag controls if WP stays on between erase/write commands to mitigate
37 * flash corruption due to power glitches. Values:
38 * 0: NAND_WP is not used or not available
39 * 1: NAND_WP is set by default, cleared for erase/write operations
40 * 2: NAND_WP is always cleared
41 */
42static int wp_on = 1;
43module_param(wp_on, int, 0444);
44
45/***********************************************************************
46 * Definitions
47 ***********************************************************************/
48
49#define DRV_NAME "brcmnand"
50
51#define CMD_NULL 0x00
52#define CMD_PAGE_READ 0x01
53#define CMD_SPARE_AREA_READ 0x02
54#define CMD_STATUS_READ 0x03
55#define CMD_PROGRAM_PAGE 0x04
56#define CMD_PROGRAM_SPARE_AREA 0x05
57#define CMD_COPY_BACK 0x06
58#define CMD_DEVICE_ID_READ 0x07
59#define CMD_BLOCK_ERASE 0x08
60#define CMD_FLASH_RESET 0x09
61#define CMD_BLOCKS_LOCK 0x0a
62#define CMD_BLOCKS_LOCK_DOWN 0x0b
63#define CMD_BLOCKS_UNLOCK 0x0c
64#define CMD_READ_BLOCKS_LOCK_STATUS 0x0d
65#define CMD_PARAMETER_READ 0x0e
66#define CMD_PARAMETER_CHANGE_COL 0x0f
67#define CMD_LOW_LEVEL_OP 0x10
68
69struct brcm_nand_dma_desc {
70 u32 next_desc;
71 u32 next_desc_ext;
72 u32 cmd_irq;
73 u32 dram_addr;
74 u32 dram_addr_ext;
75 u32 tfr_len;
76 u32 total_len;
77 u32 flash_addr;
78 u32 flash_addr_ext;
79 u32 cs;
80 u32 pad2[5];
81 u32 status_valid;
82} __packed;
83
84/* Bitfields for brcm_nand_dma_desc::status_valid */
85#define FLASH_DMA_ECC_ERROR (1 << 8)
86#define FLASH_DMA_CORR_ERROR (1 << 9)
87
Kamal Dasuf47b36b2023-02-11 16:29:01 +010088/* Bitfields for DMA_MODE */
89#define FLASH_DMA_MODE_STOP_ON_ERROR BIT(1) /* stop in Uncorr ECC error */
90#define FLASH_DMA_MODE_MODE BIT(0) /* link list */
91#define FLASH_DMA_MODE_MASK (FLASH_DMA_MODE_STOP_ON_ERROR | \
92 FLASH_DMA_MODE_MODE)
93
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +010094/* 512B flash cache in the NAND controller HW */
95#define FC_SHIFT 9U
96#define FC_BYTES 512U
97#define FC_WORDS (FC_BYTES >> 2)
98
99#define BRCMNAND_MIN_PAGESIZE 512
100#define BRCMNAND_MIN_BLOCKSIZE (8 * 1024)
101#define BRCMNAND_MIN_DEVSIZE (4ULL * 1024 * 1024)
102
103#define NAND_CTRL_RDY (INTFC_CTLR_READY | INTFC_FLASH_READY)
104#define NAND_POLL_STATUS_TIMEOUT_MS 100
105
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100106/* flash_dma registers */
107enum flash_dma_reg {
108 FLASH_DMA_REVISION = 0,
109 FLASH_DMA_FIRST_DESC,
110 FLASH_DMA_FIRST_DESC_EXT,
111 FLASH_DMA_CTRL,
112 FLASH_DMA_MODE,
113 FLASH_DMA_STATUS,
114 FLASH_DMA_INTERRUPT_DESC,
115 FLASH_DMA_INTERRUPT_DESC_EXT,
116 FLASH_DMA_ERROR_STATUS,
117 FLASH_DMA_CURRENT_DESC,
118 FLASH_DMA_CURRENT_DESC_EXT,
119};
120
121#ifndef __UBOOT__
Kamal Dasub6233f72023-02-11 16:29:03 +0100122/* flash_dma registers v0*/
123static const u16 flash_dma_regs_v0[] = {
124 [FLASH_DMA_REVISION] = 0x00,
125 [FLASH_DMA_FIRST_DESC] = 0x04,
126 [FLASH_DMA_CTRL] = 0x08,
127 [FLASH_DMA_MODE] = 0x0c,
128 [FLASH_DMA_STATUS] = 0x10,
129 [FLASH_DMA_INTERRUPT_DESC] = 0x14,
130 [FLASH_DMA_ERROR_STATUS] = 0x18,
131 [FLASH_DMA_CURRENT_DESC] = 0x1c,
132};
133
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100134/* flash_dma registers v1*/
135static const u16 flash_dma_regs_v1[] = {
136 [FLASH_DMA_REVISION] = 0x00,
137 [FLASH_DMA_FIRST_DESC] = 0x04,
138 [FLASH_DMA_FIRST_DESC_EXT] = 0x08,
139 [FLASH_DMA_CTRL] = 0x0c,
140 [FLASH_DMA_MODE] = 0x10,
141 [FLASH_DMA_STATUS] = 0x14,
142 [FLASH_DMA_INTERRUPT_DESC] = 0x18,
143 [FLASH_DMA_INTERRUPT_DESC_EXT] = 0x1c,
144 [FLASH_DMA_ERROR_STATUS] = 0x20,
145 [FLASH_DMA_CURRENT_DESC] = 0x24,
146 [FLASH_DMA_CURRENT_DESC_EXT] = 0x28,
147};
148
149/* flash_dma registers v4 */
150static const u16 flash_dma_regs_v4[] = {
151 [FLASH_DMA_REVISION] = 0x00,
152 [FLASH_DMA_FIRST_DESC] = 0x08,
153 [FLASH_DMA_FIRST_DESC_EXT] = 0x0c,
154 [FLASH_DMA_CTRL] = 0x10,
155 [FLASH_DMA_MODE] = 0x14,
156 [FLASH_DMA_STATUS] = 0x18,
157 [FLASH_DMA_INTERRUPT_DESC] = 0x20,
158 [FLASH_DMA_INTERRUPT_DESC_EXT] = 0x24,
159 [FLASH_DMA_ERROR_STATUS] = 0x28,
160 [FLASH_DMA_CURRENT_DESC] = 0x30,
161 [FLASH_DMA_CURRENT_DESC_EXT] = 0x34,
162};
163#endif /* __UBOOT__ */
164
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100165/* Controller feature flags */
166enum {
167 BRCMNAND_HAS_1K_SECTORS = BIT(0),
168 BRCMNAND_HAS_PREFETCH = BIT(1),
169 BRCMNAND_HAS_CACHE_MODE = BIT(2),
170 BRCMNAND_HAS_WP = BIT(3),
171};
172
173struct brcmnand_controller {
174#ifndef __UBOOT__
175 struct device *dev;
176#else
177 struct udevice *dev;
178#endif /* __UBOOT__ */
179 struct nand_hw_control controller;
180 void __iomem *nand_base;
181 void __iomem *nand_fc; /* flash cache */
182 void __iomem *flash_dma_base;
183 unsigned int irq;
184 unsigned int dma_irq;
185 int nand_version;
Philippe Reynes7f28cf62019-03-15 15:14:37 +0100186 int parameter_page_big_endian;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100187
188 /* Some SoCs provide custom interrupt status register(s) */
189 struct brcmnand_soc *soc;
190
191 /* Some SoCs have a gateable clock for the controller */
192 struct clk *clk;
193
194 int cmd_pending;
195 bool dma_pending;
196 struct completion done;
197 struct completion dma_done;
198
199 /* List of NAND hosts (one for each chip-select) */
200 struct list_head host_list;
201
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100202 /* flash_dma reg */
203 const u16 *flash_dma_offsets;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100204 struct brcm_nand_dma_desc *dma_desc;
205 dma_addr_t dma_pa;
206
207 /* in-memory cache of the FLASH_CACHE, used only for some commands */
208 u8 flash_cache[FC_BYTES];
209
210 /* Controller revision details */
211 const u16 *reg_offsets;
212 unsigned int reg_spacing; /* between CS1, CS2, ... regs */
213 const u8 *cs_offsets; /* within each chip-select */
214 const u8 *cs0_offsets; /* within CS0, if different */
215 unsigned int max_block_size;
216 const unsigned int *block_sizes;
217 unsigned int max_page_size;
218 const unsigned int *page_sizes;
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100219 unsigned int page_size_shift;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100220 unsigned int max_oob;
William Zhang26f66e62024-09-16 11:58:43 +0200221 u32 ecc_level_shift;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100222 u32 features;
223
224 /* for low-power standby/resume only */
225 u32 nand_cs_nand_select;
226 u32 nand_cs_nand_xor;
227 u32 corr_stat_threshold;
228 u32 flash_dma_mode;
229};
230
231struct brcmnand_cfg {
232 u64 device_size;
233 unsigned int block_size;
234 unsigned int page_size;
235 unsigned int spare_area_size;
236 unsigned int device_width;
237 unsigned int col_adr_bytes;
238 unsigned int blk_adr_bytes;
239 unsigned int ful_adr_bytes;
240 unsigned int sector_size_1k;
241 unsigned int ecc_level;
242 /* use for low-power standby/resume only */
243 u32 acc_control;
244 u32 config;
245 u32 config_ext;
246 u32 timing_1;
247 u32 timing_2;
248};
249
250struct brcmnand_host {
251 struct list_head node;
252
253 struct nand_chip chip;
254#ifndef __UBOOT__
255 struct platform_device *pdev;
256#else
257 struct udevice *pdev;
258#endif /* __UBOOT__ */
259 int cs;
260
261 unsigned int last_cmd;
262 unsigned int last_byte;
263 u64 last_addr;
264 struct brcmnand_cfg hwcfg;
265 struct brcmnand_controller *ctrl;
266};
267
268enum brcmnand_reg {
269 BRCMNAND_CMD_START = 0,
270 BRCMNAND_CMD_EXT_ADDRESS,
271 BRCMNAND_CMD_ADDRESS,
272 BRCMNAND_INTFC_STATUS,
273 BRCMNAND_CS_SELECT,
274 BRCMNAND_CS_XOR,
275 BRCMNAND_LL_OP,
276 BRCMNAND_CS0_BASE,
277 BRCMNAND_CS1_BASE, /* CS1 regs, if non-contiguous */
278 BRCMNAND_CORR_THRESHOLD,
279 BRCMNAND_CORR_THRESHOLD_EXT,
280 BRCMNAND_UNCORR_COUNT,
281 BRCMNAND_CORR_COUNT,
282 BRCMNAND_CORR_EXT_ADDR,
283 BRCMNAND_CORR_ADDR,
284 BRCMNAND_UNCORR_EXT_ADDR,
285 BRCMNAND_UNCORR_ADDR,
286 BRCMNAND_SEMAPHORE,
287 BRCMNAND_ID,
288 BRCMNAND_ID_EXT,
289 BRCMNAND_LL_RDATA,
290 BRCMNAND_OOB_READ_BASE,
291 BRCMNAND_OOB_READ_10_BASE, /* offset 0x10, if non-contiguous */
292 BRCMNAND_OOB_WRITE_BASE,
293 BRCMNAND_OOB_WRITE_10_BASE, /* offset 0x10, if non-contiguous */
294 BRCMNAND_FC_BASE,
295};
296
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100297/* BRCMNAND v2.1-v2.2 */
298static const u16 brcmnand_regs_v21[] = {
299 [BRCMNAND_CMD_START] = 0x04,
300 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
301 [BRCMNAND_CMD_ADDRESS] = 0x0c,
302 [BRCMNAND_INTFC_STATUS] = 0x5c,
303 [BRCMNAND_CS_SELECT] = 0x14,
304 [BRCMNAND_CS_XOR] = 0x18,
305 [BRCMNAND_LL_OP] = 0,
306 [BRCMNAND_CS0_BASE] = 0x40,
307 [BRCMNAND_CS1_BASE] = 0,
308 [BRCMNAND_CORR_THRESHOLD] = 0,
309 [BRCMNAND_CORR_THRESHOLD_EXT] = 0,
310 [BRCMNAND_UNCORR_COUNT] = 0,
311 [BRCMNAND_CORR_COUNT] = 0,
312 [BRCMNAND_CORR_EXT_ADDR] = 0x60,
313 [BRCMNAND_CORR_ADDR] = 0x64,
314 [BRCMNAND_UNCORR_EXT_ADDR] = 0x68,
315 [BRCMNAND_UNCORR_ADDR] = 0x6c,
316 [BRCMNAND_SEMAPHORE] = 0x50,
317 [BRCMNAND_ID] = 0x54,
318 [BRCMNAND_ID_EXT] = 0,
319 [BRCMNAND_LL_RDATA] = 0,
320 [BRCMNAND_OOB_READ_BASE] = 0x20,
321 [BRCMNAND_OOB_READ_10_BASE] = 0,
322 [BRCMNAND_OOB_WRITE_BASE] = 0x30,
323 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
324 [BRCMNAND_FC_BASE] = 0x200,
325};
326
Álvaro Fernández Rojas7a64a752023-02-11 16:29:05 +0100327/* BRCMNAND v3.3-v4.0 */
328static const u16 brcmnand_regs_v33[] = {
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100329 [BRCMNAND_CMD_START] = 0x04,
330 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
331 [BRCMNAND_CMD_ADDRESS] = 0x0c,
332 [BRCMNAND_INTFC_STATUS] = 0x6c,
333 [BRCMNAND_CS_SELECT] = 0x14,
334 [BRCMNAND_CS_XOR] = 0x18,
335 [BRCMNAND_LL_OP] = 0x178,
336 [BRCMNAND_CS0_BASE] = 0x40,
337 [BRCMNAND_CS1_BASE] = 0xd0,
338 [BRCMNAND_CORR_THRESHOLD] = 0x84,
339 [BRCMNAND_CORR_THRESHOLD_EXT] = 0,
340 [BRCMNAND_UNCORR_COUNT] = 0,
341 [BRCMNAND_CORR_COUNT] = 0,
342 [BRCMNAND_CORR_EXT_ADDR] = 0x70,
343 [BRCMNAND_CORR_ADDR] = 0x74,
344 [BRCMNAND_UNCORR_EXT_ADDR] = 0x78,
345 [BRCMNAND_UNCORR_ADDR] = 0x7c,
346 [BRCMNAND_SEMAPHORE] = 0x58,
347 [BRCMNAND_ID] = 0x60,
348 [BRCMNAND_ID_EXT] = 0x64,
349 [BRCMNAND_LL_RDATA] = 0x17c,
350 [BRCMNAND_OOB_READ_BASE] = 0x20,
351 [BRCMNAND_OOB_READ_10_BASE] = 0x130,
352 [BRCMNAND_OOB_WRITE_BASE] = 0x30,
353 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
354 [BRCMNAND_FC_BASE] = 0x200,
355};
356
357/* BRCMNAND v5.0 */
358static const u16 brcmnand_regs_v50[] = {
359 [BRCMNAND_CMD_START] = 0x04,
360 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
361 [BRCMNAND_CMD_ADDRESS] = 0x0c,
362 [BRCMNAND_INTFC_STATUS] = 0x6c,
363 [BRCMNAND_CS_SELECT] = 0x14,
364 [BRCMNAND_CS_XOR] = 0x18,
365 [BRCMNAND_LL_OP] = 0x178,
366 [BRCMNAND_CS0_BASE] = 0x40,
367 [BRCMNAND_CS1_BASE] = 0xd0,
368 [BRCMNAND_CORR_THRESHOLD] = 0x84,
369 [BRCMNAND_CORR_THRESHOLD_EXT] = 0,
370 [BRCMNAND_UNCORR_COUNT] = 0,
371 [BRCMNAND_CORR_COUNT] = 0,
372 [BRCMNAND_CORR_EXT_ADDR] = 0x70,
373 [BRCMNAND_CORR_ADDR] = 0x74,
374 [BRCMNAND_UNCORR_EXT_ADDR] = 0x78,
375 [BRCMNAND_UNCORR_ADDR] = 0x7c,
376 [BRCMNAND_SEMAPHORE] = 0x58,
377 [BRCMNAND_ID] = 0x60,
378 [BRCMNAND_ID_EXT] = 0x64,
379 [BRCMNAND_LL_RDATA] = 0x17c,
380 [BRCMNAND_OOB_READ_BASE] = 0x20,
381 [BRCMNAND_OOB_READ_10_BASE] = 0x130,
382 [BRCMNAND_OOB_WRITE_BASE] = 0x30,
383 [BRCMNAND_OOB_WRITE_10_BASE] = 0x140,
384 [BRCMNAND_FC_BASE] = 0x200,
385};
386
387/* BRCMNAND v6.0 - v7.1 */
388static const u16 brcmnand_regs_v60[] = {
389 [BRCMNAND_CMD_START] = 0x04,
390 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
391 [BRCMNAND_CMD_ADDRESS] = 0x0c,
392 [BRCMNAND_INTFC_STATUS] = 0x14,
393 [BRCMNAND_CS_SELECT] = 0x18,
394 [BRCMNAND_CS_XOR] = 0x1c,
395 [BRCMNAND_LL_OP] = 0x20,
396 [BRCMNAND_CS0_BASE] = 0x50,
397 [BRCMNAND_CS1_BASE] = 0,
398 [BRCMNAND_CORR_THRESHOLD] = 0xc0,
399 [BRCMNAND_CORR_THRESHOLD_EXT] = 0xc4,
400 [BRCMNAND_UNCORR_COUNT] = 0xfc,
401 [BRCMNAND_CORR_COUNT] = 0x100,
402 [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
403 [BRCMNAND_CORR_ADDR] = 0x110,
404 [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
405 [BRCMNAND_UNCORR_ADDR] = 0x118,
406 [BRCMNAND_SEMAPHORE] = 0x150,
407 [BRCMNAND_ID] = 0x194,
408 [BRCMNAND_ID_EXT] = 0x198,
409 [BRCMNAND_LL_RDATA] = 0x19c,
410 [BRCMNAND_OOB_READ_BASE] = 0x200,
411 [BRCMNAND_OOB_READ_10_BASE] = 0,
412 [BRCMNAND_OOB_WRITE_BASE] = 0x280,
413 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
414 [BRCMNAND_FC_BASE] = 0x400,
415};
416
417/* BRCMNAND v7.1 */
418static const u16 brcmnand_regs_v71[] = {
419 [BRCMNAND_CMD_START] = 0x04,
420 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
421 [BRCMNAND_CMD_ADDRESS] = 0x0c,
422 [BRCMNAND_INTFC_STATUS] = 0x14,
423 [BRCMNAND_CS_SELECT] = 0x18,
424 [BRCMNAND_CS_XOR] = 0x1c,
425 [BRCMNAND_LL_OP] = 0x20,
426 [BRCMNAND_CS0_BASE] = 0x50,
427 [BRCMNAND_CS1_BASE] = 0,
428 [BRCMNAND_CORR_THRESHOLD] = 0xdc,
429 [BRCMNAND_CORR_THRESHOLD_EXT] = 0xe0,
430 [BRCMNAND_UNCORR_COUNT] = 0xfc,
431 [BRCMNAND_CORR_COUNT] = 0x100,
432 [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
433 [BRCMNAND_CORR_ADDR] = 0x110,
434 [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
435 [BRCMNAND_UNCORR_ADDR] = 0x118,
436 [BRCMNAND_SEMAPHORE] = 0x150,
437 [BRCMNAND_ID] = 0x194,
438 [BRCMNAND_ID_EXT] = 0x198,
439 [BRCMNAND_LL_RDATA] = 0x19c,
440 [BRCMNAND_OOB_READ_BASE] = 0x200,
441 [BRCMNAND_OOB_READ_10_BASE] = 0,
442 [BRCMNAND_OOB_WRITE_BASE] = 0x280,
443 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
444 [BRCMNAND_FC_BASE] = 0x400,
445};
446
447/* BRCMNAND v7.2 */
448static const u16 brcmnand_regs_v72[] = {
449 [BRCMNAND_CMD_START] = 0x04,
450 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
451 [BRCMNAND_CMD_ADDRESS] = 0x0c,
452 [BRCMNAND_INTFC_STATUS] = 0x14,
453 [BRCMNAND_CS_SELECT] = 0x18,
454 [BRCMNAND_CS_XOR] = 0x1c,
455 [BRCMNAND_LL_OP] = 0x20,
456 [BRCMNAND_CS0_BASE] = 0x50,
457 [BRCMNAND_CS1_BASE] = 0,
458 [BRCMNAND_CORR_THRESHOLD] = 0xdc,
459 [BRCMNAND_CORR_THRESHOLD_EXT] = 0xe0,
460 [BRCMNAND_UNCORR_COUNT] = 0xfc,
461 [BRCMNAND_CORR_COUNT] = 0x100,
462 [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
463 [BRCMNAND_CORR_ADDR] = 0x110,
464 [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
465 [BRCMNAND_UNCORR_ADDR] = 0x118,
466 [BRCMNAND_SEMAPHORE] = 0x150,
467 [BRCMNAND_ID] = 0x194,
468 [BRCMNAND_ID_EXT] = 0x198,
469 [BRCMNAND_LL_RDATA] = 0x19c,
470 [BRCMNAND_OOB_READ_BASE] = 0x200,
471 [BRCMNAND_OOB_READ_10_BASE] = 0,
472 [BRCMNAND_OOB_WRITE_BASE] = 0x400,
473 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
474 [BRCMNAND_FC_BASE] = 0x600,
475};
476
477enum brcmnand_cs_reg {
478 BRCMNAND_CS_CFG_EXT = 0,
479 BRCMNAND_CS_CFG,
480 BRCMNAND_CS_ACC_CONTROL,
481 BRCMNAND_CS_TIMING1,
482 BRCMNAND_CS_TIMING2,
483};
484
485/* Per chip-select offsets for v7.1 */
486static const u8 brcmnand_cs_offsets_v71[] = {
487 [BRCMNAND_CS_ACC_CONTROL] = 0x00,
488 [BRCMNAND_CS_CFG_EXT] = 0x04,
489 [BRCMNAND_CS_CFG] = 0x08,
490 [BRCMNAND_CS_TIMING1] = 0x0c,
491 [BRCMNAND_CS_TIMING2] = 0x10,
492};
493
494/* Per chip-select offsets for pre v7.1, except CS0 on <= v5.0 */
495static const u8 brcmnand_cs_offsets[] = {
496 [BRCMNAND_CS_ACC_CONTROL] = 0x00,
497 [BRCMNAND_CS_CFG_EXT] = 0x04,
498 [BRCMNAND_CS_CFG] = 0x04,
499 [BRCMNAND_CS_TIMING1] = 0x08,
500 [BRCMNAND_CS_TIMING2] = 0x0c,
501};
502
503/* Per chip-select offset for <= v5.0 on CS0 only */
504static const u8 brcmnand_cs_offsets_cs0[] = {
505 [BRCMNAND_CS_ACC_CONTROL] = 0x00,
506 [BRCMNAND_CS_CFG_EXT] = 0x08,
507 [BRCMNAND_CS_CFG] = 0x08,
508 [BRCMNAND_CS_TIMING1] = 0x10,
509 [BRCMNAND_CS_TIMING2] = 0x14,
510};
511
512/*
513 * Bitfields for the CFG and CFG_EXT registers. Pre-v7.1 controllers only had
514 * one config register, but once the bitfields overflowed, newer controllers
515 * (v7.1 and newer) added a CFG_EXT register and shuffled a few fields around.
516 */
517enum {
518 CFG_BLK_ADR_BYTES_SHIFT = 8,
519 CFG_COL_ADR_BYTES_SHIFT = 12,
520 CFG_FUL_ADR_BYTES_SHIFT = 16,
521 CFG_BUS_WIDTH_SHIFT = 23,
522 CFG_BUS_WIDTH = BIT(CFG_BUS_WIDTH_SHIFT),
523 CFG_DEVICE_SIZE_SHIFT = 24,
524
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100525 /* Only for v2.1 */
526 CFG_PAGE_SIZE_SHIFT_v2_1 = 30,
527
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100528 /* Only for pre-v7.1 (with no CFG_EXT register) */
529 CFG_PAGE_SIZE_SHIFT = 20,
530 CFG_BLK_SIZE_SHIFT = 28,
531
532 /* Only for v7.1+ (with CFG_EXT register) */
533 CFG_EXT_PAGE_SIZE_SHIFT = 0,
534 CFG_EXT_BLK_SIZE_SHIFT = 4,
535};
536
537/* BRCMNAND_INTFC_STATUS */
538enum {
539 INTFC_FLASH_STATUS = GENMASK(7, 0),
540
541 INTFC_ERASED = BIT(27),
542 INTFC_OOB_VALID = BIT(28),
543 INTFC_CACHE_VALID = BIT(29),
544 INTFC_FLASH_READY = BIT(30),
545 INTFC_CTLR_READY = BIT(31),
546};
547
William Zhang26f66e62024-09-16 11:58:43 +0200548/***********************************************************************
549 * NAND ACC CONTROL bitfield
550 *
551 * Some bits have remained constant throughout hardware revision, while
552 * others have shifted around.
553 ***********************************************************************/
554
555/* Constant for all versions (where supported) */
556enum {
557 /* See BRCMNAND_HAS_CACHE_MODE */
558 ACC_CONTROL_CACHE_MODE = BIT(22),
559
560 /* See BRCMNAND_HAS_PREFETCH */
561 ACC_CONTROL_PREFETCH = BIT(23),
562
563 ACC_CONTROL_PAGE_HIT = BIT(24),
564 ACC_CONTROL_WR_PREEMPT = BIT(25),
565 ACC_CONTROL_PARTIAL_PAGE = BIT(26),
566 ACC_CONTROL_RD_ERASED = BIT(27),
567 ACC_CONTROL_FAST_PGM_RDIN = BIT(28),
568 ACC_CONTROL_WR_ECC = BIT(30),
569 ACC_CONTROL_RD_ECC = BIT(31),
570};
571
572#define ACC_CONTROL_ECC_SHIFT 16
573/* Only for v7.2 */
574#define ACC_CONTROL_ECC_EXT_SHIFT 13
575
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100576static inline u32 nand_readreg(struct brcmnand_controller *ctrl, u32 offs)
577{
578 return brcmnand_readl(ctrl->nand_base + offs);
579}
580
581static inline void nand_writereg(struct brcmnand_controller *ctrl, u32 offs,
582 u32 val)
583{
584 brcmnand_writel(val, ctrl->nand_base + offs);
585}
586
587static int brcmnand_revision_init(struct brcmnand_controller *ctrl)
588{
589 static const unsigned int block_sizes_v6[] = { 8, 16, 128, 256, 512, 1024, 2048, 0 };
590 static const unsigned int block_sizes_v4[] = { 16, 128, 8, 512, 256, 1024, 2048, 0 };
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100591 static const unsigned int block_sizes_v2_2[] = { 16, 128, 8, 512, 256, 0 };
592 static const unsigned int block_sizes_v2_1[] = { 16, 128, 8, 512, 0 };
Álvaro Fernández Rojasb5e800b2023-02-11 16:29:07 +0100593 static const unsigned int page_sizes_v3_4[] = { 512, 2048, 4096, 8192, 0 };
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100594 static const unsigned int page_sizes_v2_2[] = { 512, 2048, 4096, 0 };
595 static const unsigned int page_sizes_v2_1[] = { 512, 2048, 0 };
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100596
597 ctrl->nand_version = nand_readreg(ctrl, 0) & 0xffff;
598
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100599 /* Only support v2.1+ */
600 if (ctrl->nand_version < 0x0201) {
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100601 dev_err(ctrl->dev, "version %#x not supported\n",
602 ctrl->nand_version);
603 return -ENODEV;
604 }
605
606 /* Register offsets */
607 if (ctrl->nand_version >= 0x0702)
608 ctrl->reg_offsets = brcmnand_regs_v72;
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100609 else if (ctrl->nand_version == 0x0701)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100610 ctrl->reg_offsets = brcmnand_regs_v71;
611 else if (ctrl->nand_version >= 0x0600)
612 ctrl->reg_offsets = brcmnand_regs_v60;
613 else if (ctrl->nand_version >= 0x0500)
614 ctrl->reg_offsets = brcmnand_regs_v50;
Álvaro Fernández Rojas7a64a752023-02-11 16:29:05 +0100615 else if (ctrl->nand_version >= 0x0303)
616 ctrl->reg_offsets = brcmnand_regs_v33;
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100617 else if (ctrl->nand_version >= 0x0201)
618 ctrl->reg_offsets = brcmnand_regs_v21;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100619
620 /* Chip-select stride */
621 if (ctrl->nand_version >= 0x0701)
622 ctrl->reg_spacing = 0x14;
623 else
624 ctrl->reg_spacing = 0x10;
625
626 /* Per chip-select registers */
627 if (ctrl->nand_version >= 0x0701) {
628 ctrl->cs_offsets = brcmnand_cs_offsets_v71;
629 } else {
630 ctrl->cs_offsets = brcmnand_cs_offsets;
631
Álvaro Fernández Rojas22461192023-02-11 16:29:06 +0100632 /* v3.3-5.0 have a different CS0 offset layout */
633 if (ctrl->nand_version >= 0x0303 &&
634 ctrl->nand_version <= 0x0500)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100635 ctrl->cs0_offsets = brcmnand_cs_offsets_cs0;
636 }
637
638 /* Page / block sizes */
639 if (ctrl->nand_version >= 0x0701) {
640 /* >= v7.1 use nice power-of-2 values! */
641 ctrl->max_page_size = 16 * 1024;
642 ctrl->max_block_size = 2 * 1024 * 1024;
643 } else {
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100644 if (ctrl->nand_version >= 0x0304)
645 ctrl->page_sizes = page_sizes_v3_4;
646 else if (ctrl->nand_version >= 0x0202)
647 ctrl->page_sizes = page_sizes_v2_2;
648 else
649 ctrl->page_sizes = page_sizes_v2_1;
650
651 if (ctrl->nand_version >= 0x0202)
652 ctrl->page_size_shift = CFG_PAGE_SIZE_SHIFT;
653 else
654 ctrl->page_size_shift = CFG_PAGE_SIZE_SHIFT_v2_1;
655
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100656 if (ctrl->nand_version >= 0x0600)
657 ctrl->block_sizes = block_sizes_v6;
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100658 else if (ctrl->nand_version >= 0x0400)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100659 ctrl->block_sizes = block_sizes_v4;
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100660 else if (ctrl->nand_version >= 0x0202)
661 ctrl->block_sizes = block_sizes_v2_2;
662 else
663 ctrl->block_sizes = block_sizes_v2_1;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100664
665 if (ctrl->nand_version < 0x0400) {
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100666 if (ctrl->nand_version < 0x0202)
667 ctrl->max_page_size = 2048;
668 else
669 ctrl->max_page_size = 4096;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100670 ctrl->max_block_size = 512 * 1024;
671 }
672 }
673
674 /* Maximum spare area sector size (per 512B) */
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100675 if (ctrl->nand_version == 0x0702)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100676 ctrl->max_oob = 128;
677 else if (ctrl->nand_version >= 0x0600)
678 ctrl->max_oob = 64;
679 else if (ctrl->nand_version >= 0x0500)
680 ctrl->max_oob = 32;
681 else
682 ctrl->max_oob = 16;
683
684 /* v6.0 and newer (except v6.1) have prefetch support */
685 if (ctrl->nand_version >= 0x0600 && ctrl->nand_version != 0x0601)
686 ctrl->features |= BRCMNAND_HAS_PREFETCH;
687
688 /*
689 * v6.x has cache mode, but it's implemented differently. Ignore it for
690 * now.
691 */
692 if (ctrl->nand_version >= 0x0700)
693 ctrl->features |= BRCMNAND_HAS_CACHE_MODE;
694
695 if (ctrl->nand_version >= 0x0500)
696 ctrl->features |= BRCMNAND_HAS_1K_SECTORS;
697
698 if (ctrl->nand_version >= 0x0700)
699 ctrl->features |= BRCMNAND_HAS_WP;
700#ifndef __UBOOT__
701 else if (of_property_read_bool(ctrl->dev->of_node, "brcm,nand-has-wp"))
702#else
703 else if (dev_read_bool(ctrl->dev, "brcm,nand-has-wp"))
704#endif /* __UBOOT__ */
705 ctrl->features |= BRCMNAND_HAS_WP;
706
William Zhang26f66e62024-09-16 11:58:43 +0200707 /* v7.2 has different ecc level shift in the acc register */
708 if (ctrl->nand_version == 0x0702)
709 ctrl->ecc_level_shift = ACC_CONTROL_ECC_EXT_SHIFT;
710 else
711 ctrl->ecc_level_shift = ACC_CONTROL_ECC_SHIFT;
712
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100713 return 0;
714}
715
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100716#ifndef __UBOOT__
717static void brcmnand_flash_dma_revision_init(struct brcmnand_controller *ctrl)
718{
719 /* flash_dma register offsets */
720 if (ctrl->nand_version >= 0x0703)
721 ctrl->flash_dma_offsets = flash_dma_regs_v4;
Kamal Dasub6233f72023-02-11 16:29:03 +0100722 else if (ctrl->nand_version == 0x0602)
723 ctrl->flash_dma_offsets = flash_dma_regs_v0;
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100724 else
725 ctrl->flash_dma_offsets = flash_dma_regs_v1;
726}
727#endif /* __UBOOT__ */
728
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100729static inline u32 brcmnand_read_reg(struct brcmnand_controller *ctrl,
730 enum brcmnand_reg reg)
731{
732 u16 offs = ctrl->reg_offsets[reg];
733
734 if (offs)
735 return nand_readreg(ctrl, offs);
736 else
737 return 0;
738}
739
740static inline void brcmnand_write_reg(struct brcmnand_controller *ctrl,
741 enum brcmnand_reg reg, u32 val)
742{
743 u16 offs = ctrl->reg_offsets[reg];
744
745 if (offs)
746 nand_writereg(ctrl, offs, val);
747}
748
749static inline void brcmnand_rmw_reg(struct brcmnand_controller *ctrl,
750 enum brcmnand_reg reg, u32 mask, unsigned
751 int shift, u32 val)
752{
753 u32 tmp = brcmnand_read_reg(ctrl, reg);
754
755 tmp &= ~mask;
756 tmp |= val << shift;
757 brcmnand_write_reg(ctrl, reg, tmp);
758}
759
760static inline u32 brcmnand_read_fc(struct brcmnand_controller *ctrl, int word)
761{
762 return __raw_readl(ctrl->nand_fc + word * 4);
763}
764
765static inline void brcmnand_write_fc(struct brcmnand_controller *ctrl,
766 int word, u32 val)
767{
768 __raw_writel(val, ctrl->nand_fc + word * 4);
769}
770
Kamal Dasu299c6832023-02-11 16:29:00 +0100771static void brcmnand_clear_ecc_addr(struct brcmnand_controller *ctrl)
772{
773
774 /* Clear error addresses */
775 brcmnand_write_reg(ctrl, BRCMNAND_UNCORR_ADDR, 0);
776 brcmnand_write_reg(ctrl, BRCMNAND_CORR_ADDR, 0);
777 brcmnand_write_reg(ctrl, BRCMNAND_UNCORR_EXT_ADDR, 0);
778 brcmnand_write_reg(ctrl, BRCMNAND_CORR_EXT_ADDR, 0);
779}
780
781static u64 brcmnand_get_uncorrecc_addr(struct brcmnand_controller *ctrl)
782{
783 u64 err_addr;
784
785 err_addr = brcmnand_read_reg(ctrl, BRCMNAND_UNCORR_ADDR);
786 err_addr |= ((u64)(brcmnand_read_reg(ctrl,
787 BRCMNAND_UNCORR_EXT_ADDR)
788 & 0xffff) << 32);
789
790 return err_addr;
791}
792
793static u64 brcmnand_get_correcc_addr(struct brcmnand_controller *ctrl)
794{
795 u64 err_addr;
796
797 err_addr = brcmnand_read_reg(ctrl, BRCMNAND_CORR_ADDR);
798 err_addr |= ((u64)(brcmnand_read_reg(ctrl,
799 BRCMNAND_CORR_EXT_ADDR)
800 & 0xffff) << 32);
801
802 return err_addr;
803}
804
805static void brcmnand_set_cmd_addr(struct mtd_info *mtd, u64 addr)
806{
807 struct nand_chip *chip = mtd_to_nand(mtd);
808 struct brcmnand_host *host = nand_get_controller_data(chip);
809 struct brcmnand_controller *ctrl = host->ctrl;
810
811 brcmnand_write_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS,
812 (host->cs << 16) | ((addr >> 32) & 0xffff));
813 (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS);
814 brcmnand_write_reg(ctrl, BRCMNAND_CMD_ADDRESS,
815 lower_32_bits(addr));
816 (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
817}
818
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100819static inline u16 brcmnand_cs_offset(struct brcmnand_controller *ctrl, int cs,
820 enum brcmnand_cs_reg reg)
821{
822 u16 offs_cs0 = ctrl->reg_offsets[BRCMNAND_CS0_BASE];
823 u16 offs_cs1 = ctrl->reg_offsets[BRCMNAND_CS1_BASE];
824 u8 cs_offs;
825
826 if (cs == 0 && ctrl->cs0_offsets)
827 cs_offs = ctrl->cs0_offsets[reg];
828 else
829 cs_offs = ctrl->cs_offsets[reg];
830
831 if (cs && offs_cs1)
832 return offs_cs1 + (cs - 1) * ctrl->reg_spacing + cs_offs;
833
834 return offs_cs0 + cs * ctrl->reg_spacing + cs_offs;
835}
836
837static inline u32 brcmnand_count_corrected(struct brcmnand_controller *ctrl)
838{
839 if (ctrl->nand_version < 0x0600)
840 return 1;
841 return brcmnand_read_reg(ctrl, BRCMNAND_CORR_COUNT);
842}
843
844static void brcmnand_wr_corr_thresh(struct brcmnand_host *host, u8 val)
845{
846 struct brcmnand_controller *ctrl = host->ctrl;
847 unsigned int shift = 0, bits;
848 enum brcmnand_reg reg = BRCMNAND_CORR_THRESHOLD;
849 int cs = host->cs;
850
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100851 if (!ctrl->reg_offsets[reg])
852 return;
853
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100854 if (ctrl->nand_version == 0x0702)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100855 bits = 7;
856 else if (ctrl->nand_version >= 0x0600)
857 bits = 6;
858 else if (ctrl->nand_version >= 0x0500)
859 bits = 5;
860 else
861 bits = 4;
862
863 if (ctrl->nand_version >= 0x0702) {
864 if (cs >= 4)
865 reg = BRCMNAND_CORR_THRESHOLD_EXT;
866 shift = (cs % 4) * bits;
867 } else if (ctrl->nand_version >= 0x0600) {
868 if (cs >= 5)
869 reg = BRCMNAND_CORR_THRESHOLD_EXT;
870 shift = (cs % 5) * bits;
871 }
872 brcmnand_rmw_reg(ctrl, reg, (bits - 1) << shift, shift, val);
873}
874
875static inline int brcmnand_cmd_shift(struct brcmnand_controller *ctrl)
876{
877 if (ctrl->nand_version < 0x0602)
878 return 24;
879 return 0;
880}
881
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100882static inline u32 brcmnand_spare_area_mask(struct brcmnand_controller *ctrl)
883{
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100884 if (ctrl->nand_version == 0x0702)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100885 return GENMASK(7, 0);
886 else if (ctrl->nand_version >= 0x0600)
887 return GENMASK(6, 0);
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100888 else if (ctrl->nand_version >= 0x0303)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100889 return GENMASK(5, 0);
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100890 else
891 return GENMASK(4, 0);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100892}
893
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100894static inline u32 brcmnand_ecc_level_mask(struct brcmnand_controller *ctrl)
895{
896 u32 mask = (ctrl->nand_version >= 0x0600) ? 0x1f : 0x0f;
897
William Zhang26f66e62024-09-16 11:58:43 +0200898 mask <<= ACC_CONTROL_ECC_SHIFT;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100899
900 /* v7.2 includes additional ECC levels */
William Zhang26f66e62024-09-16 11:58:43 +0200901 if (ctrl->nand_version == 0x0702)
902 mask |= 0x7 << ACC_CONTROL_ECC_EXT_SHIFT;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100903
904 return mask;
905}
906
907static void brcmnand_set_ecc_enabled(struct brcmnand_host *host, int en)
908{
909 struct brcmnand_controller *ctrl = host->ctrl;
910 u16 offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_ACC_CONTROL);
911 u32 acc_control = nand_readreg(ctrl, offs);
912 u32 ecc_flags = ACC_CONTROL_WR_ECC | ACC_CONTROL_RD_ECC;
913
914 if (en) {
915 acc_control |= ecc_flags; /* enable RD/WR ECC */
William Zhang26f66e62024-09-16 11:58:43 +0200916 acc_control &= ~brcmnand_ecc_level_mask(ctrl);
917 acc_control |= host->hwcfg.ecc_level << ctrl->ecc_level_shift;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100918 } else {
919 acc_control &= ~ecc_flags; /* disable RD/WR ECC */
920 acc_control &= ~brcmnand_ecc_level_mask(ctrl);
921 }
922
923 nand_writereg(ctrl, offs, acc_control);
924}
925
926static inline int brcmnand_sector_1k_shift(struct brcmnand_controller *ctrl)
927{
928 if (ctrl->nand_version >= 0x0702)
929 return 9;
930 else if (ctrl->nand_version >= 0x0600)
931 return 7;
932 else if (ctrl->nand_version >= 0x0500)
933 return 6;
934 else
935 return -1;
936}
937
938static int brcmnand_get_sector_size_1k(struct brcmnand_host *host)
939{
940 struct brcmnand_controller *ctrl = host->ctrl;
941 int shift = brcmnand_sector_1k_shift(ctrl);
942 u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
943 BRCMNAND_CS_ACC_CONTROL);
944
945 if (shift < 0)
946 return 0;
947
948 return (nand_readreg(ctrl, acc_control_offs) >> shift) & 0x1;
949}
950
951static void brcmnand_set_sector_size_1k(struct brcmnand_host *host, int val)
952{
953 struct brcmnand_controller *ctrl = host->ctrl;
954 int shift = brcmnand_sector_1k_shift(ctrl);
955 u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
956 BRCMNAND_CS_ACC_CONTROL);
957 u32 tmp;
958
959 if (shift < 0)
960 return;
961
962 tmp = nand_readreg(ctrl, acc_control_offs);
963 tmp &= ~(1 << shift);
964 tmp |= (!!val) << shift;
965 nand_writereg(ctrl, acc_control_offs, tmp);
966}
967
968/***********************************************************************
969 * CS_NAND_SELECT
970 ***********************************************************************/
971
972enum {
973 CS_SELECT_NAND_WP = BIT(29),
974 CS_SELECT_AUTO_DEVICE_ID_CFG = BIT(30),
975};
976
977static int bcmnand_ctrl_poll_status(struct brcmnand_controller *ctrl,
978 u32 mask, u32 expected_val,
979 unsigned long timeout_ms)
980{
981#ifndef __UBOOT__
982 unsigned long limit;
983 u32 val;
984
985 if (!timeout_ms)
986 timeout_ms = NAND_POLL_STATUS_TIMEOUT_MS;
987
988 limit = jiffies + msecs_to_jiffies(timeout_ms);
989 do {
990 val = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS);
991 if ((val & mask) == expected_val)
992 return 0;
993
994 cpu_relax();
995 } while (time_after(limit, jiffies));
996#else
997 unsigned long base, limit;
998 u32 val;
999
1000 if (!timeout_ms)
1001 timeout_ms = NAND_POLL_STATUS_TIMEOUT_MS;
1002
1003 base = get_timer(0);
1004 limit = CONFIG_SYS_HZ * timeout_ms / 1000;
1005 do {
1006 val = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS);
1007 if ((val & mask) == expected_val)
1008 return 0;
1009
1010 cpu_relax();
1011 } while (get_timer(base) < limit);
1012#endif /* __UBOOT__ */
1013
William Zhang080ac0f2024-09-16 11:58:44 +02001014 /*
1015 * do a final check after time out in case the CPU was busy and the driver
1016 * did not get enough time to perform the polling to avoid false alarms
1017 */
1018 val = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS);
1019 if ((val & mask) == expected_val)
1020 return 0;
1021
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001022 dev_warn(ctrl->dev, "timeout on status poll (expected %x got %x)\n",
1023 expected_val, val & mask);
1024
1025 return -ETIMEDOUT;
1026}
1027
1028static inline void brcmnand_set_wp(struct brcmnand_controller *ctrl, bool en)
1029{
1030 u32 val = en ? CS_SELECT_NAND_WP : 0;
1031
1032 brcmnand_rmw_reg(ctrl, BRCMNAND_CS_SELECT, CS_SELECT_NAND_WP, 0, val);
1033}
1034
1035/***********************************************************************
1036 * Flash DMA
1037 ***********************************************************************/
1038
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001039static inline bool has_flash_dma(struct brcmnand_controller *ctrl)
1040{
1041 return ctrl->flash_dma_base;
1042}
1043
1044static inline bool flash_dma_buf_ok(const void *buf)
1045{
1046#ifndef __UBOOT__
1047 return buf && !is_vmalloc_addr(buf) &&
1048 likely(IS_ALIGNED((uintptr_t)buf, 4));
1049#else
1050 return buf && likely(IS_ALIGNED((uintptr_t)buf, 4));
1051#endif /* __UBOOT__ */
1052}
1053
Kamal Dasuf47b36b2023-02-11 16:29:01 +01001054static inline void flash_dma_writel(struct brcmnand_controller *ctrl,
1055 enum flash_dma_reg dma_reg, u32 val)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001056{
Kamal Dasuf47b36b2023-02-11 16:29:01 +01001057 u16 offs = ctrl->flash_dma_offsets[dma_reg];
1058
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001059 brcmnand_writel(val, ctrl->flash_dma_base + offs);
1060}
1061
Kamal Dasuf47b36b2023-02-11 16:29:01 +01001062static inline u32 flash_dma_readl(struct brcmnand_controller *ctrl,
1063 enum flash_dma_reg dma_reg)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001064{
Kamal Dasuf47b36b2023-02-11 16:29:01 +01001065 u16 offs = ctrl->flash_dma_offsets[dma_reg];
1066
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001067 return brcmnand_readl(ctrl->flash_dma_base + offs);
1068}
1069
1070/* Low-level operation types: command, address, write, or read */
1071enum brcmnand_llop_type {
1072 LL_OP_CMD,
1073 LL_OP_ADDR,
1074 LL_OP_WR,
1075 LL_OP_RD,
1076};
1077
1078/***********************************************************************
1079 * Internal support functions
1080 ***********************************************************************/
1081
1082static inline bool is_hamming_ecc(struct brcmnand_controller *ctrl,
1083 struct brcmnand_cfg *cfg)
1084{
1085 if (ctrl->nand_version <= 0x0701)
1086 return cfg->sector_size_1k == 0 && cfg->spare_area_size == 16 &&
1087 cfg->ecc_level == 15;
1088 else
1089 return cfg->sector_size_1k == 0 && ((cfg->spare_area_size == 16 &&
1090 cfg->ecc_level == 15) ||
1091 (cfg->spare_area_size == 28 && cfg->ecc_level == 16));
1092}
1093
1094/*
William Zhang1100e492019-09-04 10:51:13 -07001095 * Returns a nand_ecclayout strucutre for the given layout/configuration.
1096 * Returns NULL on failure.
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001097 */
William Zhang1100e492019-09-04 10:51:13 -07001098static struct nand_ecclayout *brcmnand_create_layout(int ecc_level,
1099 struct brcmnand_host *host)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001100{
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001101 struct brcmnand_cfg *cfg = &host->hwcfg;
William Zhang1100e492019-09-04 10:51:13 -07001102 int i, j;
1103 struct nand_ecclayout *layout;
1104 int req;
1105 int sectors;
1106 int sas;
1107 int idx1, idx2;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001108
William Zhang1100e492019-09-04 10:51:13 -07001109#ifndef __UBOOT__
1110 layout = devm_kzalloc(&host->pdev->dev, sizeof(*layout), GFP_KERNEL);
1111#else
1112 layout = devm_kzalloc(host->pdev, sizeof(*layout), GFP_KERNEL);
1113#endif
1114 if (!layout)
1115 return NULL;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001116
William Zhang1100e492019-09-04 10:51:13 -07001117 sectors = cfg->page_size / (512 << cfg->sector_size_1k);
1118 sas = cfg->spare_area_size << cfg->sector_size_1k;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001119
William Zhang1100e492019-09-04 10:51:13 -07001120 /* Hamming */
1121 if (is_hamming_ecc(host->ctrl, cfg)) {
1122 for (i = 0, idx1 = 0, idx2 = 0; i < sectors; i++) {
1123 /* First sector of each page may have BBI */
1124 if (i == 0) {
1125 layout->oobfree[idx2].offset = i * sas + 1;
1126 /* Small-page NAND use byte 6 for BBI */
1127 if (cfg->page_size == 512)
1128 layout->oobfree[idx2].offset--;
1129 layout->oobfree[idx2].length = 5;
1130 } else {
1131 layout->oobfree[idx2].offset = i * sas;
1132 layout->oobfree[idx2].length = 6;
1133 }
1134 idx2++;
1135 layout->eccpos[idx1++] = i * sas + 6;
1136 layout->eccpos[idx1++] = i * sas + 7;
1137 layout->eccpos[idx1++] = i * sas + 8;
1138 layout->oobfree[idx2].offset = i * sas + 9;
1139 layout->oobfree[idx2].length = 7;
1140 idx2++;
1141 /* Leave zero-terminated entry for OOBFREE */
1142 if (idx1 >= MTD_MAX_ECCPOS_ENTRIES_LARGE ||
1143 idx2 >= MTD_MAX_OOBFREE_ENTRIES_LARGE - 1)
1144 break;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001145 }
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001146
William Zhang1100e492019-09-04 10:51:13 -07001147 return layout;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001148 }
1149
William Zhang1100e492019-09-04 10:51:13 -07001150 /*
1151 * CONTROLLER_VERSION:
1152 * < v5.0: ECC_REQ = ceil(BCH_T * 13/8)
1153 * >= v5.0: ECC_REQ = ceil(BCH_T * 14/8)
1154 * But we will just be conservative.
1155 */
1156 req = DIV_ROUND_UP(ecc_level * 14, 8);
1157 if (req >= sas) {
Sean Anderson4b5aa002020-09-15 10:44:50 -04001158 dev_err(host->pdev,
William Zhang1100e492019-09-04 10:51:13 -07001159 "error: ECC too large for OOB (ECC bytes %d, spare sector %d)\n",
1160 req, sas);
1161 return NULL;
1162 }
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001163
William Zhang1100e492019-09-04 10:51:13 -07001164 layout->eccbytes = req * sectors;
1165 for (i = 0, idx1 = 0, idx2 = 0; i < sectors; i++) {
1166 for (j = sas - req; j < sas && idx1 <
1167 MTD_MAX_ECCPOS_ENTRIES_LARGE; j++, idx1++)
1168 layout->eccpos[idx1] = i * sas + j;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001169
William Zhang1100e492019-09-04 10:51:13 -07001170 /* First sector of each page may have BBI */
1171 if (i == 0) {
1172 if (cfg->page_size == 512 && (sas - req >= 6)) {
1173 /* Small-page NAND use byte 6 for BBI */
1174 layout->oobfree[idx2].offset = 0;
1175 layout->oobfree[idx2].length = 5;
1176 idx2++;
1177 if (sas - req > 6) {
1178 layout->oobfree[idx2].offset = 6;
1179 layout->oobfree[idx2].length =
1180 sas - req - 6;
1181 idx2++;
1182 }
1183 } else if (sas > req + 1) {
1184 layout->oobfree[idx2].offset = i * sas + 1;
1185 layout->oobfree[idx2].length = sas - req - 1;
1186 idx2++;
1187 }
1188 } else if (sas > req) {
1189 layout->oobfree[idx2].offset = i * sas;
1190 layout->oobfree[idx2].length = sas - req;
1191 idx2++;
1192 }
1193 /* Leave zero-terminated entry for OOBFREE */
1194 if (idx1 >= MTD_MAX_ECCPOS_ENTRIES_LARGE ||
1195 idx2 >= MTD_MAX_OOBFREE_ENTRIES_LARGE - 1)
1196 break;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001197 }
1198
William Zhang1100e492019-09-04 10:51:13 -07001199 return layout;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001200}
1201
William Zhang1100e492019-09-04 10:51:13 -07001202static struct nand_ecclayout *brcmstb_choose_ecc_layout(
1203 struct brcmnand_host *host)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001204{
William Zhang1100e492019-09-04 10:51:13 -07001205 struct nand_ecclayout *layout;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001206 struct brcmnand_cfg *p = &host->hwcfg;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001207 unsigned int ecc_level = p->ecc_level;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001208
1209 if (p->sector_size_1k)
1210 ecc_level <<= 1;
1211
William Zhang1100e492019-09-04 10:51:13 -07001212 layout = brcmnand_create_layout(ecc_level, host);
1213 if (!layout) {
Sean Anderson4b5aa002020-09-15 10:44:50 -04001214 dev_err(host->pdev,
1215 "no proper ecc_layout for this NAND cfg\n");
William Zhang1100e492019-09-04 10:51:13 -07001216 return NULL;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001217 }
1218
William Zhang1100e492019-09-04 10:51:13 -07001219 return layout;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001220}
1221
1222static void brcmnand_wp(struct mtd_info *mtd, int wp)
1223{
1224 struct nand_chip *chip = mtd_to_nand(mtd);
1225 struct brcmnand_host *host = nand_get_controller_data(chip);
1226 struct brcmnand_controller *ctrl = host->ctrl;
1227
1228 if ((ctrl->features & BRCMNAND_HAS_WP) && wp_on == 1) {
1229 static int old_wp = -1;
1230 int ret;
1231
1232 if (old_wp != wp) {
1233 dev_dbg(ctrl->dev, "WP %s\n", wp ? "on" : "off");
1234 old_wp = wp;
1235 }
1236
1237 /*
1238 * make sure ctrl/flash ready before and after
1239 * changing state of #WP pin
1240 */
1241 ret = bcmnand_ctrl_poll_status(ctrl, NAND_CTRL_RDY |
1242 NAND_STATUS_READY,
1243 NAND_CTRL_RDY |
1244 NAND_STATUS_READY, 0);
1245 if (ret)
1246 return;
1247
1248 brcmnand_set_wp(ctrl, wp);
1249 nand_status_op(chip, NULL);
1250 /* NAND_STATUS_WP 0x00 = protected, 0x80 = not protected */
1251 ret = bcmnand_ctrl_poll_status(ctrl,
1252 NAND_CTRL_RDY |
1253 NAND_STATUS_READY |
1254 NAND_STATUS_WP,
1255 NAND_CTRL_RDY |
1256 NAND_STATUS_READY |
1257 (wp ? 0 : NAND_STATUS_WP), 0);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001258 if (ret)
Sean Anderson4b5aa002020-09-15 10:44:50 -04001259 dev_err(host->pdev, "nand #WP expected %s\n",
1260 wp ? "on" : "off");
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001261 }
1262}
1263
1264/* Helper functions for reading and writing OOB registers */
1265static inline u8 oob_reg_read(struct brcmnand_controller *ctrl, u32 offs)
1266{
1267 u16 offset0, offset10, reg_offs;
1268
1269 offset0 = ctrl->reg_offsets[BRCMNAND_OOB_READ_BASE];
1270 offset10 = ctrl->reg_offsets[BRCMNAND_OOB_READ_10_BASE];
1271
1272 if (offs >= ctrl->max_oob)
1273 return 0x77;
1274
1275 if (offs >= 16 && offset10)
1276 reg_offs = offset10 + ((offs - 0x10) & ~0x03);
1277 else
1278 reg_offs = offset0 + (offs & ~0x03);
1279
1280 return nand_readreg(ctrl, reg_offs) >> (24 - ((offs & 0x03) << 3));
1281}
1282
1283static inline void oob_reg_write(struct brcmnand_controller *ctrl, u32 offs,
1284 u32 data)
1285{
1286 u16 offset0, offset10, reg_offs;
1287
1288 offset0 = ctrl->reg_offsets[BRCMNAND_OOB_WRITE_BASE];
1289 offset10 = ctrl->reg_offsets[BRCMNAND_OOB_WRITE_10_BASE];
1290
1291 if (offs >= ctrl->max_oob)
1292 return;
1293
1294 if (offs >= 16 && offset10)
1295 reg_offs = offset10 + ((offs - 0x10) & ~0x03);
1296 else
1297 reg_offs = offset0 + (offs & ~0x03);
1298
1299 nand_writereg(ctrl, reg_offs, data);
1300}
1301
1302/*
1303 * read_oob_from_regs - read data from OOB registers
1304 * @ctrl: NAND controller
1305 * @i: sub-page sector index
1306 * @oob: buffer to read to
1307 * @sas: spare area sector size (i.e., OOB size per FLASH_CACHE)
1308 * @sector_1k: 1 for 1KiB sectors, 0 for 512B, other values are illegal
1309 */
1310static int read_oob_from_regs(struct brcmnand_controller *ctrl, int i, u8 *oob,
1311 int sas, int sector_1k)
1312{
1313 int tbytes = sas << sector_1k;
1314 int j;
1315
1316 /* Adjust OOB values for 1K sector size */
1317 if (sector_1k && (i & 0x01))
1318 tbytes = max(0, tbytes - (int)ctrl->max_oob);
1319 tbytes = min_t(int, tbytes, ctrl->max_oob);
1320
1321 for (j = 0; j < tbytes; j++)
1322 oob[j] = oob_reg_read(ctrl, j);
1323 return tbytes;
1324}
1325
1326/*
1327 * write_oob_to_regs - write data to OOB registers
1328 * @i: sub-page sector index
1329 * @oob: buffer to write from
1330 * @sas: spare area sector size (i.e., OOB size per FLASH_CACHE)
1331 * @sector_1k: 1 for 1KiB sectors, 0 for 512B, other values are illegal
1332 */
1333static int write_oob_to_regs(struct brcmnand_controller *ctrl, int i,
1334 const u8 *oob, int sas, int sector_1k)
1335{
1336 int tbytes = sas << sector_1k;
William Zhanga6454932024-09-16 11:58:45 +02001337 int j, k = 0;
1338 u32 last = 0xffffffff;
1339 u8 *plast = (u8 *)&last;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001340
1341 /* Adjust OOB values for 1K sector size */
1342 if (sector_1k && (i & 0x01))
1343 tbytes = max(0, tbytes - (int)ctrl->max_oob);
1344 tbytes = min_t(int, tbytes, ctrl->max_oob);
1345
William Zhanga6454932024-09-16 11:58:45 +02001346 /*
1347 * tbytes may not be multiple of words. Make sure we don't read out of
1348 * the boundary and stop at last word.
1349 */
1350 for (j = 0; (j + 3) < tbytes; j += 4)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001351 oob_reg_write(ctrl, j,
1352 (oob[j + 0] << 24) |
1353 (oob[j + 1] << 16) |
1354 (oob[j + 2] << 8) |
1355 (oob[j + 3] << 0));
William Zhanga6454932024-09-16 11:58:45 +02001356
1357 /* handle the remaing bytes */
1358 while (j < tbytes)
1359 plast[k++] = oob[j++];
1360
1361 if (tbytes & 0x3)
1362 oob_reg_write(ctrl, (tbytes & ~0x3), (__force u32)cpu_to_be32(last));
1363
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001364 return tbytes;
1365}
1366
1367#ifndef __UBOOT__
1368static irqreturn_t brcmnand_ctlrdy_irq(int irq, void *data)
1369{
1370 struct brcmnand_controller *ctrl = data;
1371
1372 /* Discard all NAND_CTLRDY interrupts during DMA */
1373 if (ctrl->dma_pending)
1374 return IRQ_HANDLED;
1375
1376 complete(&ctrl->done);
1377 return IRQ_HANDLED;
1378}
1379
1380/* Handle SoC-specific interrupt hardware */
1381static irqreturn_t brcmnand_irq(int irq, void *data)
1382{
1383 struct brcmnand_controller *ctrl = data;
1384
1385 if (ctrl->soc->ctlrdy_ack(ctrl->soc))
1386 return brcmnand_ctlrdy_irq(irq, data);
1387
1388 return IRQ_NONE;
1389}
1390
1391static irqreturn_t brcmnand_dma_irq(int irq, void *data)
1392{
1393 struct brcmnand_controller *ctrl = data;
1394
1395 complete(&ctrl->dma_done);
1396
1397 return IRQ_HANDLED;
1398}
1399#endif /* __UBOOT__ */
1400
1401static void brcmnand_send_cmd(struct brcmnand_host *host, int cmd)
1402{
1403 struct brcmnand_controller *ctrl = host->ctrl;
1404 int ret;
Kamal Dasu299c6832023-02-11 16:29:00 +01001405 u64 cmd_addr;
1406
1407 cmd_addr = brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
1408
1409 dev_dbg(ctrl->dev, "send native cmd %d addr 0x%llx\n", cmd, cmd_addr);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001410
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001411 BUG_ON(ctrl->cmd_pending != 0);
1412 ctrl->cmd_pending = cmd;
1413
1414 ret = bcmnand_ctrl_poll_status(ctrl, NAND_CTRL_RDY, NAND_CTRL_RDY, 0);
1415 WARN_ON(ret);
1416
1417 mb(); /* flush previous writes */
1418 brcmnand_write_reg(ctrl, BRCMNAND_CMD_START,
1419 cmd << brcmnand_cmd_shift(ctrl));
1420}
1421
1422/***********************************************************************
1423 * NAND MTD API: read/program/erase
1424 ***********************************************************************/
1425
1426static void brcmnand_cmd_ctrl(struct mtd_info *mtd, int dat,
1427 unsigned int ctrl)
1428{
1429 /* intentionally left blank */
1430}
1431
1432static int brcmnand_waitfunc(struct mtd_info *mtd, struct nand_chip *this)
1433{
1434 struct nand_chip *chip = mtd_to_nand(mtd);
1435 struct brcmnand_host *host = nand_get_controller_data(chip);
1436 struct brcmnand_controller *ctrl = host->ctrl;
1437
1438#ifndef __UBOOT__
1439 unsigned long timeo = msecs_to_jiffies(100);
1440
1441 dev_dbg(ctrl->dev, "wait on native cmd %d\n", ctrl->cmd_pending);
1442 if (ctrl->cmd_pending &&
1443 wait_for_completion_timeout(&ctrl->done, timeo) <= 0) {
1444 u32 cmd = brcmnand_read_reg(ctrl, BRCMNAND_CMD_START)
1445 >> brcmnand_cmd_shift(ctrl);
1446
1447 dev_err_ratelimited(ctrl->dev,
1448 "timeout waiting for command %#02x\n", cmd);
1449 dev_err_ratelimited(ctrl->dev, "intfc status %08x\n",
1450 brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS));
1451 }
1452#else
1453 unsigned long timeo = 100; /* 100 msec */
1454 int ret;
1455
1456 dev_dbg(ctrl->dev, "wait on native cmd %d\n", ctrl->cmd_pending);
1457
1458 ret = bcmnand_ctrl_poll_status(ctrl, NAND_CTRL_RDY, NAND_CTRL_RDY, timeo);
1459 WARN_ON(ret);
1460#endif /* __UBOOT__ */
1461
1462 ctrl->cmd_pending = 0;
1463 return brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS) &
1464 INTFC_FLASH_STATUS;
1465}
1466
1467enum {
1468 LLOP_RE = BIT(16),
1469 LLOP_WE = BIT(17),
1470 LLOP_ALE = BIT(18),
1471 LLOP_CLE = BIT(19),
1472 LLOP_RETURN_IDLE = BIT(31),
1473
1474 LLOP_DATA_MASK = GENMASK(15, 0),
1475};
1476
1477static int brcmnand_low_level_op(struct brcmnand_host *host,
1478 enum brcmnand_llop_type type, u32 data,
1479 bool last_op)
1480{
1481 struct mtd_info *mtd = nand_to_mtd(&host->chip);
1482 struct nand_chip *chip = &host->chip;
1483 struct brcmnand_controller *ctrl = host->ctrl;
1484 u32 tmp;
1485
1486 tmp = data & LLOP_DATA_MASK;
1487 switch (type) {
1488 case LL_OP_CMD:
1489 tmp |= LLOP_WE | LLOP_CLE;
1490 break;
1491 case LL_OP_ADDR:
1492 /* WE | ALE */
1493 tmp |= LLOP_WE | LLOP_ALE;
1494 break;
1495 case LL_OP_WR:
1496 /* WE */
1497 tmp |= LLOP_WE;
1498 break;
1499 case LL_OP_RD:
1500 /* RE */
1501 tmp |= LLOP_RE;
1502 break;
1503 }
1504 if (last_op)
1505 /* RETURN_IDLE */
1506 tmp |= LLOP_RETURN_IDLE;
1507
1508 dev_dbg(ctrl->dev, "ll_op cmd %#x\n", tmp);
1509
1510 brcmnand_write_reg(ctrl, BRCMNAND_LL_OP, tmp);
1511 (void)brcmnand_read_reg(ctrl, BRCMNAND_LL_OP);
1512
1513 brcmnand_send_cmd(host, CMD_LOW_LEVEL_OP);
1514 return brcmnand_waitfunc(mtd, chip);
1515}
1516
1517static void brcmnand_cmdfunc(struct mtd_info *mtd, unsigned command,
1518 int column, int page_addr)
1519{
1520 struct nand_chip *chip = mtd_to_nand(mtd);
1521 struct brcmnand_host *host = nand_get_controller_data(chip);
1522 struct brcmnand_controller *ctrl = host->ctrl;
1523 u64 addr = (u64)page_addr << chip->page_shift;
1524 int native_cmd = 0;
1525
1526 if (command == NAND_CMD_READID || command == NAND_CMD_PARAM ||
1527 command == NAND_CMD_RNDOUT)
1528 addr = (u64)column;
1529 /* Avoid propagating a negative, don't-care address */
1530 else if (page_addr < 0)
1531 addr = 0;
1532
1533 dev_dbg(ctrl->dev, "cmd 0x%x addr 0x%llx\n", command,
1534 (unsigned long long)addr);
1535
1536 host->last_cmd = command;
1537 host->last_byte = 0;
1538 host->last_addr = addr;
1539
1540 switch (command) {
1541 case NAND_CMD_RESET:
1542 native_cmd = CMD_FLASH_RESET;
1543 break;
1544 case NAND_CMD_STATUS:
1545 native_cmd = CMD_STATUS_READ;
1546 break;
1547 case NAND_CMD_READID:
1548 native_cmd = CMD_DEVICE_ID_READ;
1549 break;
1550 case NAND_CMD_READOOB:
1551 native_cmd = CMD_SPARE_AREA_READ;
1552 break;
1553 case NAND_CMD_ERASE1:
1554 native_cmd = CMD_BLOCK_ERASE;
1555 brcmnand_wp(mtd, 0);
1556 break;
1557 case NAND_CMD_PARAM:
1558 native_cmd = CMD_PARAMETER_READ;
1559 break;
1560 case NAND_CMD_SET_FEATURES:
1561 case NAND_CMD_GET_FEATURES:
1562 brcmnand_low_level_op(host, LL_OP_CMD, command, false);
1563 brcmnand_low_level_op(host, LL_OP_ADDR, column, false);
1564 break;
1565 case NAND_CMD_RNDOUT:
1566 native_cmd = CMD_PARAMETER_CHANGE_COL;
1567 addr &= ~((u64)(FC_BYTES - 1));
1568 /*
1569 * HW quirk: PARAMETER_CHANGE_COL requires SECTOR_SIZE_1K=0
1570 * NB: hwcfg.sector_size_1k may not be initialized yet
1571 */
1572 if (brcmnand_get_sector_size_1k(host)) {
1573 host->hwcfg.sector_size_1k =
1574 brcmnand_get_sector_size_1k(host);
1575 brcmnand_set_sector_size_1k(host, 0);
1576 }
1577 break;
1578 }
1579
1580 if (!native_cmd)
1581 return;
1582
Kamal Dasu299c6832023-02-11 16:29:00 +01001583 brcmnand_set_cmd_addr(mtd, addr);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001584 brcmnand_send_cmd(host, native_cmd);
1585 brcmnand_waitfunc(mtd, chip);
1586
1587 if (native_cmd == CMD_PARAMETER_READ ||
1588 native_cmd == CMD_PARAMETER_CHANGE_COL) {
1589 /* Copy flash cache word-wise */
1590 u32 *flash_cache = (u32 *)ctrl->flash_cache;
1591 int i;
1592
1593 brcmnand_soc_data_bus_prepare(ctrl->soc, true);
1594
1595 /*
1596 * Must cache the FLASH_CACHE now, since changes in
1597 * SECTOR_SIZE_1K may invalidate it
1598 */
Philippe Reynes7f28cf62019-03-15 15:14:37 +01001599 for (i = 0; i < FC_WORDS; i++) {
1600 u32 fc;
1601
1602 fc = brcmnand_read_fc(ctrl, i);
1603
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001604 /*
1605 * Flash cache is big endian for parameter pages, at
1606 * least on STB SoCs
1607 */
Philippe Reynes7f28cf62019-03-15 15:14:37 +01001608 if (ctrl->parameter_page_big_endian)
1609 flash_cache[i] = be32_to_cpu(fc);
1610 else
1611 flash_cache[i] = le32_to_cpu(fc);
1612 }
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001613
1614 brcmnand_soc_data_bus_unprepare(ctrl->soc, true);
1615
1616 /* Cleanup from HW quirk: restore SECTOR_SIZE_1K */
1617 if (host->hwcfg.sector_size_1k)
1618 brcmnand_set_sector_size_1k(host,
1619 host->hwcfg.sector_size_1k);
1620 }
1621
1622 /* Re-enable protection is necessary only after erase */
1623 if (command == NAND_CMD_ERASE1)
1624 brcmnand_wp(mtd, 1);
1625}
1626
1627static uint8_t brcmnand_read_byte(struct mtd_info *mtd)
1628{
1629 struct nand_chip *chip = mtd_to_nand(mtd);
1630 struct brcmnand_host *host = nand_get_controller_data(chip);
1631 struct brcmnand_controller *ctrl = host->ctrl;
1632 uint8_t ret = 0;
1633 int addr, offs;
1634
1635 switch (host->last_cmd) {
1636 case NAND_CMD_READID:
1637 if (host->last_byte < 4)
1638 ret = brcmnand_read_reg(ctrl, BRCMNAND_ID) >>
1639 (24 - (host->last_byte << 3));
1640 else if (host->last_byte < 8)
1641 ret = brcmnand_read_reg(ctrl, BRCMNAND_ID_EXT) >>
1642 (56 - (host->last_byte << 3));
1643 break;
1644
1645 case NAND_CMD_READOOB:
1646 ret = oob_reg_read(ctrl, host->last_byte);
1647 break;
1648
1649 case NAND_CMD_STATUS:
1650 ret = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS) &
1651 INTFC_FLASH_STATUS;
1652 if (wp_on) /* hide WP status */
1653 ret |= NAND_STATUS_WP;
1654 break;
1655
1656 case NAND_CMD_PARAM:
1657 case NAND_CMD_RNDOUT:
1658 addr = host->last_addr + host->last_byte;
1659 offs = addr & (FC_BYTES - 1);
1660
1661 /* At FC_BYTES boundary, switch to next column */
1662 if (host->last_byte > 0 && offs == 0)
1663 nand_change_read_column_op(chip, addr, NULL, 0, false);
1664
1665 ret = ctrl->flash_cache[offs];
1666 break;
1667 case NAND_CMD_GET_FEATURES:
1668 if (host->last_byte >= ONFI_SUBFEATURE_PARAM_LEN) {
1669 ret = 0;
1670 } else {
1671 bool last = host->last_byte ==
1672 ONFI_SUBFEATURE_PARAM_LEN - 1;
1673 brcmnand_low_level_op(host, LL_OP_RD, 0, last);
1674 ret = brcmnand_read_reg(ctrl, BRCMNAND_LL_RDATA) & 0xff;
1675 }
1676 }
1677
1678 dev_dbg(ctrl->dev, "read byte = 0x%02x\n", ret);
1679 host->last_byte++;
1680
1681 return ret;
1682}
1683
1684static void brcmnand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
1685{
1686 int i;
1687
1688 for (i = 0; i < len; i++, buf++)
1689 *buf = brcmnand_read_byte(mtd);
1690}
1691
1692static void brcmnand_write_buf(struct mtd_info *mtd, const uint8_t *buf,
1693 int len)
1694{
1695 int i;
1696 struct nand_chip *chip = mtd_to_nand(mtd);
1697 struct brcmnand_host *host = nand_get_controller_data(chip);
1698
1699 switch (host->last_cmd) {
1700 case NAND_CMD_SET_FEATURES:
1701 for (i = 0; i < len; i++)
1702 brcmnand_low_level_op(host, LL_OP_WR, buf[i],
1703 (i + 1) == len);
1704 break;
1705 default:
1706 BUG();
1707 break;
1708 }
1709}
1710
1711/**
1712 * Construct a FLASH_DMA descriptor as part of a linked list. You must know the
1713 * following ahead of time:
1714 * - Is this descriptor the beginning or end of a linked list?
1715 * - What is the (DMA) address of the next descriptor in the linked list?
1716 */
1717#ifndef __UBOOT__
1718static int brcmnand_fill_dma_desc(struct brcmnand_host *host,
1719 struct brcm_nand_dma_desc *desc, u64 addr,
1720 dma_addr_t buf, u32 len, u8 dma_cmd,
1721 bool begin, bool end,
1722 dma_addr_t next_desc)
1723{
1724 memset(desc, 0, sizeof(*desc));
1725 /* Descriptors are written in native byte order (wordwise) */
1726 desc->next_desc = lower_32_bits(next_desc);
1727 desc->next_desc_ext = upper_32_bits(next_desc);
1728 desc->cmd_irq = (dma_cmd << 24) |
1729 (end ? (0x03 << 8) : 0) | /* IRQ | STOP */
1730 (!!begin) | ((!!end) << 1); /* head, tail */
Jiaxun Yang0803a272024-07-17 16:07:03 +08001731#ifdef CONFIG_SYS_BIG_ENDIAN
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001732 desc->cmd_irq |= 0x01 << 12;
1733#endif
1734 desc->dram_addr = lower_32_bits(buf);
1735 desc->dram_addr_ext = upper_32_bits(buf);
1736 desc->tfr_len = len;
1737 desc->total_len = len;
1738 desc->flash_addr = lower_32_bits(addr);
1739 desc->flash_addr_ext = upper_32_bits(addr);
1740 desc->cs = host->cs;
1741 desc->status_valid = 0x01;
1742 return 0;
1743}
1744
1745/**
1746 * Kick the FLASH_DMA engine, with a given DMA descriptor
1747 */
1748static void brcmnand_dma_run(struct brcmnand_host *host, dma_addr_t desc)
1749{
1750 struct brcmnand_controller *ctrl = host->ctrl;
1751 unsigned long timeo = msecs_to_jiffies(100);
1752
1753 flash_dma_writel(ctrl, FLASH_DMA_FIRST_DESC, lower_32_bits(desc));
1754 (void)flash_dma_readl(ctrl, FLASH_DMA_FIRST_DESC);
Kamal Dasub6233f72023-02-11 16:29:03 +01001755 if (ctrl->nand_version > 0x0602) {
1756 flash_dma_writel(ctrl, FLASH_DMA_FIRST_DESC_EXT,
1757 upper_32_bits(desc));
1758 (void)flash_dma_readl(ctrl, FLASH_DMA_FIRST_DESC_EXT);
1759 }
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001760
1761 /* Start FLASH_DMA engine */
1762 ctrl->dma_pending = true;
1763 mb(); /* flush previous writes */
1764 flash_dma_writel(ctrl, FLASH_DMA_CTRL, 0x03); /* wake | run */
1765
1766 if (wait_for_completion_timeout(&ctrl->dma_done, timeo) <= 0) {
1767 dev_err(ctrl->dev,
1768 "timeout waiting for DMA; status %#x, error status %#x\n",
1769 flash_dma_readl(ctrl, FLASH_DMA_STATUS),
1770 flash_dma_readl(ctrl, FLASH_DMA_ERROR_STATUS));
1771 }
1772 ctrl->dma_pending = false;
1773 flash_dma_writel(ctrl, FLASH_DMA_CTRL, 0); /* force stop */
1774}
1775
1776static int brcmnand_dma_trans(struct brcmnand_host *host, u64 addr, u32 *buf,
1777 u32 len, u8 dma_cmd)
1778{
1779 struct brcmnand_controller *ctrl = host->ctrl;
1780 dma_addr_t buf_pa;
1781 int dir = dma_cmd == CMD_PAGE_READ ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
1782
1783 buf_pa = dma_map_single(ctrl->dev, buf, len, dir);
1784 if (dma_mapping_error(ctrl->dev, buf_pa)) {
1785 dev_err(ctrl->dev, "unable to map buffer for DMA\n");
1786 return -ENOMEM;
1787 }
1788
1789 brcmnand_fill_dma_desc(host, ctrl->dma_desc, addr, buf_pa, len,
1790 dma_cmd, true, true, 0);
1791
1792 brcmnand_dma_run(host, ctrl->dma_pa);
1793
1794 dma_unmap_single(ctrl->dev, buf_pa, len, dir);
1795
1796 if (ctrl->dma_desc->status_valid & FLASH_DMA_ECC_ERROR)
1797 return -EBADMSG;
1798 else if (ctrl->dma_desc->status_valid & FLASH_DMA_CORR_ERROR)
1799 return -EUCLEAN;
1800
1801 return 0;
1802}
1803#endif /* __UBOOT__ */
1804
1805/*
1806 * Assumes proper CS is already set
1807 */
1808static int brcmnand_read_by_pio(struct mtd_info *mtd, struct nand_chip *chip,
1809 u64 addr, unsigned int trans, u32 *buf,
1810 u8 *oob, u64 *err_addr)
1811{
1812 struct brcmnand_host *host = nand_get_controller_data(chip);
1813 struct brcmnand_controller *ctrl = host->ctrl;
1814 int i, j, ret = 0;
1815
Kamal Dasu299c6832023-02-11 16:29:00 +01001816 brcmnand_clear_ecc_addr(ctrl);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001817
1818 for (i = 0; i < trans; i++, addr += FC_BYTES) {
Kamal Dasu299c6832023-02-11 16:29:00 +01001819 brcmnand_set_cmd_addr(mtd, addr);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001820 /* SPARE_AREA_READ does not use ECC, so just use PAGE_READ */
1821 brcmnand_send_cmd(host, CMD_PAGE_READ);
1822 brcmnand_waitfunc(mtd, chip);
1823
1824 if (likely(buf)) {
1825 brcmnand_soc_data_bus_prepare(ctrl->soc, false);
1826
1827 for (j = 0; j < FC_WORDS; j++, buf++)
1828 *buf = brcmnand_read_fc(ctrl, j);
1829
1830 brcmnand_soc_data_bus_unprepare(ctrl->soc, false);
1831 }
1832
1833 if (oob)
1834 oob += read_oob_from_regs(ctrl, i, oob,
1835 mtd->oobsize / trans,
1836 host->hwcfg.sector_size_1k);
1837
Joel Peshkin8384fd82021-12-20 20:15:47 -08001838 if (ret != -EBADMSG) {
Kamal Dasu299c6832023-02-11 16:29:00 +01001839 *err_addr = brcmnand_get_uncorrecc_addr(ctrl);
1840
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001841 if (*err_addr)
1842 ret = -EBADMSG;
1843 }
1844
1845 if (!ret) {
Kamal Dasu299c6832023-02-11 16:29:00 +01001846 *err_addr = brcmnand_get_correcc_addr(ctrl);
1847
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001848 if (*err_addr)
1849 ret = -EUCLEAN;
1850 }
1851 }
1852
1853 return ret;
1854}
1855
1856/*
1857 * Check a page to see if it is erased (w/ bitflips) after an uncorrectable ECC
1858 * error
1859 *
1860 * Because the HW ECC signals an ECC error if an erase paged has even a single
1861 * bitflip, we must check each ECC error to see if it is actually an erased
1862 * page with bitflips, not a truly corrupted page.
1863 *
1864 * On a real error, return a negative error code (-EBADMSG for ECC error), and
1865 * buf will contain raw data.
1866 * Otherwise, buf gets filled with 0xffs and return the maximum number of
1867 * bitflips-per-ECC-sector to the caller.
1868 *
1869 */
1870static int brcmstb_nand_verify_erased_page(struct mtd_info *mtd,
1871 struct nand_chip *chip, void *buf, u64 addr)
1872{
Álvaro Fernández Rojas210751f2023-02-11 16:29:04 +01001873 struct mtd_oob_region ecc;
1874 int i;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001875 int bitflips = 0;
1876 int page = addr >> chip->page_shift;
1877 int ret;
Álvaro Fernández Rojas210751f2023-02-11 16:29:04 +01001878 void *ecc_bytes;
Claire Lin2bac5792023-02-11 16:29:02 +01001879 void *ecc_chunk;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001880
1881 if (!buf) {
1882#ifndef __UBOOT__
1883 buf = chip->data_buf;
1884#else
1885 buf = chip->buffers->databuf;
1886#endif
1887 /* Invalidate page cache */
1888 chip->pagebuf = -1;
1889 }
1890
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001891 /* read without ecc for verification */
1892 ret = chip->ecc.read_page_raw(mtd, chip, buf, true, page);
1893 if (ret)
1894 return ret;
1895
Álvaro Fernández Rojas210751f2023-02-11 16:29:04 +01001896 for (i = 0; i < chip->ecc.steps; i++) {
Claire Lin2bac5792023-02-11 16:29:02 +01001897 ecc_chunk = buf + chip->ecc.size * i;
Álvaro Fernández Rojas210751f2023-02-11 16:29:04 +01001898
1899 mtd_ooblayout_ecc(mtd, i, &ecc);
1900 ecc_bytes = chip->oob_poi + ecc.offset;
1901
1902 ret = nand_check_erased_ecc_chunk(ecc_chunk, chip->ecc.size,
1903 ecc_bytes, ecc.length,
1904 NULL, 0,
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001905 chip->ecc.strength);
1906 if (ret < 0)
1907 return ret;
1908
1909 bitflips = max(bitflips, ret);
1910 }
1911
1912 return bitflips;
1913}
1914
1915static int brcmnand_read(struct mtd_info *mtd, struct nand_chip *chip,
1916 u64 addr, unsigned int trans, u32 *buf, u8 *oob)
1917{
1918 struct brcmnand_host *host = nand_get_controller_data(chip);
1919 struct brcmnand_controller *ctrl = host->ctrl;
1920 u64 err_addr = 0;
1921 int err;
1922 bool retry = true;
1923
1924 dev_dbg(ctrl->dev, "read %llx -> %p\n", (unsigned long long)addr, buf);
1925
1926try_dmaread:
Kamal Dasu299c6832023-02-11 16:29:00 +01001927 brcmnand_clear_ecc_addr(ctrl);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001928
1929#ifndef __UBOOT__
1930 if (has_flash_dma(ctrl) && !oob && flash_dma_buf_ok(buf)) {
1931 err = brcmnand_dma_trans(host, addr, buf, trans * FC_BYTES,
1932 CMD_PAGE_READ);
1933 if (err) {
1934 if (mtd_is_bitflip_or_eccerr(err))
1935 err_addr = addr;
1936 else
1937 return -EIO;
1938 }
1939 } else {
1940 if (oob)
1941 memset(oob, 0x99, mtd->oobsize);
1942
1943 err = brcmnand_read_by_pio(mtd, chip, addr, trans, buf,
1944 oob, &err_addr);
1945 }
1946#else
1947 if (oob)
1948 memset(oob, 0x99, mtd->oobsize);
1949
1950 err = brcmnand_read_by_pio(mtd, chip, addr, trans, buf,
1951 oob, &err_addr);
1952#endif /* __UBOOT__ */
1953
1954 if (mtd_is_eccerr(err)) {
1955 /*
1956 * On controller version and 7.0, 7.1 , DMA read after a
1957 * prior PIO read that reported uncorrectable error,
1958 * the DMA engine captures this error following DMA read
1959 * cleared only on subsequent DMA read, so just retry once
1960 * to clear a possible false error reported for current DMA
1961 * read
1962 */
1963 if ((ctrl->nand_version == 0x0700) ||
1964 (ctrl->nand_version == 0x0701)) {
1965 if (retry) {
1966 retry = false;
1967 goto try_dmaread;
1968 }
1969 }
1970
1971 /*
1972 * Controller version 7.2 has hw encoder to detect erased page
1973 * bitflips, apply sw verification for older controllers only
1974 */
1975 if (ctrl->nand_version < 0x0702) {
1976 err = brcmstb_nand_verify_erased_page(mtd, chip, buf,
1977 addr);
1978 /* erased page bitflips corrected */
1979 if (err >= 0)
1980 return err;
1981 }
1982
1983 dev_dbg(ctrl->dev, "uncorrectable error at 0x%llx\n",
1984 (unsigned long long)err_addr);
1985 mtd->ecc_stats.failed++;
1986 /* NAND layer expects zero on ECC errors */
1987 return 0;
1988 }
1989
1990 if (mtd_is_bitflip(err)) {
1991 unsigned int corrected = brcmnand_count_corrected(ctrl);
1992
1993 dev_dbg(ctrl->dev, "corrected error at 0x%llx\n",
1994 (unsigned long long)err_addr);
1995 mtd->ecc_stats.corrected += corrected;
1996 /* Always exceed the software-imposed threshold */
1997 return max(mtd->bitflip_threshold, corrected);
1998 }
1999
2000 return 0;
2001}
2002
2003static int brcmnand_read_page(struct mtd_info *mtd, struct nand_chip *chip,
2004 uint8_t *buf, int oob_required, int page)
2005{
2006 struct brcmnand_host *host = nand_get_controller_data(chip);
2007 u8 *oob = oob_required ? (u8 *)chip->oob_poi : NULL;
2008
2009 nand_read_page_op(chip, page, 0, NULL, 0);
2010
2011 return brcmnand_read(mtd, chip, host->last_addr,
2012 mtd->writesize >> FC_SHIFT, (u32 *)buf, oob);
2013}
2014
2015static int brcmnand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
2016 uint8_t *buf, int oob_required, int page)
2017{
2018 struct brcmnand_host *host = nand_get_controller_data(chip);
2019 u8 *oob = oob_required ? (u8 *)chip->oob_poi : NULL;
2020 int ret;
2021
2022 nand_read_page_op(chip, page, 0, NULL, 0);
2023
2024 brcmnand_set_ecc_enabled(host, 0);
2025 ret = brcmnand_read(mtd, chip, host->last_addr,
2026 mtd->writesize >> FC_SHIFT, (u32 *)buf, oob);
2027 brcmnand_set_ecc_enabled(host, 1);
2028 return ret;
2029}
2030
2031static int brcmnand_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
2032 int page)
2033{
2034 return brcmnand_read(mtd, chip, (u64)page << chip->page_shift,
2035 mtd->writesize >> FC_SHIFT,
2036 NULL, (u8 *)chip->oob_poi);
2037}
2038
2039static int brcmnand_read_oob_raw(struct mtd_info *mtd, struct nand_chip *chip,
2040 int page)
2041{
2042 struct brcmnand_host *host = nand_get_controller_data(chip);
2043
2044 brcmnand_set_ecc_enabled(host, 0);
2045 brcmnand_read(mtd, chip, (u64)page << chip->page_shift,
2046 mtd->writesize >> FC_SHIFT,
2047 NULL, (u8 *)chip->oob_poi);
2048 brcmnand_set_ecc_enabled(host, 1);
2049 return 0;
2050}
2051
2052static int brcmnand_write(struct mtd_info *mtd, struct nand_chip *chip,
2053 u64 addr, const u32 *buf, u8 *oob)
2054{
2055 struct brcmnand_host *host = nand_get_controller_data(chip);
2056 struct brcmnand_controller *ctrl = host->ctrl;
2057 unsigned int i, j, trans = mtd->writesize >> FC_SHIFT;
2058 int status, ret = 0;
2059
2060 dev_dbg(ctrl->dev, "write %llx <- %p\n", (unsigned long long)addr, buf);
2061
2062 if (unlikely((unsigned long)buf & 0x03)) {
2063 dev_warn(ctrl->dev, "unaligned buffer: %p\n", buf);
2064 buf = (u32 *)((unsigned long)buf & ~0x03);
2065 }
2066
2067 brcmnand_wp(mtd, 0);
2068
2069 for (i = 0; i < ctrl->max_oob; i += 4)
2070 oob_reg_write(ctrl, i, 0xffffffff);
2071
2072#ifndef __UBOOT__
2073 if (has_flash_dma(ctrl) && !oob && flash_dma_buf_ok(buf)) {
2074 if (brcmnand_dma_trans(host, addr, (u32 *)buf,
2075 mtd->writesize, CMD_PROGRAM_PAGE))
2076 ret = -EIO;
2077 goto out;
2078 }
2079#endif /* __UBOOT__ */
2080
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002081 for (i = 0; i < trans; i++, addr += FC_BYTES) {
2082 /* full address MUST be set before populating FC */
Kamal Dasu299c6832023-02-11 16:29:00 +01002083 brcmnand_set_cmd_addr(mtd, addr);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002084
2085 if (buf) {
2086 brcmnand_soc_data_bus_prepare(ctrl->soc, false);
2087
2088 for (j = 0; j < FC_WORDS; j++, buf++)
2089 brcmnand_write_fc(ctrl, j, *buf);
2090
2091 brcmnand_soc_data_bus_unprepare(ctrl->soc, false);
2092 } else if (oob) {
2093 for (j = 0; j < FC_WORDS; j++)
2094 brcmnand_write_fc(ctrl, j, 0xffffffff);
2095 }
2096
2097 if (oob) {
2098 oob += write_oob_to_regs(ctrl, i, oob,
2099 mtd->oobsize / trans,
2100 host->hwcfg.sector_size_1k);
2101 }
2102
2103 /* we cannot use SPARE_AREA_PROGRAM when PARTIAL_PAGE_EN=0 */
2104 brcmnand_send_cmd(host, CMD_PROGRAM_PAGE);
2105 status = brcmnand_waitfunc(mtd, chip);
2106
2107 if (status & NAND_STATUS_FAIL) {
2108 dev_info(ctrl->dev, "program failed at %llx\n",
2109 (unsigned long long)addr);
2110 ret = -EIO;
2111 goto out;
2112 }
2113 }
2114out:
2115 brcmnand_wp(mtd, 1);
2116 return ret;
2117}
2118
2119static int brcmnand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
2120 const uint8_t *buf, int oob_required, int page)
2121{
2122 struct brcmnand_host *host = nand_get_controller_data(chip);
2123 void *oob = oob_required ? chip->oob_poi : NULL;
2124
2125 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
2126 brcmnand_write(mtd, chip, host->last_addr, (const u32 *)buf, oob);
2127
2128 return nand_prog_page_end_op(chip);
2129}
2130
2131static int brcmnand_write_page_raw(struct mtd_info *mtd,
2132 struct nand_chip *chip, const uint8_t *buf,
2133 int oob_required, int page)
2134{
2135 struct brcmnand_host *host = nand_get_controller_data(chip);
2136 void *oob = oob_required ? chip->oob_poi : NULL;
2137
2138 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
2139 brcmnand_set_ecc_enabled(host, 0);
2140 brcmnand_write(mtd, chip, host->last_addr, (const u32 *)buf, oob);
2141 brcmnand_set_ecc_enabled(host, 1);
2142
2143 return nand_prog_page_end_op(chip);
2144}
2145
2146static int brcmnand_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
2147 int page)
2148{
2149 return brcmnand_write(mtd, chip, (u64)page << chip->page_shift,
2150 NULL, chip->oob_poi);
2151}
2152
2153static int brcmnand_write_oob_raw(struct mtd_info *mtd, struct nand_chip *chip,
2154 int page)
2155{
2156 struct brcmnand_host *host = nand_get_controller_data(chip);
2157 int ret;
2158
2159 brcmnand_set_ecc_enabled(host, 0);
2160 ret = brcmnand_write(mtd, chip, (u64)page << chip->page_shift, NULL,
2161 (u8 *)chip->oob_poi);
2162 brcmnand_set_ecc_enabled(host, 1);
2163
2164 return ret;
2165}
2166
2167/***********************************************************************
2168 * Per-CS setup (1 NAND device)
2169 ***********************************************************************/
2170
2171static int brcmnand_set_cfg(struct brcmnand_host *host,
2172 struct brcmnand_cfg *cfg)
2173{
2174 struct brcmnand_controller *ctrl = host->ctrl;
2175 struct nand_chip *chip = &host->chip;
2176 u16 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
2177 u16 cfg_ext_offs = brcmnand_cs_offset(ctrl, host->cs,
2178 BRCMNAND_CS_CFG_EXT);
2179 u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
2180 BRCMNAND_CS_ACC_CONTROL);
2181 u8 block_size = 0, page_size = 0, device_size = 0;
2182 u32 tmp;
2183
2184 if (ctrl->block_sizes) {
2185 int i, found;
2186
2187 for (i = 0, found = 0; ctrl->block_sizes[i]; i++)
2188 if (ctrl->block_sizes[i] * 1024 == cfg->block_size) {
2189 block_size = i;
2190 found = 1;
2191 }
2192 if (!found) {
2193 dev_warn(ctrl->dev, "invalid block size %u\n",
2194 cfg->block_size);
2195 return -EINVAL;
2196 }
2197 } else {
2198 block_size = ffs(cfg->block_size) - ffs(BRCMNAND_MIN_BLOCKSIZE);
2199 }
2200
2201 if (cfg->block_size < BRCMNAND_MIN_BLOCKSIZE || (ctrl->max_block_size &&
2202 cfg->block_size > ctrl->max_block_size)) {
2203 dev_warn(ctrl->dev, "invalid block size %u\n",
2204 cfg->block_size);
2205 block_size = 0;
2206 }
2207
2208 if (ctrl->page_sizes) {
2209 int i, found;
2210
2211 for (i = 0, found = 0; ctrl->page_sizes[i]; i++)
2212 if (ctrl->page_sizes[i] == cfg->page_size) {
2213 page_size = i;
2214 found = 1;
2215 }
2216 if (!found) {
2217 dev_warn(ctrl->dev, "invalid page size %u\n",
2218 cfg->page_size);
2219 return -EINVAL;
2220 }
2221 } else {
2222 page_size = ffs(cfg->page_size) - ffs(BRCMNAND_MIN_PAGESIZE);
2223 }
2224
2225 if (cfg->page_size < BRCMNAND_MIN_PAGESIZE || (ctrl->max_page_size &&
2226 cfg->page_size > ctrl->max_page_size)) {
2227 dev_warn(ctrl->dev, "invalid page size %u\n", cfg->page_size);
2228 return -EINVAL;
2229 }
2230
2231 if (fls64(cfg->device_size) < fls64(BRCMNAND_MIN_DEVSIZE)) {
2232 dev_warn(ctrl->dev, "invalid device size 0x%llx\n",
2233 (unsigned long long)cfg->device_size);
2234 return -EINVAL;
2235 }
2236 device_size = fls64(cfg->device_size) - fls64(BRCMNAND_MIN_DEVSIZE);
2237
2238 tmp = (cfg->blk_adr_bytes << CFG_BLK_ADR_BYTES_SHIFT) |
2239 (cfg->col_adr_bytes << CFG_COL_ADR_BYTES_SHIFT) |
2240 (cfg->ful_adr_bytes << CFG_FUL_ADR_BYTES_SHIFT) |
2241 (!!(cfg->device_width == 16) << CFG_BUS_WIDTH_SHIFT) |
2242 (device_size << CFG_DEVICE_SIZE_SHIFT);
2243 if (cfg_offs == cfg_ext_offs) {
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +01002244 tmp |= (page_size << ctrl->page_size_shift) |
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002245 (block_size << CFG_BLK_SIZE_SHIFT);
2246 nand_writereg(ctrl, cfg_offs, tmp);
2247 } else {
2248 nand_writereg(ctrl, cfg_offs, tmp);
2249 tmp = (page_size << CFG_EXT_PAGE_SIZE_SHIFT) |
2250 (block_size << CFG_EXT_BLK_SIZE_SHIFT);
2251 nand_writereg(ctrl, cfg_ext_offs, tmp);
2252 }
2253
2254 tmp = nand_readreg(ctrl, acc_control_offs);
2255 tmp &= ~brcmnand_ecc_level_mask(ctrl);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002256 tmp &= ~brcmnand_spare_area_mask(ctrl);
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +01002257 if (ctrl->nand_version >= 0x0302) {
William Zhang26f66e62024-09-16 11:58:43 +02002258 tmp |= cfg->ecc_level << ctrl->ecc_level_shift;
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +01002259 tmp |= cfg->spare_area_size;
2260 }
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002261 nand_writereg(ctrl, acc_control_offs, tmp);
2262
2263 brcmnand_set_sector_size_1k(host, cfg->sector_size_1k);
2264
2265 /* threshold = ceil(BCH-level * 0.75) */
2266 brcmnand_wr_corr_thresh(host, DIV_ROUND_UP(chip->ecc.strength * 3, 4));
2267
2268 return 0;
2269}
2270
2271static void brcmnand_print_cfg(struct brcmnand_host *host,
2272 char *buf, struct brcmnand_cfg *cfg)
2273{
2274 buf += sprintf(buf,
2275 "%lluMiB total, %uKiB blocks, %u%s pages, %uB OOB, %u-bit",
2276 (unsigned long long)cfg->device_size >> 20,
2277 cfg->block_size >> 10,
2278 cfg->page_size >= 1024 ? cfg->page_size >> 10 : cfg->page_size,
2279 cfg->page_size >= 1024 ? "KiB" : "B",
2280 cfg->spare_area_size, cfg->device_width);
2281
2282 /* Account for Hamming ECC and for BCH 512B vs 1KiB sectors */
2283 if (is_hamming_ecc(host->ctrl, cfg))
2284 sprintf(buf, ", Hamming ECC");
2285 else if (cfg->sector_size_1k)
2286 sprintf(buf, ", BCH-%u (1KiB sector)", cfg->ecc_level << 1);
2287 else
2288 sprintf(buf, ", BCH-%u", cfg->ecc_level);
2289}
2290
2291/*
2292 * Minimum number of bytes to address a page. Calculated as:
2293 * roundup(log2(size / page-size) / 8)
2294 *
2295 * NB: the following does not "round up" for non-power-of-2 'size'; but this is
2296 * OK because many other things will break if 'size' is irregular...
2297 */
2298static inline int get_blk_adr_bytes(u64 size, u32 writesize)
2299{
2300 return ALIGN(ilog2(size) - ilog2(writesize), 8) >> 3;
2301}
2302
2303static int brcmnand_setup_dev(struct brcmnand_host *host)
2304{
2305 struct mtd_info *mtd = nand_to_mtd(&host->chip);
2306 struct nand_chip *chip = &host->chip;
2307 struct brcmnand_controller *ctrl = host->ctrl;
2308 struct brcmnand_cfg *cfg = &host->hwcfg;
2309 char msg[128];
2310 u32 offs, tmp, oob_sector;
2311 int ret;
2312
2313 memset(cfg, 0, sizeof(*cfg));
2314
2315#ifndef __UBOOT__
2316 ret = of_property_read_u32(nand_get_flash_node(chip),
2317 "brcm,nand-oob-sector-size",
2318 &oob_sector);
2319#else
2320 ret = ofnode_read_u32(nand_get_flash_node(chip),
2321 "brcm,nand-oob-sector-size",
2322 &oob_sector);
2323#endif /* __UBOOT__ */
2324 if (ret) {
2325 /* Use detected size */
2326 cfg->spare_area_size = mtd->oobsize /
2327 (mtd->writesize >> FC_SHIFT);
2328 } else {
2329 cfg->spare_area_size = oob_sector;
2330 }
2331 if (cfg->spare_area_size > ctrl->max_oob)
2332 cfg->spare_area_size = ctrl->max_oob;
2333 /*
2334 * Set oobsize to be consistent with controller's spare_area_size, as
2335 * the rest is inaccessible.
2336 */
2337 mtd->oobsize = cfg->spare_area_size * (mtd->writesize >> FC_SHIFT);
2338
2339 cfg->device_size = mtd->size;
2340 cfg->block_size = mtd->erasesize;
2341 cfg->page_size = mtd->writesize;
2342 cfg->device_width = (chip->options & NAND_BUSWIDTH_16) ? 16 : 8;
2343 cfg->col_adr_bytes = 2;
2344 cfg->blk_adr_bytes = get_blk_adr_bytes(mtd->size, mtd->writesize);
2345
2346 if (chip->ecc.mode != NAND_ECC_HW) {
2347 dev_err(ctrl->dev, "only HW ECC supported; selected: %d\n",
2348 chip->ecc.mode);
2349 return -EINVAL;
2350 }
2351
2352 if (chip->ecc.algo == NAND_ECC_UNKNOWN) {
2353 if (chip->ecc.strength == 1 && chip->ecc.size == 512)
2354 /* Default to Hamming for 1-bit ECC, if unspecified */
2355 chip->ecc.algo = NAND_ECC_HAMMING;
2356 else
2357 /* Otherwise, BCH */
2358 chip->ecc.algo = NAND_ECC_BCH;
2359 }
2360
2361 if (chip->ecc.algo == NAND_ECC_HAMMING && (chip->ecc.strength != 1 ||
2362 chip->ecc.size != 512)) {
2363 dev_err(ctrl->dev, "invalid Hamming params: %d bits per %d bytes\n",
2364 chip->ecc.strength, chip->ecc.size);
2365 return -EINVAL;
2366 }
2367
2368 switch (chip->ecc.size) {
2369 case 512:
2370 if (chip->ecc.algo == NAND_ECC_HAMMING)
2371 cfg->ecc_level = 15;
2372 else
2373 cfg->ecc_level = chip->ecc.strength;
2374 cfg->sector_size_1k = 0;
2375 break;
2376 case 1024:
2377 if (!(ctrl->features & BRCMNAND_HAS_1K_SECTORS)) {
2378 dev_err(ctrl->dev, "1KB sectors not supported\n");
2379 return -EINVAL;
2380 }
2381 if (chip->ecc.strength & 0x1) {
2382 dev_err(ctrl->dev,
2383 "odd ECC not supported with 1KB sectors\n");
2384 return -EINVAL;
2385 }
2386
2387 cfg->ecc_level = chip->ecc.strength >> 1;
2388 cfg->sector_size_1k = 1;
2389 break;
2390 default:
2391 dev_err(ctrl->dev, "unsupported ECC size: %d\n",
2392 chip->ecc.size);
2393 return -EINVAL;
2394 }
2395
2396 cfg->ful_adr_bytes = cfg->blk_adr_bytes;
2397 if (mtd->writesize > 512)
2398 cfg->ful_adr_bytes += cfg->col_adr_bytes;
2399 else
2400 cfg->ful_adr_bytes += 1;
2401
2402 ret = brcmnand_set_cfg(host, cfg);
2403 if (ret)
2404 return ret;
2405
2406 brcmnand_set_ecc_enabled(host, 1);
2407
2408 brcmnand_print_cfg(host, msg, cfg);
2409 dev_info(ctrl->dev, "detected %s\n", msg);
2410
2411 /* Configure ACC_CONTROL */
2412 offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_ACC_CONTROL);
2413 tmp = nand_readreg(ctrl, offs);
2414 tmp &= ~ACC_CONTROL_PARTIAL_PAGE;
2415 tmp &= ~ACC_CONTROL_RD_ERASED;
2416
2417 /* We need to turn on Read from erased paged protected by ECC */
2418 if (ctrl->nand_version >= 0x0702)
2419 tmp |= ACC_CONTROL_RD_ERASED;
2420 tmp &= ~ACC_CONTROL_FAST_PGM_RDIN;
2421 if (ctrl->features & BRCMNAND_HAS_PREFETCH)
2422 tmp &= ~ACC_CONTROL_PREFETCH;
2423
2424 nand_writereg(ctrl, offs, tmp);
2425
2426 return 0;
2427}
2428
2429#ifndef __UBOOT__
2430static int brcmnand_init_cs(struct brcmnand_host *host, struct device_node *dn)
2431#else
2432static int brcmnand_init_cs(struct brcmnand_host *host, ofnode dn)
2433#endif
2434{
2435 struct brcmnand_controller *ctrl = host->ctrl;
2436#ifndef __UBOOT__
2437 struct platform_device *pdev = host->pdev;
2438#else
2439 struct udevice *pdev = host->pdev;
2440#endif /* __UBOOT__ */
2441 struct mtd_info *mtd;
2442 struct nand_chip *chip;
2443 int ret;
2444 u16 cfg_offs;
2445
2446#ifndef __UBOOT__
2447 ret = of_property_read_u32(dn, "reg", &host->cs);
2448#else
2449 ret = ofnode_read_s32(dn, "reg", &host->cs);
2450#endif
2451 if (ret) {
Sean Anderson4b5aa002020-09-15 10:44:50 -04002452 dev_err(pdev, "can't get chip-select\n");
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002453 return -ENXIO;
2454 }
2455
2456 mtd = nand_to_mtd(&host->chip);
2457 chip = &host->chip;
2458
2459 nand_set_flash_node(chip, dn);
2460 nand_set_controller_data(chip, host);
2461#ifndef __UBOOT__
2462 mtd->name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "brcmnand.%d",
2463 host->cs);
2464#else
2465 mtd->name = devm_kasprintf(pdev, GFP_KERNEL, "brcmnand.%d",
2466 host->cs);
2467#endif /* __UBOOT__ */
2468 if (!mtd->name)
2469 return -ENOMEM;
2470
2471 mtd->owner = THIS_MODULE;
2472#ifndef __UBOOT__
2473 mtd->dev.parent = &pdev->dev;
2474#else
2475 mtd->dev->parent = pdev;
2476#endif /* __UBOOT__ */
2477
2478 chip->IO_ADDR_R = (void __iomem *)0xdeadbeef;
2479 chip->IO_ADDR_W = (void __iomem *)0xdeadbeef;
2480
2481 chip->cmd_ctrl = brcmnand_cmd_ctrl;
2482 chip->cmdfunc = brcmnand_cmdfunc;
2483 chip->waitfunc = brcmnand_waitfunc;
2484 chip->read_byte = brcmnand_read_byte;
2485 chip->read_buf = brcmnand_read_buf;
2486 chip->write_buf = brcmnand_write_buf;
2487
2488 chip->ecc.mode = NAND_ECC_HW;
2489 chip->ecc.read_page = brcmnand_read_page;
2490 chip->ecc.write_page = brcmnand_write_page;
2491 chip->ecc.read_page_raw = brcmnand_read_page_raw;
2492 chip->ecc.write_page_raw = brcmnand_write_page_raw;
2493 chip->ecc.write_oob_raw = brcmnand_write_oob_raw;
2494 chip->ecc.read_oob_raw = brcmnand_read_oob_raw;
2495 chip->ecc.read_oob = brcmnand_read_oob;
2496 chip->ecc.write_oob = brcmnand_write_oob;
2497
2498 chip->controller = &ctrl->controller;
2499
2500 /*
2501 * The bootloader might have configured 16bit mode but
2502 * NAND READID command only works in 8bit mode. We force
2503 * 8bit mode here to ensure that NAND READID commands works.
2504 */
2505 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
2506 nand_writereg(ctrl, cfg_offs,
2507 nand_readreg(ctrl, cfg_offs) & ~CFG_BUS_WIDTH);
2508
2509 ret = nand_scan_ident(mtd, 1, NULL);
2510 if (ret)
2511 return ret;
2512
2513 chip->options |= NAND_NO_SUBPAGE_WRITE;
2514 /*
2515 * Avoid (for instance) kmap()'d buffers from JFFS2, which we can't DMA
2516 * to/from, and have nand_base pass us a bounce buffer instead, as
2517 * needed.
2518 */
2519 chip->options |= NAND_USE_BOUNCE_BUFFER;
2520
2521 if (chip->bbt_options & NAND_BBT_USE_FLASH)
2522 chip->bbt_options |= NAND_BBT_NO_OOB;
2523
2524 if (brcmnand_setup_dev(host))
2525 return -ENXIO;
2526
2527 chip->ecc.size = host->hwcfg.sector_size_1k ? 1024 : 512;
2528 /* only use our internal HW threshold */
2529 mtd->bitflip_threshold = 1;
2530
William Zhang1100e492019-09-04 10:51:13 -07002531 chip->ecc.layout = brcmstb_choose_ecc_layout(host);
2532 if (!chip->ecc.layout)
2533 return -ENXIO;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002534
2535 ret = nand_scan_tail(mtd);
2536 if (ret)
2537 return ret;
2538
2539#ifndef __UBOOT__
2540 ret = mtd_device_register(mtd, NULL, 0);
2541 if (ret)
2542 nand_cleanup(chip);
2543#else
2544 ret = nand_register(0, mtd);
2545#endif /* __UBOOT__ */
2546
Álvaro Fernández Rojasb3d66d92023-02-11 16:29:09 +01002547 /* If OOB is written with ECC enabled it will cause ECC errors */
2548 if (is_hamming_ecc(host->ctrl, &host->hwcfg)) {
2549 chip->ecc.write_oob = brcmnand_write_oob_raw;
2550 chip->ecc.read_oob = brcmnand_read_oob_raw;
2551 }
2552
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002553 return ret;
2554}
2555
2556#ifndef __UBOOT__
2557static void brcmnand_save_restore_cs_config(struct brcmnand_host *host,
2558 int restore)
2559{
2560 struct brcmnand_controller *ctrl = host->ctrl;
2561 u16 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
2562 u16 cfg_ext_offs = brcmnand_cs_offset(ctrl, host->cs,
2563 BRCMNAND_CS_CFG_EXT);
2564 u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
2565 BRCMNAND_CS_ACC_CONTROL);
2566 u16 t1_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_TIMING1);
2567 u16 t2_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_TIMING2);
2568
2569 if (restore) {
2570 nand_writereg(ctrl, cfg_offs, host->hwcfg.config);
2571 if (cfg_offs != cfg_ext_offs)
2572 nand_writereg(ctrl, cfg_ext_offs,
2573 host->hwcfg.config_ext);
2574 nand_writereg(ctrl, acc_control_offs, host->hwcfg.acc_control);
2575 nand_writereg(ctrl, t1_offs, host->hwcfg.timing_1);
2576 nand_writereg(ctrl, t2_offs, host->hwcfg.timing_2);
2577 } else {
2578 host->hwcfg.config = nand_readreg(ctrl, cfg_offs);
2579 if (cfg_offs != cfg_ext_offs)
2580 host->hwcfg.config_ext =
2581 nand_readreg(ctrl, cfg_ext_offs);
2582 host->hwcfg.acc_control = nand_readreg(ctrl, acc_control_offs);
2583 host->hwcfg.timing_1 = nand_readreg(ctrl, t1_offs);
2584 host->hwcfg.timing_2 = nand_readreg(ctrl, t2_offs);
2585 }
2586}
2587
2588static int brcmnand_suspend(struct device *dev)
2589{
2590 struct brcmnand_controller *ctrl = dev_get_drvdata(dev);
2591 struct brcmnand_host *host;
2592
2593 list_for_each_entry(host, &ctrl->host_list, node)
2594 brcmnand_save_restore_cs_config(host, 0);
2595
2596 ctrl->nand_cs_nand_select = brcmnand_read_reg(ctrl, BRCMNAND_CS_SELECT);
2597 ctrl->nand_cs_nand_xor = brcmnand_read_reg(ctrl, BRCMNAND_CS_XOR);
2598 ctrl->corr_stat_threshold =
2599 brcmnand_read_reg(ctrl, BRCMNAND_CORR_THRESHOLD);
2600
2601 if (has_flash_dma(ctrl))
2602 ctrl->flash_dma_mode = flash_dma_readl(ctrl, FLASH_DMA_MODE);
2603
2604 return 0;
2605}
2606
2607static int brcmnand_resume(struct device *dev)
2608{
2609 struct brcmnand_controller *ctrl = dev_get_drvdata(dev);
2610 struct brcmnand_host *host;
2611
2612 if (has_flash_dma(ctrl)) {
2613 flash_dma_writel(ctrl, FLASH_DMA_MODE, ctrl->flash_dma_mode);
2614 flash_dma_writel(ctrl, FLASH_DMA_ERROR_STATUS, 0);
2615 }
2616
2617 brcmnand_write_reg(ctrl, BRCMNAND_CS_SELECT, ctrl->nand_cs_nand_select);
2618 brcmnand_write_reg(ctrl, BRCMNAND_CS_XOR, ctrl->nand_cs_nand_xor);
2619 brcmnand_write_reg(ctrl, BRCMNAND_CORR_THRESHOLD,
2620 ctrl->corr_stat_threshold);
2621 if (ctrl->soc) {
2622 /* Clear/re-enable interrupt */
2623 ctrl->soc->ctlrdy_ack(ctrl->soc);
2624 ctrl->soc->ctlrdy_set_enabled(ctrl->soc, true);
2625 }
2626
2627 list_for_each_entry(host, &ctrl->host_list, node) {
2628 struct nand_chip *chip = &host->chip;
2629
2630 brcmnand_save_restore_cs_config(host, 1);
2631
2632 /* Reset the chip, required by some chips after power-up */
2633 nand_reset_op(chip);
2634 }
2635
2636 return 0;
2637}
2638
2639const struct dev_pm_ops brcmnand_pm_ops = {
2640 .suspend = brcmnand_suspend,
2641 .resume = brcmnand_resume,
2642};
2643EXPORT_SYMBOL_GPL(brcmnand_pm_ops);
2644
2645static const struct of_device_id brcmnand_of_match[] = {
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +01002646 { .compatible = "brcm,brcmnand-v2.1" },
2647 { .compatible = "brcm,brcmnand-v2.2" },
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002648 { .compatible = "brcm,brcmnand-v4.0" },
2649 { .compatible = "brcm,brcmnand-v5.0" },
2650 { .compatible = "brcm,brcmnand-v6.0" },
2651 { .compatible = "brcm,brcmnand-v6.1" },
2652 { .compatible = "brcm,brcmnand-v6.2" },
2653 { .compatible = "brcm,brcmnand-v7.0" },
2654 { .compatible = "brcm,brcmnand-v7.1" },
2655 { .compatible = "brcm,brcmnand-v7.2" },
Kamal Dasuf47b36b2023-02-11 16:29:01 +01002656 { .compatible = "brcm,brcmnand-v7.3" },
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002657 {},
2658};
2659MODULE_DEVICE_TABLE(of, brcmnand_of_match);
2660#endif /* __UBOOT__ */
2661
2662/***********************************************************************
2663 * Platform driver setup (per controller)
2664 ***********************************************************************/
2665
2666#ifndef __UBOOT__
2667int brcmnand_probe(struct platform_device *pdev, struct brcmnand_soc *soc)
2668#else
2669int brcmnand_probe(struct udevice *dev, struct brcmnand_soc *soc)
2670#endif /* __UBOOT__ */
2671{
2672#ifndef __UBOOT__
2673 struct device *dev = &pdev->dev;
2674 struct device_node *dn = dev->of_node, *child;
2675#else
2676 ofnode child;
2677 struct udevice *pdev = dev;
2678#endif /* __UBOOT__ */
2679 struct brcmnand_controller *ctrl;
2680#ifndef __UBOOT__
2681 struct resource *res;
2682#else
2683 struct resource res;
2684#endif /* __UBOOT__ */
2685 int ret;
2686
2687#ifndef __UBOOT__
2688 /* We only support device-tree instantiation */
2689 if (!dn)
2690 return -ENODEV;
2691
2692 if (!of_match_node(brcmnand_of_match, dn))
2693 return -ENODEV;
2694#endif /* __UBOOT__ */
2695
2696 ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL);
2697 if (!ctrl)
2698 return -ENOMEM;
2699
2700#ifndef __UBOOT__
2701 dev_set_drvdata(dev, ctrl);
2702#else
2703 /*
2704 * in u-boot, the data for the driver is allocated before probing
2705 * so to keep the reference to ctrl, we store it in the variable soc
2706 */
2707 soc->ctrl = ctrl;
2708#endif /* __UBOOT__ */
2709 ctrl->dev = dev;
2710
2711 init_completion(&ctrl->done);
2712 init_completion(&ctrl->dma_done);
2713 nand_hw_control_init(&ctrl->controller);
2714 INIT_LIST_HEAD(&ctrl->host_list);
2715
Philippe Reynes7f28cf62019-03-15 15:14:37 +01002716 /* Is parameter page in big endian ? */
2717 ctrl->parameter_page_big_endian =
2718 dev_read_u32_default(dev, "parameter-page-big-endian", 1);
2719
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002720 /* NAND register range */
2721#ifndef __UBOOT__
2722 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2723 ctrl->nand_base = devm_ioremap_resource(dev, res);
2724#else
2725 dev_read_resource(pdev, 0, &res);
2726 ctrl->nand_base = devm_ioremap(pdev, res.start, resource_size(&res));
2727#endif
2728 if (IS_ERR(ctrl->nand_base))
2729 return PTR_ERR(ctrl->nand_base);
2730
2731 /* Enable clock before using NAND registers */
2732 ctrl->clk = devm_clk_get(dev, "nand");
2733 if (!IS_ERR(ctrl->clk)) {
2734 ret = clk_prepare_enable(ctrl->clk);
2735 if (ret)
2736 return ret;
2737 } else {
Simon Glass7ca47bc2021-01-24 14:32:41 -07002738 /* Ignore PTR_ERR(ctrl->clk) */
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002739 ctrl->clk = NULL;
2740 }
2741
2742 /* Initialize NAND revision */
2743 ret = brcmnand_revision_init(ctrl);
2744 if (ret)
2745 goto err;
2746
2747 /*
2748 * Most chips have this cache at a fixed offset within 'nand' block.
2749 * Some must specify this region separately.
2750 */
2751#ifndef __UBOOT__
2752 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "nand-cache");
2753 if (res) {
2754 ctrl->nand_fc = devm_ioremap_resource(dev, res);
2755 if (IS_ERR(ctrl->nand_fc)) {
2756 ret = PTR_ERR(ctrl->nand_fc);
2757 goto err;
2758 }
2759 } else {
2760 ctrl->nand_fc = ctrl->nand_base +
2761 ctrl->reg_offsets[BRCMNAND_FC_BASE];
2762 }
2763#else
2764 if (!dev_read_resource_byname(pdev, "nand-cache", &res)) {
2765 ctrl->nand_fc = devm_ioremap(dev, res.start,
2766 resource_size(&res));
2767 if (IS_ERR(ctrl->nand_fc)) {
2768 ret = PTR_ERR(ctrl->nand_fc);
2769 goto err;
2770 }
2771 } else {
2772 ctrl->nand_fc = ctrl->nand_base +
2773 ctrl->reg_offsets[BRCMNAND_FC_BASE];
2774 }
2775#endif
2776
2777#ifndef __UBOOT__
2778 /* FLASH_DMA */
2779 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "flash-dma");
2780 if (res) {
2781 ctrl->flash_dma_base = devm_ioremap_resource(dev, res);
2782 if (IS_ERR(ctrl->flash_dma_base)) {
2783 ret = PTR_ERR(ctrl->flash_dma_base);
2784 goto err;
2785 }
2786
Kamal Dasuf47b36b2023-02-11 16:29:01 +01002787 /* initialize the dma version */
2788 brcmnand_flash_dma_revision_init(ctrl);
2789
2790 /* linked-list and stop on error */
2791 flash_dma_writel(ctrl, FLASH_DMA_MODE, FLASH_DMA_MODE_MASK);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002792 flash_dma_writel(ctrl, FLASH_DMA_ERROR_STATUS, 0);
2793
2794 /* Allocate descriptor(s) */
2795 ctrl->dma_desc = dmam_alloc_coherent(dev,
2796 sizeof(*ctrl->dma_desc),
2797 &ctrl->dma_pa, GFP_KERNEL);
2798 if (!ctrl->dma_desc) {
2799 ret = -ENOMEM;
2800 goto err;
2801 }
2802
2803 ctrl->dma_irq = platform_get_irq(pdev, 1);
2804 if ((int)ctrl->dma_irq < 0) {
2805 dev_err(dev, "missing FLASH_DMA IRQ\n");
2806 ret = -ENODEV;
2807 goto err;
2808 }
2809
2810 ret = devm_request_irq(dev, ctrl->dma_irq,
2811 brcmnand_dma_irq, 0, DRV_NAME,
2812 ctrl);
2813 if (ret < 0) {
2814 dev_err(dev, "can't allocate IRQ %d: error %d\n",
2815 ctrl->dma_irq, ret);
2816 goto err;
2817 }
2818
2819 dev_info(dev, "enabling FLASH_DMA\n");
2820 }
2821#endif /* __UBOOT__ */
2822
2823 /* Disable automatic device ID config, direct addressing */
2824 brcmnand_rmw_reg(ctrl, BRCMNAND_CS_SELECT,
2825 CS_SELECT_AUTO_DEVICE_ID_CFG | 0xff, 0, 0);
2826 /* Disable XOR addressing */
2827 brcmnand_rmw_reg(ctrl, BRCMNAND_CS_XOR, 0xff, 0, 0);
2828
Philippe Reynes77669af2019-03-15 15:14:38 +01002829 /* Read the write-protect configuration in the device tree */
2830 wp_on = dev_read_u32_default(dev, "write-protect", wp_on);
2831
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002832 if (ctrl->features & BRCMNAND_HAS_WP) {
2833 /* Permanently disable write protection */
2834 if (wp_on == 2)
2835 brcmnand_set_wp(ctrl, false);
2836 } else {
2837 wp_on = 0;
2838 }
2839
2840#ifndef __UBOOT__
2841 /* IRQ */
2842 ctrl->irq = platform_get_irq(pdev, 0);
2843 if ((int)ctrl->irq < 0) {
2844 dev_err(dev, "no IRQ defined\n");
2845 ret = -ENODEV;
2846 goto err;
2847 }
2848
2849 /*
2850 * Some SoCs integrate this controller (e.g., its interrupt bits) in
2851 * interesting ways
2852 */
2853 if (soc) {
2854 ctrl->soc = soc;
2855
2856 ret = devm_request_irq(dev, ctrl->irq, brcmnand_irq, 0,
2857 DRV_NAME, ctrl);
2858
2859 /* Enable interrupt */
2860 ctrl->soc->ctlrdy_ack(ctrl->soc);
2861 ctrl->soc->ctlrdy_set_enabled(ctrl->soc, true);
2862 } else {
2863 /* Use standard interrupt infrastructure */
2864 ret = devm_request_irq(dev, ctrl->irq, brcmnand_ctlrdy_irq, 0,
2865 DRV_NAME, ctrl);
2866 }
2867 if (ret < 0) {
2868 dev_err(dev, "can't allocate IRQ %d: error %d\n",
2869 ctrl->irq, ret);
2870 goto err;
2871 }
2872#endif /* __UBOOT__ */
2873
2874#ifndef __UBOOT__
2875 for_each_available_child_of_node(dn, child) {
2876 if (of_device_is_compatible(child, "brcm,nandcs")) {
2877 struct brcmnand_host *host;
2878
2879 host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
2880 if (!host) {
2881 of_node_put(child);
2882 ret = -ENOMEM;
2883 goto err;
2884 }
2885 host->pdev = pdev;
2886 host->ctrl = ctrl;
2887
2888 ret = brcmnand_init_cs(host, child);
2889 if (ret) {
2890 devm_kfree(dev, host);
2891 continue; /* Try all chip-selects */
2892 }
2893
2894 list_add_tail(&host->node, &ctrl->host_list);
2895 }
2896 }
2897#else
2898 ofnode_for_each_subnode(child, dev_ofnode(dev)) {
2899 if (ofnode_device_is_compatible(child, "brcm,nandcs")) {
2900 struct brcmnand_host *host;
2901
2902 host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
2903 if (!host) {
2904 ret = -ENOMEM;
2905 goto err;
2906 }
2907 host->pdev = pdev;
2908 host->ctrl = ctrl;
2909
2910 ret = brcmnand_init_cs(host, child);
2911 if (ret) {
2912 devm_kfree(dev, host);
2913 continue; /* Try all chip-selects */
2914 }
2915
2916 list_add_tail(&host->node, &ctrl->host_list);
2917 }
2918 }
2919#endif /* __UBOOT__ */
2920
Álvaro Fernández Rojasd8ae8752020-04-02 10:37:52 +02002921 /* No chip-selects could initialize properly */
2922 if (list_empty(&ctrl->host_list)) {
2923 ret = -ENODEV;
2924 goto err;
2925 }
2926
2927 return 0;
2928
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002929err:
2930#ifndef __UBOOT__
2931 clk_disable_unprepare(ctrl->clk);
2932#else
2933 if (ctrl->clk)
2934 clk_disable(ctrl->clk);
2935#endif /* __UBOOT__ */
2936 return ret;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002937}
2938EXPORT_SYMBOL_GPL(brcmnand_probe);
2939
2940#ifndef __UBOOT__
2941int brcmnand_remove(struct platform_device *pdev)
2942{
2943 struct brcmnand_controller *ctrl = dev_get_drvdata(&pdev->dev);
2944 struct brcmnand_host *host;
2945
2946 list_for_each_entry(host, &ctrl->host_list, node)
2947 nand_release(nand_to_mtd(&host->chip));
2948
2949 clk_disable_unprepare(ctrl->clk);
2950
2951 dev_set_drvdata(&pdev->dev, NULL);
2952
2953 return 0;
2954}
2955#else
2956int brcmnand_remove(struct udevice *pdev)
2957{
2958 return 0;
2959}
2960#endif /* __UBOOT__ */
2961EXPORT_SYMBOL_GPL(brcmnand_remove);
2962
2963MODULE_LICENSE("GPL v2");
2964MODULE_AUTHOR("Kevin Cernekee");
2965MODULE_AUTHOR("Brian Norris");
2966MODULE_DESCRIPTION("NAND driver for Broadcom chips");
2967MODULE_ALIAS("platform:brcmnand");