blob: 552b239b95ae43712595c2baa6d8be4719da6cde [file] [log] [blame]
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright © 2010-2015 Broadcom Corporation
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +010015#include <asm/io.h>
16#include <memalign.h>
17#include <nand.h>
18#include <clk.h>
Simon Glass9bc15642020-02-03 07:36:16 -070019#include <dm/device_compat.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070020#include <dm/devres.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060021#include <linux/bitops.h>
Simon Glassc06c1be2020-05-10 11:40:08 -060022#include <linux/bug.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070023#include <linux/err.h>
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +010024#include <linux/ioport.h>
25#include <linux/completion.h>
26#include <linux/errno.h>
27#include <linux/log2.h>
William Zhang3d8ade42024-09-16 11:58:46 +020028#include <linux/mtd/nand.h>
Tom Rini3bde7e22021-09-22 14:50:35 -040029#include <linux/mtd/rawnand.h>
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +010030#include <asm/processor.h>
31#include <dm.h>
32
33#include "brcmnand.h"
34#include "brcmnand_compat.h"
35
36/*
37 * This flag controls if WP stays on between erase/write commands to mitigate
38 * flash corruption due to power glitches. Values:
39 * 0: NAND_WP is not used or not available
40 * 1: NAND_WP is set by default, cleared for erase/write operations
41 * 2: NAND_WP is always cleared
42 */
43static int wp_on = 1;
44module_param(wp_on, int, 0444);
45
46/***********************************************************************
47 * Definitions
48 ***********************************************************************/
49
50#define DRV_NAME "brcmnand"
51
52#define CMD_NULL 0x00
53#define CMD_PAGE_READ 0x01
54#define CMD_SPARE_AREA_READ 0x02
55#define CMD_STATUS_READ 0x03
56#define CMD_PROGRAM_PAGE 0x04
57#define CMD_PROGRAM_SPARE_AREA 0x05
58#define CMD_COPY_BACK 0x06
59#define CMD_DEVICE_ID_READ 0x07
60#define CMD_BLOCK_ERASE 0x08
61#define CMD_FLASH_RESET 0x09
62#define CMD_BLOCKS_LOCK 0x0a
63#define CMD_BLOCKS_LOCK_DOWN 0x0b
64#define CMD_BLOCKS_UNLOCK 0x0c
65#define CMD_READ_BLOCKS_LOCK_STATUS 0x0d
66#define CMD_PARAMETER_READ 0x0e
67#define CMD_PARAMETER_CHANGE_COL 0x0f
68#define CMD_LOW_LEVEL_OP 0x10
69
70struct brcm_nand_dma_desc {
71 u32 next_desc;
72 u32 next_desc_ext;
73 u32 cmd_irq;
74 u32 dram_addr;
75 u32 dram_addr_ext;
76 u32 tfr_len;
77 u32 total_len;
78 u32 flash_addr;
79 u32 flash_addr_ext;
80 u32 cs;
81 u32 pad2[5];
82 u32 status_valid;
83} __packed;
84
85/* Bitfields for brcm_nand_dma_desc::status_valid */
86#define FLASH_DMA_ECC_ERROR (1 << 8)
87#define FLASH_DMA_CORR_ERROR (1 << 9)
88
Kamal Dasuf47b36b2023-02-11 16:29:01 +010089/* Bitfields for DMA_MODE */
90#define FLASH_DMA_MODE_STOP_ON_ERROR BIT(1) /* stop in Uncorr ECC error */
91#define FLASH_DMA_MODE_MODE BIT(0) /* link list */
92#define FLASH_DMA_MODE_MASK (FLASH_DMA_MODE_STOP_ON_ERROR | \
93 FLASH_DMA_MODE_MODE)
94
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +010095/* 512B flash cache in the NAND controller HW */
96#define FC_SHIFT 9U
97#define FC_BYTES 512U
98#define FC_WORDS (FC_BYTES >> 2)
99
100#define BRCMNAND_MIN_PAGESIZE 512
101#define BRCMNAND_MIN_BLOCKSIZE (8 * 1024)
102#define BRCMNAND_MIN_DEVSIZE (4ULL * 1024 * 1024)
103
104#define NAND_CTRL_RDY (INTFC_CTLR_READY | INTFC_FLASH_READY)
105#define NAND_POLL_STATUS_TIMEOUT_MS 100
106
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100107/* flash_dma registers */
108enum flash_dma_reg {
109 FLASH_DMA_REVISION = 0,
110 FLASH_DMA_FIRST_DESC,
111 FLASH_DMA_FIRST_DESC_EXT,
112 FLASH_DMA_CTRL,
113 FLASH_DMA_MODE,
114 FLASH_DMA_STATUS,
115 FLASH_DMA_INTERRUPT_DESC,
116 FLASH_DMA_INTERRUPT_DESC_EXT,
117 FLASH_DMA_ERROR_STATUS,
118 FLASH_DMA_CURRENT_DESC,
119 FLASH_DMA_CURRENT_DESC_EXT,
120};
121
122#ifndef __UBOOT__
Kamal Dasub6233f72023-02-11 16:29:03 +0100123/* flash_dma registers v0*/
124static const u16 flash_dma_regs_v0[] = {
125 [FLASH_DMA_REVISION] = 0x00,
126 [FLASH_DMA_FIRST_DESC] = 0x04,
127 [FLASH_DMA_CTRL] = 0x08,
128 [FLASH_DMA_MODE] = 0x0c,
129 [FLASH_DMA_STATUS] = 0x10,
130 [FLASH_DMA_INTERRUPT_DESC] = 0x14,
131 [FLASH_DMA_ERROR_STATUS] = 0x18,
132 [FLASH_DMA_CURRENT_DESC] = 0x1c,
133};
134
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100135/* flash_dma registers v1*/
136static const u16 flash_dma_regs_v1[] = {
137 [FLASH_DMA_REVISION] = 0x00,
138 [FLASH_DMA_FIRST_DESC] = 0x04,
139 [FLASH_DMA_FIRST_DESC_EXT] = 0x08,
140 [FLASH_DMA_CTRL] = 0x0c,
141 [FLASH_DMA_MODE] = 0x10,
142 [FLASH_DMA_STATUS] = 0x14,
143 [FLASH_DMA_INTERRUPT_DESC] = 0x18,
144 [FLASH_DMA_INTERRUPT_DESC_EXT] = 0x1c,
145 [FLASH_DMA_ERROR_STATUS] = 0x20,
146 [FLASH_DMA_CURRENT_DESC] = 0x24,
147 [FLASH_DMA_CURRENT_DESC_EXT] = 0x28,
148};
149
150/* flash_dma registers v4 */
151static const u16 flash_dma_regs_v4[] = {
152 [FLASH_DMA_REVISION] = 0x00,
153 [FLASH_DMA_FIRST_DESC] = 0x08,
154 [FLASH_DMA_FIRST_DESC_EXT] = 0x0c,
155 [FLASH_DMA_CTRL] = 0x10,
156 [FLASH_DMA_MODE] = 0x14,
157 [FLASH_DMA_STATUS] = 0x18,
158 [FLASH_DMA_INTERRUPT_DESC] = 0x20,
159 [FLASH_DMA_INTERRUPT_DESC_EXT] = 0x24,
160 [FLASH_DMA_ERROR_STATUS] = 0x28,
161 [FLASH_DMA_CURRENT_DESC] = 0x30,
162 [FLASH_DMA_CURRENT_DESC_EXT] = 0x34,
163};
164#endif /* __UBOOT__ */
165
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100166/* Controller feature flags */
167enum {
168 BRCMNAND_HAS_1K_SECTORS = BIT(0),
169 BRCMNAND_HAS_PREFETCH = BIT(1),
170 BRCMNAND_HAS_CACHE_MODE = BIT(2),
171 BRCMNAND_HAS_WP = BIT(3),
172};
173
174struct brcmnand_controller {
175#ifndef __UBOOT__
176 struct device *dev;
177#else
178 struct udevice *dev;
179#endif /* __UBOOT__ */
180 struct nand_hw_control controller;
181 void __iomem *nand_base;
182 void __iomem *nand_fc; /* flash cache */
183 void __iomem *flash_dma_base;
184 unsigned int irq;
185 unsigned int dma_irq;
186 int nand_version;
Philippe Reynes7f28cf62019-03-15 15:14:37 +0100187 int parameter_page_big_endian;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100188
189 /* Some SoCs provide custom interrupt status register(s) */
190 struct brcmnand_soc *soc;
191
192 /* Some SoCs have a gateable clock for the controller */
193 struct clk *clk;
194
195 int cmd_pending;
196 bool dma_pending;
197 struct completion done;
198 struct completion dma_done;
199
200 /* List of NAND hosts (one for each chip-select) */
201 struct list_head host_list;
202
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100203 /* flash_dma reg */
204 const u16 *flash_dma_offsets;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100205 struct brcm_nand_dma_desc *dma_desc;
206 dma_addr_t dma_pa;
207
208 /* in-memory cache of the FLASH_CACHE, used only for some commands */
209 u8 flash_cache[FC_BYTES];
210
211 /* Controller revision details */
212 const u16 *reg_offsets;
213 unsigned int reg_spacing; /* between CS1, CS2, ... regs */
214 const u8 *cs_offsets; /* within each chip-select */
215 const u8 *cs0_offsets; /* within CS0, if different */
216 unsigned int max_block_size;
217 const unsigned int *block_sizes;
218 unsigned int max_page_size;
219 const unsigned int *page_sizes;
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100220 unsigned int page_size_shift;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100221 unsigned int max_oob;
William Zhang26f66e62024-09-16 11:58:43 +0200222 u32 ecc_level_shift;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100223 u32 features;
224
225 /* for low-power standby/resume only */
226 u32 nand_cs_nand_select;
227 u32 nand_cs_nand_xor;
228 u32 corr_stat_threshold;
229 u32 flash_dma_mode;
230};
231
232struct brcmnand_cfg {
233 u64 device_size;
234 unsigned int block_size;
235 unsigned int page_size;
236 unsigned int spare_area_size;
237 unsigned int device_width;
238 unsigned int col_adr_bytes;
239 unsigned int blk_adr_bytes;
240 unsigned int ful_adr_bytes;
241 unsigned int sector_size_1k;
242 unsigned int ecc_level;
243 /* use for low-power standby/resume only */
244 u32 acc_control;
245 u32 config;
246 u32 config_ext;
247 u32 timing_1;
248 u32 timing_2;
249};
250
251struct brcmnand_host {
252 struct list_head node;
253
254 struct nand_chip chip;
255#ifndef __UBOOT__
256 struct platform_device *pdev;
257#else
258 struct udevice *pdev;
259#endif /* __UBOOT__ */
260 int cs;
261
262 unsigned int last_cmd;
263 unsigned int last_byte;
264 u64 last_addr;
265 struct brcmnand_cfg hwcfg;
266 struct brcmnand_controller *ctrl;
267};
268
269enum brcmnand_reg {
270 BRCMNAND_CMD_START = 0,
271 BRCMNAND_CMD_EXT_ADDRESS,
272 BRCMNAND_CMD_ADDRESS,
273 BRCMNAND_INTFC_STATUS,
274 BRCMNAND_CS_SELECT,
275 BRCMNAND_CS_XOR,
276 BRCMNAND_LL_OP,
277 BRCMNAND_CS0_BASE,
278 BRCMNAND_CS1_BASE, /* CS1 regs, if non-contiguous */
279 BRCMNAND_CORR_THRESHOLD,
280 BRCMNAND_CORR_THRESHOLD_EXT,
281 BRCMNAND_UNCORR_COUNT,
282 BRCMNAND_CORR_COUNT,
283 BRCMNAND_CORR_EXT_ADDR,
284 BRCMNAND_CORR_ADDR,
285 BRCMNAND_UNCORR_EXT_ADDR,
286 BRCMNAND_UNCORR_ADDR,
287 BRCMNAND_SEMAPHORE,
288 BRCMNAND_ID,
289 BRCMNAND_ID_EXT,
290 BRCMNAND_LL_RDATA,
291 BRCMNAND_OOB_READ_BASE,
292 BRCMNAND_OOB_READ_10_BASE, /* offset 0x10, if non-contiguous */
293 BRCMNAND_OOB_WRITE_BASE,
294 BRCMNAND_OOB_WRITE_10_BASE, /* offset 0x10, if non-contiguous */
295 BRCMNAND_FC_BASE,
296};
297
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100298/* BRCMNAND v2.1-v2.2 */
299static const u16 brcmnand_regs_v21[] = {
300 [BRCMNAND_CMD_START] = 0x04,
301 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
302 [BRCMNAND_CMD_ADDRESS] = 0x0c,
303 [BRCMNAND_INTFC_STATUS] = 0x5c,
304 [BRCMNAND_CS_SELECT] = 0x14,
305 [BRCMNAND_CS_XOR] = 0x18,
306 [BRCMNAND_LL_OP] = 0,
307 [BRCMNAND_CS0_BASE] = 0x40,
308 [BRCMNAND_CS1_BASE] = 0,
309 [BRCMNAND_CORR_THRESHOLD] = 0,
310 [BRCMNAND_CORR_THRESHOLD_EXT] = 0,
311 [BRCMNAND_UNCORR_COUNT] = 0,
312 [BRCMNAND_CORR_COUNT] = 0,
313 [BRCMNAND_CORR_EXT_ADDR] = 0x60,
314 [BRCMNAND_CORR_ADDR] = 0x64,
315 [BRCMNAND_UNCORR_EXT_ADDR] = 0x68,
316 [BRCMNAND_UNCORR_ADDR] = 0x6c,
317 [BRCMNAND_SEMAPHORE] = 0x50,
318 [BRCMNAND_ID] = 0x54,
319 [BRCMNAND_ID_EXT] = 0,
320 [BRCMNAND_LL_RDATA] = 0,
321 [BRCMNAND_OOB_READ_BASE] = 0x20,
322 [BRCMNAND_OOB_READ_10_BASE] = 0,
323 [BRCMNAND_OOB_WRITE_BASE] = 0x30,
324 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
325 [BRCMNAND_FC_BASE] = 0x200,
326};
327
Álvaro Fernández Rojas7a64a752023-02-11 16:29:05 +0100328/* BRCMNAND v3.3-v4.0 */
329static const u16 brcmnand_regs_v33[] = {
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100330 [BRCMNAND_CMD_START] = 0x04,
331 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
332 [BRCMNAND_CMD_ADDRESS] = 0x0c,
333 [BRCMNAND_INTFC_STATUS] = 0x6c,
334 [BRCMNAND_CS_SELECT] = 0x14,
335 [BRCMNAND_CS_XOR] = 0x18,
336 [BRCMNAND_LL_OP] = 0x178,
337 [BRCMNAND_CS0_BASE] = 0x40,
338 [BRCMNAND_CS1_BASE] = 0xd0,
339 [BRCMNAND_CORR_THRESHOLD] = 0x84,
340 [BRCMNAND_CORR_THRESHOLD_EXT] = 0,
341 [BRCMNAND_UNCORR_COUNT] = 0,
342 [BRCMNAND_CORR_COUNT] = 0,
343 [BRCMNAND_CORR_EXT_ADDR] = 0x70,
344 [BRCMNAND_CORR_ADDR] = 0x74,
345 [BRCMNAND_UNCORR_EXT_ADDR] = 0x78,
346 [BRCMNAND_UNCORR_ADDR] = 0x7c,
347 [BRCMNAND_SEMAPHORE] = 0x58,
348 [BRCMNAND_ID] = 0x60,
349 [BRCMNAND_ID_EXT] = 0x64,
350 [BRCMNAND_LL_RDATA] = 0x17c,
351 [BRCMNAND_OOB_READ_BASE] = 0x20,
352 [BRCMNAND_OOB_READ_10_BASE] = 0x130,
353 [BRCMNAND_OOB_WRITE_BASE] = 0x30,
354 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
355 [BRCMNAND_FC_BASE] = 0x200,
356};
357
358/* BRCMNAND v5.0 */
359static const u16 brcmnand_regs_v50[] = {
360 [BRCMNAND_CMD_START] = 0x04,
361 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
362 [BRCMNAND_CMD_ADDRESS] = 0x0c,
363 [BRCMNAND_INTFC_STATUS] = 0x6c,
364 [BRCMNAND_CS_SELECT] = 0x14,
365 [BRCMNAND_CS_XOR] = 0x18,
366 [BRCMNAND_LL_OP] = 0x178,
367 [BRCMNAND_CS0_BASE] = 0x40,
368 [BRCMNAND_CS1_BASE] = 0xd0,
369 [BRCMNAND_CORR_THRESHOLD] = 0x84,
370 [BRCMNAND_CORR_THRESHOLD_EXT] = 0,
371 [BRCMNAND_UNCORR_COUNT] = 0,
372 [BRCMNAND_CORR_COUNT] = 0,
373 [BRCMNAND_CORR_EXT_ADDR] = 0x70,
374 [BRCMNAND_CORR_ADDR] = 0x74,
375 [BRCMNAND_UNCORR_EXT_ADDR] = 0x78,
376 [BRCMNAND_UNCORR_ADDR] = 0x7c,
377 [BRCMNAND_SEMAPHORE] = 0x58,
378 [BRCMNAND_ID] = 0x60,
379 [BRCMNAND_ID_EXT] = 0x64,
380 [BRCMNAND_LL_RDATA] = 0x17c,
381 [BRCMNAND_OOB_READ_BASE] = 0x20,
382 [BRCMNAND_OOB_READ_10_BASE] = 0x130,
383 [BRCMNAND_OOB_WRITE_BASE] = 0x30,
384 [BRCMNAND_OOB_WRITE_10_BASE] = 0x140,
385 [BRCMNAND_FC_BASE] = 0x200,
386};
387
388/* BRCMNAND v6.0 - v7.1 */
389static const u16 brcmnand_regs_v60[] = {
390 [BRCMNAND_CMD_START] = 0x04,
391 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
392 [BRCMNAND_CMD_ADDRESS] = 0x0c,
393 [BRCMNAND_INTFC_STATUS] = 0x14,
394 [BRCMNAND_CS_SELECT] = 0x18,
395 [BRCMNAND_CS_XOR] = 0x1c,
396 [BRCMNAND_LL_OP] = 0x20,
397 [BRCMNAND_CS0_BASE] = 0x50,
398 [BRCMNAND_CS1_BASE] = 0,
399 [BRCMNAND_CORR_THRESHOLD] = 0xc0,
400 [BRCMNAND_CORR_THRESHOLD_EXT] = 0xc4,
401 [BRCMNAND_UNCORR_COUNT] = 0xfc,
402 [BRCMNAND_CORR_COUNT] = 0x100,
403 [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
404 [BRCMNAND_CORR_ADDR] = 0x110,
405 [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
406 [BRCMNAND_UNCORR_ADDR] = 0x118,
407 [BRCMNAND_SEMAPHORE] = 0x150,
408 [BRCMNAND_ID] = 0x194,
409 [BRCMNAND_ID_EXT] = 0x198,
410 [BRCMNAND_LL_RDATA] = 0x19c,
411 [BRCMNAND_OOB_READ_BASE] = 0x200,
412 [BRCMNAND_OOB_READ_10_BASE] = 0,
413 [BRCMNAND_OOB_WRITE_BASE] = 0x280,
414 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
415 [BRCMNAND_FC_BASE] = 0x400,
416};
417
418/* BRCMNAND v7.1 */
419static const u16 brcmnand_regs_v71[] = {
420 [BRCMNAND_CMD_START] = 0x04,
421 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
422 [BRCMNAND_CMD_ADDRESS] = 0x0c,
423 [BRCMNAND_INTFC_STATUS] = 0x14,
424 [BRCMNAND_CS_SELECT] = 0x18,
425 [BRCMNAND_CS_XOR] = 0x1c,
426 [BRCMNAND_LL_OP] = 0x20,
427 [BRCMNAND_CS0_BASE] = 0x50,
428 [BRCMNAND_CS1_BASE] = 0,
429 [BRCMNAND_CORR_THRESHOLD] = 0xdc,
430 [BRCMNAND_CORR_THRESHOLD_EXT] = 0xe0,
431 [BRCMNAND_UNCORR_COUNT] = 0xfc,
432 [BRCMNAND_CORR_COUNT] = 0x100,
433 [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
434 [BRCMNAND_CORR_ADDR] = 0x110,
435 [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
436 [BRCMNAND_UNCORR_ADDR] = 0x118,
437 [BRCMNAND_SEMAPHORE] = 0x150,
438 [BRCMNAND_ID] = 0x194,
439 [BRCMNAND_ID_EXT] = 0x198,
440 [BRCMNAND_LL_RDATA] = 0x19c,
441 [BRCMNAND_OOB_READ_BASE] = 0x200,
442 [BRCMNAND_OOB_READ_10_BASE] = 0,
443 [BRCMNAND_OOB_WRITE_BASE] = 0x280,
444 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
445 [BRCMNAND_FC_BASE] = 0x400,
446};
447
448/* BRCMNAND v7.2 */
449static const u16 brcmnand_regs_v72[] = {
450 [BRCMNAND_CMD_START] = 0x04,
451 [BRCMNAND_CMD_EXT_ADDRESS] = 0x08,
452 [BRCMNAND_CMD_ADDRESS] = 0x0c,
453 [BRCMNAND_INTFC_STATUS] = 0x14,
454 [BRCMNAND_CS_SELECT] = 0x18,
455 [BRCMNAND_CS_XOR] = 0x1c,
456 [BRCMNAND_LL_OP] = 0x20,
457 [BRCMNAND_CS0_BASE] = 0x50,
458 [BRCMNAND_CS1_BASE] = 0,
459 [BRCMNAND_CORR_THRESHOLD] = 0xdc,
460 [BRCMNAND_CORR_THRESHOLD_EXT] = 0xe0,
461 [BRCMNAND_UNCORR_COUNT] = 0xfc,
462 [BRCMNAND_CORR_COUNT] = 0x100,
463 [BRCMNAND_CORR_EXT_ADDR] = 0x10c,
464 [BRCMNAND_CORR_ADDR] = 0x110,
465 [BRCMNAND_UNCORR_EXT_ADDR] = 0x114,
466 [BRCMNAND_UNCORR_ADDR] = 0x118,
467 [BRCMNAND_SEMAPHORE] = 0x150,
468 [BRCMNAND_ID] = 0x194,
469 [BRCMNAND_ID_EXT] = 0x198,
470 [BRCMNAND_LL_RDATA] = 0x19c,
471 [BRCMNAND_OOB_READ_BASE] = 0x200,
472 [BRCMNAND_OOB_READ_10_BASE] = 0,
473 [BRCMNAND_OOB_WRITE_BASE] = 0x400,
474 [BRCMNAND_OOB_WRITE_10_BASE] = 0,
475 [BRCMNAND_FC_BASE] = 0x600,
476};
477
478enum brcmnand_cs_reg {
479 BRCMNAND_CS_CFG_EXT = 0,
480 BRCMNAND_CS_CFG,
481 BRCMNAND_CS_ACC_CONTROL,
482 BRCMNAND_CS_TIMING1,
483 BRCMNAND_CS_TIMING2,
484};
485
486/* Per chip-select offsets for v7.1 */
487static const u8 brcmnand_cs_offsets_v71[] = {
488 [BRCMNAND_CS_ACC_CONTROL] = 0x00,
489 [BRCMNAND_CS_CFG_EXT] = 0x04,
490 [BRCMNAND_CS_CFG] = 0x08,
491 [BRCMNAND_CS_TIMING1] = 0x0c,
492 [BRCMNAND_CS_TIMING2] = 0x10,
493};
494
495/* Per chip-select offsets for pre v7.1, except CS0 on <= v5.0 */
496static const u8 brcmnand_cs_offsets[] = {
497 [BRCMNAND_CS_ACC_CONTROL] = 0x00,
498 [BRCMNAND_CS_CFG_EXT] = 0x04,
499 [BRCMNAND_CS_CFG] = 0x04,
500 [BRCMNAND_CS_TIMING1] = 0x08,
501 [BRCMNAND_CS_TIMING2] = 0x0c,
502};
503
504/* Per chip-select offset for <= v5.0 on CS0 only */
505static const u8 brcmnand_cs_offsets_cs0[] = {
506 [BRCMNAND_CS_ACC_CONTROL] = 0x00,
507 [BRCMNAND_CS_CFG_EXT] = 0x08,
508 [BRCMNAND_CS_CFG] = 0x08,
509 [BRCMNAND_CS_TIMING1] = 0x10,
510 [BRCMNAND_CS_TIMING2] = 0x14,
511};
512
513/*
514 * Bitfields for the CFG and CFG_EXT registers. Pre-v7.1 controllers only had
515 * one config register, but once the bitfields overflowed, newer controllers
516 * (v7.1 and newer) added a CFG_EXT register and shuffled a few fields around.
517 */
518enum {
519 CFG_BLK_ADR_BYTES_SHIFT = 8,
520 CFG_COL_ADR_BYTES_SHIFT = 12,
521 CFG_FUL_ADR_BYTES_SHIFT = 16,
522 CFG_BUS_WIDTH_SHIFT = 23,
523 CFG_BUS_WIDTH = BIT(CFG_BUS_WIDTH_SHIFT),
524 CFG_DEVICE_SIZE_SHIFT = 24,
525
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100526 /* Only for v2.1 */
527 CFG_PAGE_SIZE_SHIFT_v2_1 = 30,
528
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100529 /* Only for pre-v7.1 (with no CFG_EXT register) */
530 CFG_PAGE_SIZE_SHIFT = 20,
531 CFG_BLK_SIZE_SHIFT = 28,
532
533 /* Only for v7.1+ (with CFG_EXT register) */
534 CFG_EXT_PAGE_SIZE_SHIFT = 0,
535 CFG_EXT_BLK_SIZE_SHIFT = 4,
536};
537
538/* BRCMNAND_INTFC_STATUS */
539enum {
540 INTFC_FLASH_STATUS = GENMASK(7, 0),
541
542 INTFC_ERASED = BIT(27),
543 INTFC_OOB_VALID = BIT(28),
544 INTFC_CACHE_VALID = BIT(29),
545 INTFC_FLASH_READY = BIT(30),
546 INTFC_CTLR_READY = BIT(31),
547};
548
William Zhang26f66e62024-09-16 11:58:43 +0200549/***********************************************************************
550 * NAND ACC CONTROL bitfield
551 *
552 * Some bits have remained constant throughout hardware revision, while
553 * others have shifted around.
554 ***********************************************************************/
555
556/* Constant for all versions (where supported) */
557enum {
558 /* See BRCMNAND_HAS_CACHE_MODE */
559 ACC_CONTROL_CACHE_MODE = BIT(22),
560
561 /* See BRCMNAND_HAS_PREFETCH */
562 ACC_CONTROL_PREFETCH = BIT(23),
563
564 ACC_CONTROL_PAGE_HIT = BIT(24),
565 ACC_CONTROL_WR_PREEMPT = BIT(25),
566 ACC_CONTROL_PARTIAL_PAGE = BIT(26),
567 ACC_CONTROL_RD_ERASED = BIT(27),
568 ACC_CONTROL_FAST_PGM_RDIN = BIT(28),
569 ACC_CONTROL_WR_ECC = BIT(30),
570 ACC_CONTROL_RD_ECC = BIT(31),
571};
572
573#define ACC_CONTROL_ECC_SHIFT 16
574/* Only for v7.2 */
575#define ACC_CONTROL_ECC_EXT_SHIFT 13
576
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100577static inline u32 nand_readreg(struct brcmnand_controller *ctrl, u32 offs)
578{
579 return brcmnand_readl(ctrl->nand_base + offs);
580}
581
582static inline void nand_writereg(struct brcmnand_controller *ctrl, u32 offs,
583 u32 val)
584{
585 brcmnand_writel(val, ctrl->nand_base + offs);
586}
587
588static int brcmnand_revision_init(struct brcmnand_controller *ctrl)
589{
590 static const unsigned int block_sizes_v6[] = { 8, 16, 128, 256, 512, 1024, 2048, 0 };
591 static const unsigned int block_sizes_v4[] = { 16, 128, 8, 512, 256, 1024, 2048, 0 };
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100592 static const unsigned int block_sizes_v2_2[] = { 16, 128, 8, 512, 256, 0 };
593 static const unsigned int block_sizes_v2_1[] = { 16, 128, 8, 512, 0 };
Álvaro Fernández Rojasb5e800b2023-02-11 16:29:07 +0100594 static const unsigned int page_sizes_v3_4[] = { 512, 2048, 4096, 8192, 0 };
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100595 static const unsigned int page_sizes_v2_2[] = { 512, 2048, 4096, 0 };
596 static const unsigned int page_sizes_v2_1[] = { 512, 2048, 0 };
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100597
598 ctrl->nand_version = nand_readreg(ctrl, 0) & 0xffff;
599
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100600 /* Only support v2.1+ */
601 if (ctrl->nand_version < 0x0201) {
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100602 dev_err(ctrl->dev, "version %#x not supported\n",
603 ctrl->nand_version);
604 return -ENODEV;
605 }
606
607 /* Register offsets */
608 if (ctrl->nand_version >= 0x0702)
609 ctrl->reg_offsets = brcmnand_regs_v72;
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100610 else if (ctrl->nand_version == 0x0701)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100611 ctrl->reg_offsets = brcmnand_regs_v71;
612 else if (ctrl->nand_version >= 0x0600)
613 ctrl->reg_offsets = brcmnand_regs_v60;
614 else if (ctrl->nand_version >= 0x0500)
615 ctrl->reg_offsets = brcmnand_regs_v50;
Álvaro Fernández Rojas7a64a752023-02-11 16:29:05 +0100616 else if (ctrl->nand_version >= 0x0303)
617 ctrl->reg_offsets = brcmnand_regs_v33;
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100618 else if (ctrl->nand_version >= 0x0201)
619 ctrl->reg_offsets = brcmnand_regs_v21;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100620
621 /* Chip-select stride */
622 if (ctrl->nand_version >= 0x0701)
623 ctrl->reg_spacing = 0x14;
624 else
625 ctrl->reg_spacing = 0x10;
626
627 /* Per chip-select registers */
628 if (ctrl->nand_version >= 0x0701) {
629 ctrl->cs_offsets = brcmnand_cs_offsets_v71;
630 } else {
631 ctrl->cs_offsets = brcmnand_cs_offsets;
632
Álvaro Fernández Rojas22461192023-02-11 16:29:06 +0100633 /* v3.3-5.0 have a different CS0 offset layout */
634 if (ctrl->nand_version >= 0x0303 &&
635 ctrl->nand_version <= 0x0500)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100636 ctrl->cs0_offsets = brcmnand_cs_offsets_cs0;
637 }
638
639 /* Page / block sizes */
640 if (ctrl->nand_version >= 0x0701) {
641 /* >= v7.1 use nice power-of-2 values! */
642 ctrl->max_page_size = 16 * 1024;
643 ctrl->max_block_size = 2 * 1024 * 1024;
644 } else {
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100645 if (ctrl->nand_version >= 0x0304)
646 ctrl->page_sizes = page_sizes_v3_4;
647 else if (ctrl->nand_version >= 0x0202)
648 ctrl->page_sizes = page_sizes_v2_2;
649 else
650 ctrl->page_sizes = page_sizes_v2_1;
651
652 if (ctrl->nand_version >= 0x0202)
653 ctrl->page_size_shift = CFG_PAGE_SIZE_SHIFT;
654 else
655 ctrl->page_size_shift = CFG_PAGE_SIZE_SHIFT_v2_1;
656
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100657 if (ctrl->nand_version >= 0x0600)
658 ctrl->block_sizes = block_sizes_v6;
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100659 else if (ctrl->nand_version >= 0x0400)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100660 ctrl->block_sizes = block_sizes_v4;
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100661 else if (ctrl->nand_version >= 0x0202)
662 ctrl->block_sizes = block_sizes_v2_2;
663 else
664 ctrl->block_sizes = block_sizes_v2_1;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100665
666 if (ctrl->nand_version < 0x0400) {
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100667 if (ctrl->nand_version < 0x0202)
668 ctrl->max_page_size = 2048;
669 else
670 ctrl->max_page_size = 4096;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100671 ctrl->max_block_size = 512 * 1024;
672 }
673 }
674
675 /* Maximum spare area sector size (per 512B) */
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100676 if (ctrl->nand_version == 0x0702)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100677 ctrl->max_oob = 128;
678 else if (ctrl->nand_version >= 0x0600)
679 ctrl->max_oob = 64;
680 else if (ctrl->nand_version >= 0x0500)
681 ctrl->max_oob = 32;
682 else
683 ctrl->max_oob = 16;
684
685 /* v6.0 and newer (except v6.1) have prefetch support */
686 if (ctrl->nand_version >= 0x0600 && ctrl->nand_version != 0x0601)
687 ctrl->features |= BRCMNAND_HAS_PREFETCH;
688
689 /*
690 * v6.x has cache mode, but it's implemented differently. Ignore it for
691 * now.
692 */
693 if (ctrl->nand_version >= 0x0700)
694 ctrl->features |= BRCMNAND_HAS_CACHE_MODE;
695
696 if (ctrl->nand_version >= 0x0500)
697 ctrl->features |= BRCMNAND_HAS_1K_SECTORS;
698
699 if (ctrl->nand_version >= 0x0700)
700 ctrl->features |= BRCMNAND_HAS_WP;
701#ifndef __UBOOT__
702 else if (of_property_read_bool(ctrl->dev->of_node, "brcm,nand-has-wp"))
703#else
704 else if (dev_read_bool(ctrl->dev, "brcm,nand-has-wp"))
705#endif /* __UBOOT__ */
706 ctrl->features |= BRCMNAND_HAS_WP;
707
William Zhang26f66e62024-09-16 11:58:43 +0200708 /* v7.2 has different ecc level shift in the acc register */
709 if (ctrl->nand_version == 0x0702)
710 ctrl->ecc_level_shift = ACC_CONTROL_ECC_EXT_SHIFT;
711 else
712 ctrl->ecc_level_shift = ACC_CONTROL_ECC_SHIFT;
713
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100714 return 0;
715}
716
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100717#ifndef __UBOOT__
718static void brcmnand_flash_dma_revision_init(struct brcmnand_controller *ctrl)
719{
720 /* flash_dma register offsets */
721 if (ctrl->nand_version >= 0x0703)
722 ctrl->flash_dma_offsets = flash_dma_regs_v4;
Kamal Dasub6233f72023-02-11 16:29:03 +0100723 else if (ctrl->nand_version == 0x0602)
724 ctrl->flash_dma_offsets = flash_dma_regs_v0;
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100725 else
726 ctrl->flash_dma_offsets = flash_dma_regs_v1;
727}
728#endif /* __UBOOT__ */
729
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100730static inline u32 brcmnand_read_reg(struct brcmnand_controller *ctrl,
731 enum brcmnand_reg reg)
732{
733 u16 offs = ctrl->reg_offsets[reg];
734
735 if (offs)
736 return nand_readreg(ctrl, offs);
737 else
738 return 0;
739}
740
741static inline void brcmnand_write_reg(struct brcmnand_controller *ctrl,
742 enum brcmnand_reg reg, u32 val)
743{
744 u16 offs = ctrl->reg_offsets[reg];
745
746 if (offs)
747 nand_writereg(ctrl, offs, val);
748}
749
750static inline void brcmnand_rmw_reg(struct brcmnand_controller *ctrl,
751 enum brcmnand_reg reg, u32 mask, unsigned
752 int shift, u32 val)
753{
754 u32 tmp = brcmnand_read_reg(ctrl, reg);
755
756 tmp &= ~mask;
757 tmp |= val << shift;
758 brcmnand_write_reg(ctrl, reg, tmp);
759}
760
761static inline u32 brcmnand_read_fc(struct brcmnand_controller *ctrl, int word)
762{
763 return __raw_readl(ctrl->nand_fc + word * 4);
764}
765
766static inline void brcmnand_write_fc(struct brcmnand_controller *ctrl,
767 int word, u32 val)
768{
769 __raw_writel(val, ctrl->nand_fc + word * 4);
770}
771
Kamal Dasu299c6832023-02-11 16:29:00 +0100772static void brcmnand_clear_ecc_addr(struct brcmnand_controller *ctrl)
773{
774
775 /* Clear error addresses */
776 brcmnand_write_reg(ctrl, BRCMNAND_UNCORR_ADDR, 0);
777 brcmnand_write_reg(ctrl, BRCMNAND_CORR_ADDR, 0);
778 brcmnand_write_reg(ctrl, BRCMNAND_UNCORR_EXT_ADDR, 0);
779 brcmnand_write_reg(ctrl, BRCMNAND_CORR_EXT_ADDR, 0);
780}
781
782static u64 brcmnand_get_uncorrecc_addr(struct brcmnand_controller *ctrl)
783{
784 u64 err_addr;
785
786 err_addr = brcmnand_read_reg(ctrl, BRCMNAND_UNCORR_ADDR);
787 err_addr |= ((u64)(brcmnand_read_reg(ctrl,
788 BRCMNAND_UNCORR_EXT_ADDR)
789 & 0xffff) << 32);
790
791 return err_addr;
792}
793
794static u64 brcmnand_get_correcc_addr(struct brcmnand_controller *ctrl)
795{
796 u64 err_addr;
797
798 err_addr = brcmnand_read_reg(ctrl, BRCMNAND_CORR_ADDR);
799 err_addr |= ((u64)(brcmnand_read_reg(ctrl,
800 BRCMNAND_CORR_EXT_ADDR)
801 & 0xffff) << 32);
802
803 return err_addr;
804}
805
806static void brcmnand_set_cmd_addr(struct mtd_info *mtd, u64 addr)
807{
808 struct nand_chip *chip = mtd_to_nand(mtd);
809 struct brcmnand_host *host = nand_get_controller_data(chip);
810 struct brcmnand_controller *ctrl = host->ctrl;
811
812 brcmnand_write_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS,
813 (host->cs << 16) | ((addr >> 32) & 0xffff));
814 (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_EXT_ADDRESS);
815 brcmnand_write_reg(ctrl, BRCMNAND_CMD_ADDRESS,
816 lower_32_bits(addr));
817 (void)brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
818}
819
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100820static inline u16 brcmnand_cs_offset(struct brcmnand_controller *ctrl, int cs,
821 enum brcmnand_cs_reg reg)
822{
823 u16 offs_cs0 = ctrl->reg_offsets[BRCMNAND_CS0_BASE];
824 u16 offs_cs1 = ctrl->reg_offsets[BRCMNAND_CS1_BASE];
825 u8 cs_offs;
826
827 if (cs == 0 && ctrl->cs0_offsets)
828 cs_offs = ctrl->cs0_offsets[reg];
829 else
830 cs_offs = ctrl->cs_offsets[reg];
831
832 if (cs && offs_cs1)
833 return offs_cs1 + (cs - 1) * ctrl->reg_spacing + cs_offs;
834
835 return offs_cs0 + cs * ctrl->reg_spacing + cs_offs;
836}
837
838static inline u32 brcmnand_count_corrected(struct brcmnand_controller *ctrl)
839{
840 if (ctrl->nand_version < 0x0600)
841 return 1;
842 return brcmnand_read_reg(ctrl, BRCMNAND_CORR_COUNT);
843}
844
845static void brcmnand_wr_corr_thresh(struct brcmnand_host *host, u8 val)
846{
847 struct brcmnand_controller *ctrl = host->ctrl;
848 unsigned int shift = 0, bits;
849 enum brcmnand_reg reg = BRCMNAND_CORR_THRESHOLD;
850 int cs = host->cs;
851
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100852 if (!ctrl->reg_offsets[reg])
853 return;
854
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100855 if (ctrl->nand_version == 0x0702)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100856 bits = 7;
857 else if (ctrl->nand_version >= 0x0600)
858 bits = 6;
859 else if (ctrl->nand_version >= 0x0500)
860 bits = 5;
861 else
862 bits = 4;
863
864 if (ctrl->nand_version >= 0x0702) {
865 if (cs >= 4)
866 reg = BRCMNAND_CORR_THRESHOLD_EXT;
867 shift = (cs % 4) * bits;
868 } else if (ctrl->nand_version >= 0x0600) {
869 if (cs >= 5)
870 reg = BRCMNAND_CORR_THRESHOLD_EXT;
871 shift = (cs % 5) * bits;
872 }
873 brcmnand_rmw_reg(ctrl, reg, (bits - 1) << shift, shift, val);
874}
875
876static inline int brcmnand_cmd_shift(struct brcmnand_controller *ctrl)
877{
878 if (ctrl->nand_version < 0x0602)
879 return 24;
880 return 0;
881}
882
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100883static inline u32 brcmnand_spare_area_mask(struct brcmnand_controller *ctrl)
884{
Kamal Dasuf47b36b2023-02-11 16:29:01 +0100885 if (ctrl->nand_version == 0x0702)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100886 return GENMASK(7, 0);
887 else if (ctrl->nand_version >= 0x0600)
888 return GENMASK(6, 0);
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100889 else if (ctrl->nand_version >= 0x0303)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100890 return GENMASK(5, 0);
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +0100891 else
892 return GENMASK(4, 0);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100893}
894
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100895static inline u32 brcmnand_ecc_level_mask(struct brcmnand_controller *ctrl)
896{
897 u32 mask = (ctrl->nand_version >= 0x0600) ? 0x1f : 0x0f;
898
William Zhang26f66e62024-09-16 11:58:43 +0200899 mask <<= ACC_CONTROL_ECC_SHIFT;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100900
901 /* v7.2 includes additional ECC levels */
William Zhang26f66e62024-09-16 11:58:43 +0200902 if (ctrl->nand_version == 0x0702)
903 mask |= 0x7 << ACC_CONTROL_ECC_EXT_SHIFT;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100904
905 return mask;
906}
907
908static void brcmnand_set_ecc_enabled(struct brcmnand_host *host, int en)
909{
910 struct brcmnand_controller *ctrl = host->ctrl;
911 u16 offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_ACC_CONTROL);
912 u32 acc_control = nand_readreg(ctrl, offs);
913 u32 ecc_flags = ACC_CONTROL_WR_ECC | ACC_CONTROL_RD_ECC;
914
915 if (en) {
916 acc_control |= ecc_flags; /* enable RD/WR ECC */
William Zhang26f66e62024-09-16 11:58:43 +0200917 acc_control &= ~brcmnand_ecc_level_mask(ctrl);
918 acc_control |= host->hwcfg.ecc_level << ctrl->ecc_level_shift;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +0100919 } else {
920 acc_control &= ~ecc_flags; /* disable RD/WR ECC */
921 acc_control &= ~brcmnand_ecc_level_mask(ctrl);
922 }
923
924 nand_writereg(ctrl, offs, acc_control);
925}
926
927static inline int brcmnand_sector_1k_shift(struct brcmnand_controller *ctrl)
928{
929 if (ctrl->nand_version >= 0x0702)
930 return 9;
931 else if (ctrl->nand_version >= 0x0600)
932 return 7;
933 else if (ctrl->nand_version >= 0x0500)
934 return 6;
935 else
936 return -1;
937}
938
939static int brcmnand_get_sector_size_1k(struct brcmnand_host *host)
940{
941 struct brcmnand_controller *ctrl = host->ctrl;
942 int shift = brcmnand_sector_1k_shift(ctrl);
943 u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
944 BRCMNAND_CS_ACC_CONTROL);
945
946 if (shift < 0)
947 return 0;
948
949 return (nand_readreg(ctrl, acc_control_offs) >> shift) & 0x1;
950}
951
952static void brcmnand_set_sector_size_1k(struct brcmnand_host *host, int val)
953{
954 struct brcmnand_controller *ctrl = host->ctrl;
955 int shift = brcmnand_sector_1k_shift(ctrl);
956 u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
957 BRCMNAND_CS_ACC_CONTROL);
958 u32 tmp;
959
960 if (shift < 0)
961 return;
962
963 tmp = nand_readreg(ctrl, acc_control_offs);
964 tmp &= ~(1 << shift);
965 tmp |= (!!val) << shift;
966 nand_writereg(ctrl, acc_control_offs, tmp);
967}
968
969/***********************************************************************
970 * CS_NAND_SELECT
971 ***********************************************************************/
972
973enum {
974 CS_SELECT_NAND_WP = BIT(29),
975 CS_SELECT_AUTO_DEVICE_ID_CFG = BIT(30),
976};
977
978static int bcmnand_ctrl_poll_status(struct brcmnand_controller *ctrl,
979 u32 mask, u32 expected_val,
980 unsigned long timeout_ms)
981{
982#ifndef __UBOOT__
983 unsigned long limit;
984 u32 val;
985
986 if (!timeout_ms)
987 timeout_ms = NAND_POLL_STATUS_TIMEOUT_MS;
988
989 limit = jiffies + msecs_to_jiffies(timeout_ms);
990 do {
991 val = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS);
992 if ((val & mask) == expected_val)
993 return 0;
994
995 cpu_relax();
996 } while (time_after(limit, jiffies));
997#else
998 unsigned long base, limit;
999 u32 val;
1000
1001 if (!timeout_ms)
1002 timeout_ms = NAND_POLL_STATUS_TIMEOUT_MS;
1003
1004 base = get_timer(0);
1005 limit = CONFIG_SYS_HZ * timeout_ms / 1000;
1006 do {
1007 val = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS);
1008 if ((val & mask) == expected_val)
1009 return 0;
1010
1011 cpu_relax();
1012 } while (get_timer(base) < limit);
1013#endif /* __UBOOT__ */
1014
William Zhang080ac0f2024-09-16 11:58:44 +02001015 /*
1016 * do a final check after time out in case the CPU was busy and the driver
1017 * did not get enough time to perform the polling to avoid false alarms
1018 */
1019 val = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS);
1020 if ((val & mask) == expected_val)
1021 return 0;
1022
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001023 dev_warn(ctrl->dev, "timeout on status poll (expected %x got %x)\n",
1024 expected_val, val & mask);
1025
1026 return -ETIMEDOUT;
1027}
1028
1029static inline void brcmnand_set_wp(struct brcmnand_controller *ctrl, bool en)
1030{
1031 u32 val = en ? CS_SELECT_NAND_WP : 0;
1032
1033 brcmnand_rmw_reg(ctrl, BRCMNAND_CS_SELECT, CS_SELECT_NAND_WP, 0, val);
1034}
1035
1036/***********************************************************************
1037 * Flash DMA
1038 ***********************************************************************/
1039
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001040static inline bool has_flash_dma(struct brcmnand_controller *ctrl)
1041{
1042 return ctrl->flash_dma_base;
1043}
1044
1045static inline bool flash_dma_buf_ok(const void *buf)
1046{
1047#ifndef __UBOOT__
1048 return buf && !is_vmalloc_addr(buf) &&
1049 likely(IS_ALIGNED((uintptr_t)buf, 4));
1050#else
1051 return buf && likely(IS_ALIGNED((uintptr_t)buf, 4));
1052#endif /* __UBOOT__ */
1053}
1054
Kamal Dasuf47b36b2023-02-11 16:29:01 +01001055static inline void flash_dma_writel(struct brcmnand_controller *ctrl,
1056 enum flash_dma_reg dma_reg, u32 val)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001057{
Kamal Dasuf47b36b2023-02-11 16:29:01 +01001058 u16 offs = ctrl->flash_dma_offsets[dma_reg];
1059
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001060 brcmnand_writel(val, ctrl->flash_dma_base + offs);
1061}
1062
Kamal Dasuf47b36b2023-02-11 16:29:01 +01001063static inline u32 flash_dma_readl(struct brcmnand_controller *ctrl,
1064 enum flash_dma_reg dma_reg)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001065{
Kamal Dasuf47b36b2023-02-11 16:29:01 +01001066 u16 offs = ctrl->flash_dma_offsets[dma_reg];
1067
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001068 return brcmnand_readl(ctrl->flash_dma_base + offs);
1069}
1070
1071/* Low-level operation types: command, address, write, or read */
1072enum brcmnand_llop_type {
1073 LL_OP_CMD,
1074 LL_OP_ADDR,
1075 LL_OP_WR,
1076 LL_OP_RD,
1077};
1078
1079/***********************************************************************
1080 * Internal support functions
1081 ***********************************************************************/
1082
1083static inline bool is_hamming_ecc(struct brcmnand_controller *ctrl,
1084 struct brcmnand_cfg *cfg)
1085{
1086 if (ctrl->nand_version <= 0x0701)
1087 return cfg->sector_size_1k == 0 && cfg->spare_area_size == 16 &&
1088 cfg->ecc_level == 15;
1089 else
1090 return cfg->sector_size_1k == 0 && ((cfg->spare_area_size == 16 &&
1091 cfg->ecc_level == 15) ||
1092 (cfg->spare_area_size == 28 && cfg->ecc_level == 16));
1093}
1094
1095/*
William Zhang1100e492019-09-04 10:51:13 -07001096 * Returns a nand_ecclayout strucutre for the given layout/configuration.
1097 * Returns NULL on failure.
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001098 */
William Zhang1100e492019-09-04 10:51:13 -07001099static struct nand_ecclayout *brcmnand_create_layout(int ecc_level,
1100 struct brcmnand_host *host)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001101{
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001102 struct brcmnand_cfg *cfg = &host->hwcfg;
William Zhang1100e492019-09-04 10:51:13 -07001103 int i, j;
1104 struct nand_ecclayout *layout;
1105 int req;
1106 int sectors;
1107 int sas;
1108 int idx1, idx2;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001109
William Zhang1100e492019-09-04 10:51:13 -07001110#ifndef __UBOOT__
1111 layout = devm_kzalloc(&host->pdev->dev, sizeof(*layout), GFP_KERNEL);
1112#else
1113 layout = devm_kzalloc(host->pdev, sizeof(*layout), GFP_KERNEL);
1114#endif
1115 if (!layout)
1116 return NULL;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001117
William Zhang1100e492019-09-04 10:51:13 -07001118 sectors = cfg->page_size / (512 << cfg->sector_size_1k);
1119 sas = cfg->spare_area_size << cfg->sector_size_1k;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001120
William Zhang1100e492019-09-04 10:51:13 -07001121 /* Hamming */
1122 if (is_hamming_ecc(host->ctrl, cfg)) {
1123 for (i = 0, idx1 = 0, idx2 = 0; i < sectors; i++) {
1124 /* First sector of each page may have BBI */
1125 if (i == 0) {
1126 layout->oobfree[idx2].offset = i * sas + 1;
1127 /* Small-page NAND use byte 6 for BBI */
1128 if (cfg->page_size == 512)
1129 layout->oobfree[idx2].offset--;
1130 layout->oobfree[idx2].length = 5;
1131 } else {
1132 layout->oobfree[idx2].offset = i * sas;
1133 layout->oobfree[idx2].length = 6;
1134 }
1135 idx2++;
1136 layout->eccpos[idx1++] = i * sas + 6;
1137 layout->eccpos[idx1++] = i * sas + 7;
1138 layout->eccpos[idx1++] = i * sas + 8;
1139 layout->oobfree[idx2].offset = i * sas + 9;
1140 layout->oobfree[idx2].length = 7;
1141 idx2++;
1142 /* Leave zero-terminated entry for OOBFREE */
1143 if (idx1 >= MTD_MAX_ECCPOS_ENTRIES_LARGE ||
1144 idx2 >= MTD_MAX_OOBFREE_ENTRIES_LARGE - 1)
1145 break;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001146 }
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001147
William Zhang1100e492019-09-04 10:51:13 -07001148 return layout;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001149 }
1150
William Zhang1100e492019-09-04 10:51:13 -07001151 /*
1152 * CONTROLLER_VERSION:
1153 * < v5.0: ECC_REQ = ceil(BCH_T * 13/8)
1154 * >= v5.0: ECC_REQ = ceil(BCH_T * 14/8)
1155 * But we will just be conservative.
1156 */
1157 req = DIV_ROUND_UP(ecc_level * 14, 8);
1158 if (req >= sas) {
Sean Anderson4b5aa002020-09-15 10:44:50 -04001159 dev_err(host->pdev,
William Zhang1100e492019-09-04 10:51:13 -07001160 "error: ECC too large for OOB (ECC bytes %d, spare sector %d)\n",
1161 req, sas);
1162 return NULL;
1163 }
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001164
William Zhang1100e492019-09-04 10:51:13 -07001165 layout->eccbytes = req * sectors;
1166 for (i = 0, idx1 = 0, idx2 = 0; i < sectors; i++) {
1167 for (j = sas - req; j < sas && idx1 <
1168 MTD_MAX_ECCPOS_ENTRIES_LARGE; j++, idx1++)
1169 layout->eccpos[idx1] = i * sas + j;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001170
William Zhang1100e492019-09-04 10:51:13 -07001171 /* First sector of each page may have BBI */
1172 if (i == 0) {
1173 if (cfg->page_size == 512 && (sas - req >= 6)) {
1174 /* Small-page NAND use byte 6 for BBI */
1175 layout->oobfree[idx2].offset = 0;
1176 layout->oobfree[idx2].length = 5;
1177 idx2++;
1178 if (sas - req > 6) {
1179 layout->oobfree[idx2].offset = 6;
1180 layout->oobfree[idx2].length =
1181 sas - req - 6;
1182 idx2++;
1183 }
1184 } else if (sas > req + 1) {
1185 layout->oobfree[idx2].offset = i * sas + 1;
1186 layout->oobfree[idx2].length = sas - req - 1;
1187 idx2++;
1188 }
1189 } else if (sas > req) {
1190 layout->oobfree[idx2].offset = i * sas;
1191 layout->oobfree[idx2].length = sas - req;
1192 idx2++;
1193 }
1194 /* Leave zero-terminated entry for OOBFREE */
1195 if (idx1 >= MTD_MAX_ECCPOS_ENTRIES_LARGE ||
1196 idx2 >= MTD_MAX_OOBFREE_ENTRIES_LARGE - 1)
1197 break;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001198 }
1199
William Zhang1100e492019-09-04 10:51:13 -07001200 return layout;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001201}
1202
William Zhang1100e492019-09-04 10:51:13 -07001203static struct nand_ecclayout *brcmstb_choose_ecc_layout(
1204 struct brcmnand_host *host)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001205{
William Zhang1100e492019-09-04 10:51:13 -07001206 struct nand_ecclayout *layout;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001207 struct brcmnand_cfg *p = &host->hwcfg;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001208 unsigned int ecc_level = p->ecc_level;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001209
1210 if (p->sector_size_1k)
1211 ecc_level <<= 1;
1212
William Zhang1100e492019-09-04 10:51:13 -07001213 layout = brcmnand_create_layout(ecc_level, host);
1214 if (!layout) {
Sean Anderson4b5aa002020-09-15 10:44:50 -04001215 dev_err(host->pdev,
1216 "no proper ecc_layout for this NAND cfg\n");
William Zhang1100e492019-09-04 10:51:13 -07001217 return NULL;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001218 }
1219
William Zhang1100e492019-09-04 10:51:13 -07001220 return layout;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001221}
1222
1223static void brcmnand_wp(struct mtd_info *mtd, int wp)
1224{
1225 struct nand_chip *chip = mtd_to_nand(mtd);
1226 struct brcmnand_host *host = nand_get_controller_data(chip);
1227 struct brcmnand_controller *ctrl = host->ctrl;
1228
1229 if ((ctrl->features & BRCMNAND_HAS_WP) && wp_on == 1) {
1230 static int old_wp = -1;
1231 int ret;
1232
1233 if (old_wp != wp) {
1234 dev_dbg(ctrl->dev, "WP %s\n", wp ? "on" : "off");
1235 old_wp = wp;
1236 }
1237
1238 /*
1239 * make sure ctrl/flash ready before and after
1240 * changing state of #WP pin
1241 */
1242 ret = bcmnand_ctrl_poll_status(ctrl, NAND_CTRL_RDY |
1243 NAND_STATUS_READY,
1244 NAND_CTRL_RDY |
1245 NAND_STATUS_READY, 0);
1246 if (ret)
1247 return;
1248
1249 brcmnand_set_wp(ctrl, wp);
1250 nand_status_op(chip, NULL);
1251 /* NAND_STATUS_WP 0x00 = protected, 0x80 = not protected */
1252 ret = bcmnand_ctrl_poll_status(ctrl,
1253 NAND_CTRL_RDY |
1254 NAND_STATUS_READY |
1255 NAND_STATUS_WP,
1256 NAND_CTRL_RDY |
1257 NAND_STATUS_READY |
1258 (wp ? 0 : NAND_STATUS_WP), 0);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001259 if (ret)
Sean Anderson4b5aa002020-09-15 10:44:50 -04001260 dev_err(host->pdev, "nand #WP expected %s\n",
1261 wp ? "on" : "off");
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001262 }
1263}
1264
1265/* Helper functions for reading and writing OOB registers */
1266static inline u8 oob_reg_read(struct brcmnand_controller *ctrl, u32 offs)
1267{
1268 u16 offset0, offset10, reg_offs;
1269
1270 offset0 = ctrl->reg_offsets[BRCMNAND_OOB_READ_BASE];
1271 offset10 = ctrl->reg_offsets[BRCMNAND_OOB_READ_10_BASE];
1272
1273 if (offs >= ctrl->max_oob)
1274 return 0x77;
1275
1276 if (offs >= 16 && offset10)
1277 reg_offs = offset10 + ((offs - 0x10) & ~0x03);
1278 else
1279 reg_offs = offset0 + (offs & ~0x03);
1280
1281 return nand_readreg(ctrl, reg_offs) >> (24 - ((offs & 0x03) << 3));
1282}
1283
1284static inline void oob_reg_write(struct brcmnand_controller *ctrl, u32 offs,
1285 u32 data)
1286{
1287 u16 offset0, offset10, reg_offs;
1288
1289 offset0 = ctrl->reg_offsets[BRCMNAND_OOB_WRITE_BASE];
1290 offset10 = ctrl->reg_offsets[BRCMNAND_OOB_WRITE_10_BASE];
1291
1292 if (offs >= ctrl->max_oob)
1293 return;
1294
1295 if (offs >= 16 && offset10)
1296 reg_offs = offset10 + ((offs - 0x10) & ~0x03);
1297 else
1298 reg_offs = offset0 + (offs & ~0x03);
1299
1300 nand_writereg(ctrl, reg_offs, data);
1301}
1302
1303/*
1304 * read_oob_from_regs - read data from OOB registers
1305 * @ctrl: NAND controller
1306 * @i: sub-page sector index
1307 * @oob: buffer to read to
1308 * @sas: spare area sector size (i.e., OOB size per FLASH_CACHE)
1309 * @sector_1k: 1 for 1KiB sectors, 0 for 512B, other values are illegal
1310 */
1311static int read_oob_from_regs(struct brcmnand_controller *ctrl, int i, u8 *oob,
1312 int sas, int sector_1k)
1313{
1314 int tbytes = sas << sector_1k;
1315 int j;
1316
1317 /* Adjust OOB values for 1K sector size */
1318 if (sector_1k && (i & 0x01))
1319 tbytes = max(0, tbytes - (int)ctrl->max_oob);
1320 tbytes = min_t(int, tbytes, ctrl->max_oob);
1321
1322 for (j = 0; j < tbytes; j++)
1323 oob[j] = oob_reg_read(ctrl, j);
1324 return tbytes;
1325}
1326
1327/*
1328 * write_oob_to_regs - write data to OOB registers
1329 * @i: sub-page sector index
1330 * @oob: buffer to write from
1331 * @sas: spare area sector size (i.e., OOB size per FLASH_CACHE)
1332 * @sector_1k: 1 for 1KiB sectors, 0 for 512B, other values are illegal
1333 */
1334static int write_oob_to_regs(struct brcmnand_controller *ctrl, int i,
1335 const u8 *oob, int sas, int sector_1k)
1336{
1337 int tbytes = sas << sector_1k;
William Zhanga6454932024-09-16 11:58:45 +02001338 int j, k = 0;
1339 u32 last = 0xffffffff;
1340 u8 *plast = (u8 *)&last;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001341
1342 /* Adjust OOB values for 1K sector size */
1343 if (sector_1k && (i & 0x01))
1344 tbytes = max(0, tbytes - (int)ctrl->max_oob);
1345 tbytes = min_t(int, tbytes, ctrl->max_oob);
1346
William Zhanga6454932024-09-16 11:58:45 +02001347 /*
1348 * tbytes may not be multiple of words. Make sure we don't read out of
1349 * the boundary and stop at last word.
1350 */
1351 for (j = 0; (j + 3) < tbytes; j += 4)
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001352 oob_reg_write(ctrl, j,
1353 (oob[j + 0] << 24) |
1354 (oob[j + 1] << 16) |
1355 (oob[j + 2] << 8) |
1356 (oob[j + 3] << 0));
William Zhanga6454932024-09-16 11:58:45 +02001357
1358 /* handle the remaing bytes */
1359 while (j < tbytes)
1360 plast[k++] = oob[j++];
1361
1362 if (tbytes & 0x3)
1363 oob_reg_write(ctrl, (tbytes & ~0x3), (__force u32)cpu_to_be32(last));
1364
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001365 return tbytes;
1366}
1367
1368#ifndef __UBOOT__
1369static irqreturn_t brcmnand_ctlrdy_irq(int irq, void *data)
1370{
1371 struct brcmnand_controller *ctrl = data;
1372
1373 /* Discard all NAND_CTLRDY interrupts during DMA */
1374 if (ctrl->dma_pending)
1375 return IRQ_HANDLED;
1376
1377 complete(&ctrl->done);
1378 return IRQ_HANDLED;
1379}
1380
1381/* Handle SoC-specific interrupt hardware */
1382static irqreturn_t brcmnand_irq(int irq, void *data)
1383{
1384 struct brcmnand_controller *ctrl = data;
1385
1386 if (ctrl->soc->ctlrdy_ack(ctrl->soc))
1387 return brcmnand_ctlrdy_irq(irq, data);
1388
1389 return IRQ_NONE;
1390}
1391
1392static irqreturn_t brcmnand_dma_irq(int irq, void *data)
1393{
1394 struct brcmnand_controller *ctrl = data;
1395
1396 complete(&ctrl->dma_done);
1397
1398 return IRQ_HANDLED;
1399}
1400#endif /* __UBOOT__ */
1401
1402static void brcmnand_send_cmd(struct brcmnand_host *host, int cmd)
1403{
1404 struct brcmnand_controller *ctrl = host->ctrl;
1405 int ret;
Kamal Dasu299c6832023-02-11 16:29:00 +01001406 u64 cmd_addr;
1407
1408 cmd_addr = brcmnand_read_reg(ctrl, BRCMNAND_CMD_ADDRESS);
1409
1410 dev_dbg(ctrl->dev, "send native cmd %d addr 0x%llx\n", cmd, cmd_addr);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001411
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001412 BUG_ON(ctrl->cmd_pending != 0);
1413 ctrl->cmd_pending = cmd;
1414
1415 ret = bcmnand_ctrl_poll_status(ctrl, NAND_CTRL_RDY, NAND_CTRL_RDY, 0);
1416 WARN_ON(ret);
1417
1418 mb(); /* flush previous writes */
1419 brcmnand_write_reg(ctrl, BRCMNAND_CMD_START,
1420 cmd << brcmnand_cmd_shift(ctrl));
1421}
1422
1423/***********************************************************************
1424 * NAND MTD API: read/program/erase
1425 ***********************************************************************/
1426
1427static void brcmnand_cmd_ctrl(struct mtd_info *mtd, int dat,
1428 unsigned int ctrl)
1429{
1430 /* intentionally left blank */
1431}
1432
1433static int brcmnand_waitfunc(struct mtd_info *mtd, struct nand_chip *this)
1434{
1435 struct nand_chip *chip = mtd_to_nand(mtd);
1436 struct brcmnand_host *host = nand_get_controller_data(chip);
1437 struct brcmnand_controller *ctrl = host->ctrl;
1438
1439#ifndef __UBOOT__
1440 unsigned long timeo = msecs_to_jiffies(100);
1441
1442 dev_dbg(ctrl->dev, "wait on native cmd %d\n", ctrl->cmd_pending);
1443 if (ctrl->cmd_pending &&
1444 wait_for_completion_timeout(&ctrl->done, timeo) <= 0) {
1445 u32 cmd = brcmnand_read_reg(ctrl, BRCMNAND_CMD_START)
1446 >> brcmnand_cmd_shift(ctrl);
1447
1448 dev_err_ratelimited(ctrl->dev,
1449 "timeout waiting for command %#02x\n", cmd);
1450 dev_err_ratelimited(ctrl->dev, "intfc status %08x\n",
1451 brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS));
1452 }
1453#else
1454 unsigned long timeo = 100; /* 100 msec */
1455 int ret;
1456
1457 dev_dbg(ctrl->dev, "wait on native cmd %d\n", ctrl->cmd_pending);
1458
1459 ret = bcmnand_ctrl_poll_status(ctrl, NAND_CTRL_RDY, NAND_CTRL_RDY, timeo);
1460 WARN_ON(ret);
1461#endif /* __UBOOT__ */
1462
1463 ctrl->cmd_pending = 0;
1464 return brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS) &
1465 INTFC_FLASH_STATUS;
1466}
1467
1468enum {
1469 LLOP_RE = BIT(16),
1470 LLOP_WE = BIT(17),
1471 LLOP_ALE = BIT(18),
1472 LLOP_CLE = BIT(19),
1473 LLOP_RETURN_IDLE = BIT(31),
1474
1475 LLOP_DATA_MASK = GENMASK(15, 0),
1476};
1477
1478static int brcmnand_low_level_op(struct brcmnand_host *host,
1479 enum brcmnand_llop_type type, u32 data,
1480 bool last_op)
1481{
1482 struct mtd_info *mtd = nand_to_mtd(&host->chip);
1483 struct nand_chip *chip = &host->chip;
1484 struct brcmnand_controller *ctrl = host->ctrl;
1485 u32 tmp;
1486
1487 tmp = data & LLOP_DATA_MASK;
1488 switch (type) {
1489 case LL_OP_CMD:
1490 tmp |= LLOP_WE | LLOP_CLE;
1491 break;
1492 case LL_OP_ADDR:
1493 /* WE | ALE */
1494 tmp |= LLOP_WE | LLOP_ALE;
1495 break;
1496 case LL_OP_WR:
1497 /* WE */
1498 tmp |= LLOP_WE;
1499 break;
1500 case LL_OP_RD:
1501 /* RE */
1502 tmp |= LLOP_RE;
1503 break;
1504 }
1505 if (last_op)
1506 /* RETURN_IDLE */
1507 tmp |= LLOP_RETURN_IDLE;
1508
1509 dev_dbg(ctrl->dev, "ll_op cmd %#x\n", tmp);
1510
1511 brcmnand_write_reg(ctrl, BRCMNAND_LL_OP, tmp);
1512 (void)brcmnand_read_reg(ctrl, BRCMNAND_LL_OP);
1513
1514 brcmnand_send_cmd(host, CMD_LOW_LEVEL_OP);
1515 return brcmnand_waitfunc(mtd, chip);
1516}
1517
1518static void brcmnand_cmdfunc(struct mtd_info *mtd, unsigned command,
1519 int column, int page_addr)
1520{
1521 struct nand_chip *chip = mtd_to_nand(mtd);
1522 struct brcmnand_host *host = nand_get_controller_data(chip);
1523 struct brcmnand_controller *ctrl = host->ctrl;
1524 u64 addr = (u64)page_addr << chip->page_shift;
1525 int native_cmd = 0;
1526
1527 if (command == NAND_CMD_READID || command == NAND_CMD_PARAM ||
1528 command == NAND_CMD_RNDOUT)
1529 addr = (u64)column;
1530 /* Avoid propagating a negative, don't-care address */
1531 else if (page_addr < 0)
1532 addr = 0;
1533
1534 dev_dbg(ctrl->dev, "cmd 0x%x addr 0x%llx\n", command,
1535 (unsigned long long)addr);
1536
1537 host->last_cmd = command;
1538 host->last_byte = 0;
1539 host->last_addr = addr;
1540
1541 switch (command) {
1542 case NAND_CMD_RESET:
1543 native_cmd = CMD_FLASH_RESET;
1544 break;
1545 case NAND_CMD_STATUS:
1546 native_cmd = CMD_STATUS_READ;
1547 break;
1548 case NAND_CMD_READID:
1549 native_cmd = CMD_DEVICE_ID_READ;
1550 break;
1551 case NAND_CMD_READOOB:
1552 native_cmd = CMD_SPARE_AREA_READ;
1553 break;
1554 case NAND_CMD_ERASE1:
1555 native_cmd = CMD_BLOCK_ERASE;
1556 brcmnand_wp(mtd, 0);
1557 break;
1558 case NAND_CMD_PARAM:
1559 native_cmd = CMD_PARAMETER_READ;
1560 break;
1561 case NAND_CMD_SET_FEATURES:
1562 case NAND_CMD_GET_FEATURES:
1563 brcmnand_low_level_op(host, LL_OP_CMD, command, false);
1564 brcmnand_low_level_op(host, LL_OP_ADDR, column, false);
1565 break;
1566 case NAND_CMD_RNDOUT:
1567 native_cmd = CMD_PARAMETER_CHANGE_COL;
1568 addr &= ~((u64)(FC_BYTES - 1));
1569 /*
1570 * HW quirk: PARAMETER_CHANGE_COL requires SECTOR_SIZE_1K=0
1571 * NB: hwcfg.sector_size_1k may not be initialized yet
1572 */
1573 if (brcmnand_get_sector_size_1k(host)) {
1574 host->hwcfg.sector_size_1k =
1575 brcmnand_get_sector_size_1k(host);
1576 brcmnand_set_sector_size_1k(host, 0);
1577 }
1578 break;
1579 }
1580
1581 if (!native_cmd)
1582 return;
1583
Kamal Dasu299c6832023-02-11 16:29:00 +01001584 brcmnand_set_cmd_addr(mtd, addr);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001585 brcmnand_send_cmd(host, native_cmd);
1586 brcmnand_waitfunc(mtd, chip);
1587
1588 if (native_cmd == CMD_PARAMETER_READ ||
1589 native_cmd == CMD_PARAMETER_CHANGE_COL) {
1590 /* Copy flash cache word-wise */
1591 u32 *flash_cache = (u32 *)ctrl->flash_cache;
1592 int i;
1593
1594 brcmnand_soc_data_bus_prepare(ctrl->soc, true);
1595
1596 /*
1597 * Must cache the FLASH_CACHE now, since changes in
1598 * SECTOR_SIZE_1K may invalidate it
1599 */
Philippe Reynes7f28cf62019-03-15 15:14:37 +01001600 for (i = 0; i < FC_WORDS; i++) {
1601 u32 fc;
1602
1603 fc = brcmnand_read_fc(ctrl, i);
1604
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001605 /*
1606 * Flash cache is big endian for parameter pages, at
1607 * least on STB SoCs
1608 */
Philippe Reynes7f28cf62019-03-15 15:14:37 +01001609 if (ctrl->parameter_page_big_endian)
1610 flash_cache[i] = be32_to_cpu(fc);
1611 else
1612 flash_cache[i] = le32_to_cpu(fc);
1613 }
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001614
1615 brcmnand_soc_data_bus_unprepare(ctrl->soc, true);
1616
1617 /* Cleanup from HW quirk: restore SECTOR_SIZE_1K */
1618 if (host->hwcfg.sector_size_1k)
1619 brcmnand_set_sector_size_1k(host,
1620 host->hwcfg.sector_size_1k);
1621 }
1622
1623 /* Re-enable protection is necessary only after erase */
1624 if (command == NAND_CMD_ERASE1)
1625 brcmnand_wp(mtd, 1);
1626}
1627
1628static uint8_t brcmnand_read_byte(struct mtd_info *mtd)
1629{
1630 struct nand_chip *chip = mtd_to_nand(mtd);
1631 struct brcmnand_host *host = nand_get_controller_data(chip);
1632 struct brcmnand_controller *ctrl = host->ctrl;
1633 uint8_t ret = 0;
1634 int addr, offs;
1635
1636 switch (host->last_cmd) {
1637 case NAND_CMD_READID:
1638 if (host->last_byte < 4)
1639 ret = brcmnand_read_reg(ctrl, BRCMNAND_ID) >>
1640 (24 - (host->last_byte << 3));
1641 else if (host->last_byte < 8)
1642 ret = brcmnand_read_reg(ctrl, BRCMNAND_ID_EXT) >>
1643 (56 - (host->last_byte << 3));
1644 break;
1645
1646 case NAND_CMD_READOOB:
1647 ret = oob_reg_read(ctrl, host->last_byte);
1648 break;
1649
1650 case NAND_CMD_STATUS:
1651 ret = brcmnand_read_reg(ctrl, BRCMNAND_INTFC_STATUS) &
1652 INTFC_FLASH_STATUS;
1653 if (wp_on) /* hide WP status */
1654 ret |= NAND_STATUS_WP;
1655 break;
1656
1657 case NAND_CMD_PARAM:
1658 case NAND_CMD_RNDOUT:
1659 addr = host->last_addr + host->last_byte;
1660 offs = addr & (FC_BYTES - 1);
1661
1662 /* At FC_BYTES boundary, switch to next column */
1663 if (host->last_byte > 0 && offs == 0)
1664 nand_change_read_column_op(chip, addr, NULL, 0, false);
1665
1666 ret = ctrl->flash_cache[offs];
1667 break;
1668 case NAND_CMD_GET_FEATURES:
1669 if (host->last_byte >= ONFI_SUBFEATURE_PARAM_LEN) {
1670 ret = 0;
1671 } else {
1672 bool last = host->last_byte ==
1673 ONFI_SUBFEATURE_PARAM_LEN - 1;
1674 brcmnand_low_level_op(host, LL_OP_RD, 0, last);
1675 ret = brcmnand_read_reg(ctrl, BRCMNAND_LL_RDATA) & 0xff;
1676 }
1677 }
1678
1679 dev_dbg(ctrl->dev, "read byte = 0x%02x\n", ret);
1680 host->last_byte++;
1681
1682 return ret;
1683}
1684
1685static void brcmnand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
1686{
1687 int i;
1688
1689 for (i = 0; i < len; i++, buf++)
1690 *buf = brcmnand_read_byte(mtd);
1691}
1692
1693static void brcmnand_write_buf(struct mtd_info *mtd, const uint8_t *buf,
1694 int len)
1695{
1696 int i;
1697 struct nand_chip *chip = mtd_to_nand(mtd);
1698 struct brcmnand_host *host = nand_get_controller_data(chip);
1699
1700 switch (host->last_cmd) {
1701 case NAND_CMD_SET_FEATURES:
1702 for (i = 0; i < len; i++)
1703 brcmnand_low_level_op(host, LL_OP_WR, buf[i],
1704 (i + 1) == len);
1705 break;
1706 default:
1707 BUG();
1708 break;
1709 }
1710}
1711
1712/**
1713 * Construct a FLASH_DMA descriptor as part of a linked list. You must know the
1714 * following ahead of time:
1715 * - Is this descriptor the beginning or end of a linked list?
1716 * - What is the (DMA) address of the next descriptor in the linked list?
1717 */
1718#ifndef __UBOOT__
1719static int brcmnand_fill_dma_desc(struct brcmnand_host *host,
1720 struct brcm_nand_dma_desc *desc, u64 addr,
1721 dma_addr_t buf, u32 len, u8 dma_cmd,
1722 bool begin, bool end,
1723 dma_addr_t next_desc)
1724{
1725 memset(desc, 0, sizeof(*desc));
1726 /* Descriptors are written in native byte order (wordwise) */
1727 desc->next_desc = lower_32_bits(next_desc);
1728 desc->next_desc_ext = upper_32_bits(next_desc);
1729 desc->cmd_irq = (dma_cmd << 24) |
1730 (end ? (0x03 << 8) : 0) | /* IRQ | STOP */
1731 (!!begin) | ((!!end) << 1); /* head, tail */
Jiaxun Yang0803a272024-07-17 16:07:03 +08001732#ifdef CONFIG_SYS_BIG_ENDIAN
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001733 desc->cmd_irq |= 0x01 << 12;
1734#endif
1735 desc->dram_addr = lower_32_bits(buf);
1736 desc->dram_addr_ext = upper_32_bits(buf);
1737 desc->tfr_len = len;
1738 desc->total_len = len;
1739 desc->flash_addr = lower_32_bits(addr);
1740 desc->flash_addr_ext = upper_32_bits(addr);
1741 desc->cs = host->cs;
1742 desc->status_valid = 0x01;
1743 return 0;
1744}
1745
1746/**
1747 * Kick the FLASH_DMA engine, with a given DMA descriptor
1748 */
1749static void brcmnand_dma_run(struct brcmnand_host *host, dma_addr_t desc)
1750{
1751 struct brcmnand_controller *ctrl = host->ctrl;
1752 unsigned long timeo = msecs_to_jiffies(100);
1753
1754 flash_dma_writel(ctrl, FLASH_DMA_FIRST_DESC, lower_32_bits(desc));
1755 (void)flash_dma_readl(ctrl, FLASH_DMA_FIRST_DESC);
Kamal Dasub6233f72023-02-11 16:29:03 +01001756 if (ctrl->nand_version > 0x0602) {
1757 flash_dma_writel(ctrl, FLASH_DMA_FIRST_DESC_EXT,
1758 upper_32_bits(desc));
1759 (void)flash_dma_readl(ctrl, FLASH_DMA_FIRST_DESC_EXT);
1760 }
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001761
1762 /* Start FLASH_DMA engine */
1763 ctrl->dma_pending = true;
1764 mb(); /* flush previous writes */
1765 flash_dma_writel(ctrl, FLASH_DMA_CTRL, 0x03); /* wake | run */
1766
1767 if (wait_for_completion_timeout(&ctrl->dma_done, timeo) <= 0) {
1768 dev_err(ctrl->dev,
1769 "timeout waiting for DMA; status %#x, error status %#x\n",
1770 flash_dma_readl(ctrl, FLASH_DMA_STATUS),
1771 flash_dma_readl(ctrl, FLASH_DMA_ERROR_STATUS));
1772 }
1773 ctrl->dma_pending = false;
1774 flash_dma_writel(ctrl, FLASH_DMA_CTRL, 0); /* force stop */
1775}
1776
1777static int brcmnand_dma_trans(struct brcmnand_host *host, u64 addr, u32 *buf,
1778 u32 len, u8 dma_cmd)
1779{
1780 struct brcmnand_controller *ctrl = host->ctrl;
1781 dma_addr_t buf_pa;
1782 int dir = dma_cmd == CMD_PAGE_READ ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
1783
1784 buf_pa = dma_map_single(ctrl->dev, buf, len, dir);
1785 if (dma_mapping_error(ctrl->dev, buf_pa)) {
1786 dev_err(ctrl->dev, "unable to map buffer for DMA\n");
1787 return -ENOMEM;
1788 }
1789
1790 brcmnand_fill_dma_desc(host, ctrl->dma_desc, addr, buf_pa, len,
1791 dma_cmd, true, true, 0);
1792
1793 brcmnand_dma_run(host, ctrl->dma_pa);
1794
1795 dma_unmap_single(ctrl->dev, buf_pa, len, dir);
1796
1797 if (ctrl->dma_desc->status_valid & FLASH_DMA_ECC_ERROR)
1798 return -EBADMSG;
1799 else if (ctrl->dma_desc->status_valid & FLASH_DMA_CORR_ERROR)
1800 return -EUCLEAN;
1801
1802 return 0;
1803}
1804#endif /* __UBOOT__ */
1805
1806/*
1807 * Assumes proper CS is already set
1808 */
1809static int brcmnand_read_by_pio(struct mtd_info *mtd, struct nand_chip *chip,
1810 u64 addr, unsigned int trans, u32 *buf,
1811 u8 *oob, u64 *err_addr)
1812{
1813 struct brcmnand_host *host = nand_get_controller_data(chip);
1814 struct brcmnand_controller *ctrl = host->ctrl;
1815 int i, j, ret = 0;
1816
Kamal Dasu299c6832023-02-11 16:29:00 +01001817 brcmnand_clear_ecc_addr(ctrl);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001818
1819 for (i = 0; i < trans; i++, addr += FC_BYTES) {
Kamal Dasu299c6832023-02-11 16:29:00 +01001820 brcmnand_set_cmd_addr(mtd, addr);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001821 /* SPARE_AREA_READ does not use ECC, so just use PAGE_READ */
1822 brcmnand_send_cmd(host, CMD_PAGE_READ);
1823 brcmnand_waitfunc(mtd, chip);
1824
1825 if (likely(buf)) {
1826 brcmnand_soc_data_bus_prepare(ctrl->soc, false);
1827
1828 for (j = 0; j < FC_WORDS; j++, buf++)
1829 *buf = brcmnand_read_fc(ctrl, j);
1830
1831 brcmnand_soc_data_bus_unprepare(ctrl->soc, false);
1832 }
1833
1834 if (oob)
1835 oob += read_oob_from_regs(ctrl, i, oob,
1836 mtd->oobsize / trans,
1837 host->hwcfg.sector_size_1k);
1838
Joel Peshkin8384fd82021-12-20 20:15:47 -08001839 if (ret != -EBADMSG) {
Kamal Dasu299c6832023-02-11 16:29:00 +01001840 *err_addr = brcmnand_get_uncorrecc_addr(ctrl);
1841
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001842 if (*err_addr)
1843 ret = -EBADMSG;
1844 }
1845
1846 if (!ret) {
Kamal Dasu299c6832023-02-11 16:29:00 +01001847 *err_addr = brcmnand_get_correcc_addr(ctrl);
1848
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001849 if (*err_addr)
1850 ret = -EUCLEAN;
1851 }
1852 }
1853
1854 return ret;
1855}
1856
1857/*
1858 * Check a page to see if it is erased (w/ bitflips) after an uncorrectable ECC
1859 * error
1860 *
1861 * Because the HW ECC signals an ECC error if an erase paged has even a single
1862 * bitflip, we must check each ECC error to see if it is actually an erased
1863 * page with bitflips, not a truly corrupted page.
1864 *
1865 * On a real error, return a negative error code (-EBADMSG for ECC error), and
1866 * buf will contain raw data.
1867 * Otherwise, buf gets filled with 0xffs and return the maximum number of
1868 * bitflips-per-ECC-sector to the caller.
1869 *
1870 */
1871static int brcmstb_nand_verify_erased_page(struct mtd_info *mtd,
1872 struct nand_chip *chip, void *buf, u64 addr)
1873{
Álvaro Fernández Rojas210751f2023-02-11 16:29:04 +01001874 struct mtd_oob_region ecc;
1875 int i;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001876 int bitflips = 0;
1877 int page = addr >> chip->page_shift;
1878 int ret;
Álvaro Fernández Rojas210751f2023-02-11 16:29:04 +01001879 void *ecc_bytes;
Claire Lin2bac5792023-02-11 16:29:02 +01001880 void *ecc_chunk;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001881
1882 if (!buf) {
1883#ifndef __UBOOT__
1884 buf = chip->data_buf;
1885#else
1886 buf = chip->buffers->databuf;
1887#endif
1888 /* Invalidate page cache */
1889 chip->pagebuf = -1;
1890 }
1891
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001892 /* read without ecc for verification */
1893 ret = chip->ecc.read_page_raw(mtd, chip, buf, true, page);
1894 if (ret)
1895 return ret;
1896
Álvaro Fernández Rojas210751f2023-02-11 16:29:04 +01001897 for (i = 0; i < chip->ecc.steps; i++) {
Claire Lin2bac5792023-02-11 16:29:02 +01001898 ecc_chunk = buf + chip->ecc.size * i;
Álvaro Fernández Rojas210751f2023-02-11 16:29:04 +01001899
1900 mtd_ooblayout_ecc(mtd, i, &ecc);
1901 ecc_bytes = chip->oob_poi + ecc.offset;
1902
1903 ret = nand_check_erased_ecc_chunk(ecc_chunk, chip->ecc.size,
1904 ecc_bytes, ecc.length,
1905 NULL, 0,
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001906 chip->ecc.strength);
1907 if (ret < 0)
1908 return ret;
1909
1910 bitflips = max(bitflips, ret);
1911 }
1912
1913 return bitflips;
1914}
1915
1916static int brcmnand_read(struct mtd_info *mtd, struct nand_chip *chip,
1917 u64 addr, unsigned int trans, u32 *buf, u8 *oob)
1918{
1919 struct brcmnand_host *host = nand_get_controller_data(chip);
1920 struct brcmnand_controller *ctrl = host->ctrl;
1921 u64 err_addr = 0;
1922 int err;
1923 bool retry = true;
1924
1925 dev_dbg(ctrl->dev, "read %llx -> %p\n", (unsigned long long)addr, buf);
1926
1927try_dmaread:
Kamal Dasu299c6832023-02-11 16:29:00 +01001928 brcmnand_clear_ecc_addr(ctrl);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01001929
1930#ifndef __UBOOT__
1931 if (has_flash_dma(ctrl) && !oob && flash_dma_buf_ok(buf)) {
1932 err = brcmnand_dma_trans(host, addr, buf, trans * FC_BYTES,
1933 CMD_PAGE_READ);
1934 if (err) {
1935 if (mtd_is_bitflip_or_eccerr(err))
1936 err_addr = addr;
1937 else
1938 return -EIO;
1939 }
1940 } else {
1941 if (oob)
1942 memset(oob, 0x99, mtd->oobsize);
1943
1944 err = brcmnand_read_by_pio(mtd, chip, addr, trans, buf,
1945 oob, &err_addr);
1946 }
1947#else
1948 if (oob)
1949 memset(oob, 0x99, mtd->oobsize);
1950
1951 err = brcmnand_read_by_pio(mtd, chip, addr, trans, buf,
1952 oob, &err_addr);
1953#endif /* __UBOOT__ */
1954
1955 if (mtd_is_eccerr(err)) {
1956 /*
1957 * On controller version and 7.0, 7.1 , DMA read after a
1958 * prior PIO read that reported uncorrectable error,
1959 * the DMA engine captures this error following DMA read
1960 * cleared only on subsequent DMA read, so just retry once
1961 * to clear a possible false error reported for current DMA
1962 * read
1963 */
1964 if ((ctrl->nand_version == 0x0700) ||
1965 (ctrl->nand_version == 0x0701)) {
1966 if (retry) {
1967 retry = false;
1968 goto try_dmaread;
1969 }
1970 }
1971
1972 /*
1973 * Controller version 7.2 has hw encoder to detect erased page
1974 * bitflips, apply sw verification for older controllers only
1975 */
1976 if (ctrl->nand_version < 0x0702) {
1977 err = brcmstb_nand_verify_erased_page(mtd, chip, buf,
1978 addr);
1979 /* erased page bitflips corrected */
1980 if (err >= 0)
1981 return err;
1982 }
1983
1984 dev_dbg(ctrl->dev, "uncorrectable error at 0x%llx\n",
1985 (unsigned long long)err_addr);
1986 mtd->ecc_stats.failed++;
1987 /* NAND layer expects zero on ECC errors */
1988 return 0;
1989 }
1990
1991 if (mtd_is_bitflip(err)) {
1992 unsigned int corrected = brcmnand_count_corrected(ctrl);
1993
1994 dev_dbg(ctrl->dev, "corrected error at 0x%llx\n",
1995 (unsigned long long)err_addr);
1996 mtd->ecc_stats.corrected += corrected;
1997 /* Always exceed the software-imposed threshold */
1998 return max(mtd->bitflip_threshold, corrected);
1999 }
2000
2001 return 0;
2002}
2003
2004static int brcmnand_read_page(struct mtd_info *mtd, struct nand_chip *chip,
2005 uint8_t *buf, int oob_required, int page)
2006{
2007 struct brcmnand_host *host = nand_get_controller_data(chip);
2008 u8 *oob = oob_required ? (u8 *)chip->oob_poi : NULL;
2009
2010 nand_read_page_op(chip, page, 0, NULL, 0);
2011
2012 return brcmnand_read(mtd, chip, host->last_addr,
2013 mtd->writesize >> FC_SHIFT, (u32 *)buf, oob);
2014}
2015
2016static int brcmnand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
2017 uint8_t *buf, int oob_required, int page)
2018{
2019 struct brcmnand_host *host = nand_get_controller_data(chip);
2020 u8 *oob = oob_required ? (u8 *)chip->oob_poi : NULL;
2021 int ret;
2022
2023 nand_read_page_op(chip, page, 0, NULL, 0);
2024
2025 brcmnand_set_ecc_enabled(host, 0);
2026 ret = brcmnand_read(mtd, chip, host->last_addr,
2027 mtd->writesize >> FC_SHIFT, (u32 *)buf, oob);
2028 brcmnand_set_ecc_enabled(host, 1);
2029 return ret;
2030}
2031
2032static int brcmnand_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
2033 int page)
2034{
2035 return brcmnand_read(mtd, chip, (u64)page << chip->page_shift,
2036 mtd->writesize >> FC_SHIFT,
2037 NULL, (u8 *)chip->oob_poi);
2038}
2039
2040static int brcmnand_read_oob_raw(struct mtd_info *mtd, struct nand_chip *chip,
2041 int page)
2042{
2043 struct brcmnand_host *host = nand_get_controller_data(chip);
2044
2045 brcmnand_set_ecc_enabled(host, 0);
2046 brcmnand_read(mtd, chip, (u64)page << chip->page_shift,
2047 mtd->writesize >> FC_SHIFT,
2048 NULL, (u8 *)chip->oob_poi);
2049 brcmnand_set_ecc_enabled(host, 1);
2050 return 0;
2051}
2052
2053static int brcmnand_write(struct mtd_info *mtd, struct nand_chip *chip,
2054 u64 addr, const u32 *buf, u8 *oob)
2055{
2056 struct brcmnand_host *host = nand_get_controller_data(chip);
2057 struct brcmnand_controller *ctrl = host->ctrl;
2058 unsigned int i, j, trans = mtd->writesize >> FC_SHIFT;
2059 int status, ret = 0;
2060
2061 dev_dbg(ctrl->dev, "write %llx <- %p\n", (unsigned long long)addr, buf);
2062
2063 if (unlikely((unsigned long)buf & 0x03)) {
2064 dev_warn(ctrl->dev, "unaligned buffer: %p\n", buf);
2065 buf = (u32 *)((unsigned long)buf & ~0x03);
2066 }
2067
2068 brcmnand_wp(mtd, 0);
2069
2070 for (i = 0; i < ctrl->max_oob; i += 4)
2071 oob_reg_write(ctrl, i, 0xffffffff);
2072
2073#ifndef __UBOOT__
2074 if (has_flash_dma(ctrl) && !oob && flash_dma_buf_ok(buf)) {
2075 if (brcmnand_dma_trans(host, addr, (u32 *)buf,
2076 mtd->writesize, CMD_PROGRAM_PAGE))
2077 ret = -EIO;
2078 goto out;
2079 }
2080#endif /* __UBOOT__ */
2081
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002082 for (i = 0; i < trans; i++, addr += FC_BYTES) {
2083 /* full address MUST be set before populating FC */
Kamal Dasu299c6832023-02-11 16:29:00 +01002084 brcmnand_set_cmd_addr(mtd, addr);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002085
2086 if (buf) {
2087 brcmnand_soc_data_bus_prepare(ctrl->soc, false);
2088
2089 for (j = 0; j < FC_WORDS; j++, buf++)
2090 brcmnand_write_fc(ctrl, j, *buf);
2091
2092 brcmnand_soc_data_bus_unprepare(ctrl->soc, false);
2093 } else if (oob) {
2094 for (j = 0; j < FC_WORDS; j++)
2095 brcmnand_write_fc(ctrl, j, 0xffffffff);
2096 }
2097
2098 if (oob) {
2099 oob += write_oob_to_regs(ctrl, i, oob,
2100 mtd->oobsize / trans,
2101 host->hwcfg.sector_size_1k);
2102 }
2103
2104 /* we cannot use SPARE_AREA_PROGRAM when PARTIAL_PAGE_EN=0 */
2105 brcmnand_send_cmd(host, CMD_PROGRAM_PAGE);
2106 status = brcmnand_waitfunc(mtd, chip);
2107
2108 if (status & NAND_STATUS_FAIL) {
2109 dev_info(ctrl->dev, "program failed at %llx\n",
2110 (unsigned long long)addr);
2111 ret = -EIO;
2112 goto out;
2113 }
2114 }
2115out:
2116 brcmnand_wp(mtd, 1);
2117 return ret;
2118}
2119
2120static int brcmnand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
2121 const uint8_t *buf, int oob_required, int page)
2122{
2123 struct brcmnand_host *host = nand_get_controller_data(chip);
2124 void *oob = oob_required ? chip->oob_poi : NULL;
2125
2126 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
2127 brcmnand_write(mtd, chip, host->last_addr, (const u32 *)buf, oob);
2128
2129 return nand_prog_page_end_op(chip);
2130}
2131
2132static int brcmnand_write_page_raw(struct mtd_info *mtd,
2133 struct nand_chip *chip, const uint8_t *buf,
2134 int oob_required, int page)
2135{
2136 struct brcmnand_host *host = nand_get_controller_data(chip);
2137 void *oob = oob_required ? chip->oob_poi : NULL;
2138
2139 nand_prog_page_begin_op(chip, page, 0, NULL, 0);
2140 brcmnand_set_ecc_enabled(host, 0);
2141 brcmnand_write(mtd, chip, host->last_addr, (const u32 *)buf, oob);
2142 brcmnand_set_ecc_enabled(host, 1);
2143
2144 return nand_prog_page_end_op(chip);
2145}
2146
2147static int brcmnand_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
2148 int page)
2149{
2150 return brcmnand_write(mtd, chip, (u64)page << chip->page_shift,
2151 NULL, chip->oob_poi);
2152}
2153
2154static int brcmnand_write_oob_raw(struct mtd_info *mtd, struct nand_chip *chip,
2155 int page)
2156{
2157 struct brcmnand_host *host = nand_get_controller_data(chip);
2158 int ret;
2159
2160 brcmnand_set_ecc_enabled(host, 0);
2161 ret = brcmnand_write(mtd, chip, (u64)page << chip->page_shift, NULL,
2162 (u8 *)chip->oob_poi);
2163 brcmnand_set_ecc_enabled(host, 1);
2164
2165 return ret;
2166}
2167
2168/***********************************************************************
2169 * Per-CS setup (1 NAND device)
2170 ***********************************************************************/
2171
2172static int brcmnand_set_cfg(struct brcmnand_host *host,
2173 struct brcmnand_cfg *cfg)
2174{
2175 struct brcmnand_controller *ctrl = host->ctrl;
2176 struct nand_chip *chip = &host->chip;
2177 u16 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
2178 u16 cfg_ext_offs = brcmnand_cs_offset(ctrl, host->cs,
2179 BRCMNAND_CS_CFG_EXT);
2180 u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
2181 BRCMNAND_CS_ACC_CONTROL);
2182 u8 block_size = 0, page_size = 0, device_size = 0;
2183 u32 tmp;
2184
2185 if (ctrl->block_sizes) {
2186 int i, found;
2187
2188 for (i = 0, found = 0; ctrl->block_sizes[i]; i++)
2189 if (ctrl->block_sizes[i] * 1024 == cfg->block_size) {
2190 block_size = i;
2191 found = 1;
2192 }
2193 if (!found) {
2194 dev_warn(ctrl->dev, "invalid block size %u\n",
2195 cfg->block_size);
2196 return -EINVAL;
2197 }
2198 } else {
2199 block_size = ffs(cfg->block_size) - ffs(BRCMNAND_MIN_BLOCKSIZE);
2200 }
2201
2202 if (cfg->block_size < BRCMNAND_MIN_BLOCKSIZE || (ctrl->max_block_size &&
2203 cfg->block_size > ctrl->max_block_size)) {
2204 dev_warn(ctrl->dev, "invalid block size %u\n",
2205 cfg->block_size);
2206 block_size = 0;
2207 }
2208
2209 if (ctrl->page_sizes) {
2210 int i, found;
2211
2212 for (i = 0, found = 0; ctrl->page_sizes[i]; i++)
2213 if (ctrl->page_sizes[i] == cfg->page_size) {
2214 page_size = i;
2215 found = 1;
2216 }
2217 if (!found) {
2218 dev_warn(ctrl->dev, "invalid page size %u\n",
2219 cfg->page_size);
2220 return -EINVAL;
2221 }
2222 } else {
2223 page_size = ffs(cfg->page_size) - ffs(BRCMNAND_MIN_PAGESIZE);
2224 }
2225
2226 if (cfg->page_size < BRCMNAND_MIN_PAGESIZE || (ctrl->max_page_size &&
2227 cfg->page_size > ctrl->max_page_size)) {
2228 dev_warn(ctrl->dev, "invalid page size %u\n", cfg->page_size);
2229 return -EINVAL;
2230 }
2231
2232 if (fls64(cfg->device_size) < fls64(BRCMNAND_MIN_DEVSIZE)) {
2233 dev_warn(ctrl->dev, "invalid device size 0x%llx\n",
2234 (unsigned long long)cfg->device_size);
2235 return -EINVAL;
2236 }
2237 device_size = fls64(cfg->device_size) - fls64(BRCMNAND_MIN_DEVSIZE);
2238
2239 tmp = (cfg->blk_adr_bytes << CFG_BLK_ADR_BYTES_SHIFT) |
2240 (cfg->col_adr_bytes << CFG_COL_ADR_BYTES_SHIFT) |
2241 (cfg->ful_adr_bytes << CFG_FUL_ADR_BYTES_SHIFT) |
2242 (!!(cfg->device_width == 16) << CFG_BUS_WIDTH_SHIFT) |
2243 (device_size << CFG_DEVICE_SIZE_SHIFT);
2244 if (cfg_offs == cfg_ext_offs) {
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +01002245 tmp |= (page_size << ctrl->page_size_shift) |
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002246 (block_size << CFG_BLK_SIZE_SHIFT);
2247 nand_writereg(ctrl, cfg_offs, tmp);
2248 } else {
2249 nand_writereg(ctrl, cfg_offs, tmp);
2250 tmp = (page_size << CFG_EXT_PAGE_SIZE_SHIFT) |
2251 (block_size << CFG_EXT_BLK_SIZE_SHIFT);
2252 nand_writereg(ctrl, cfg_ext_offs, tmp);
2253 }
2254
2255 tmp = nand_readreg(ctrl, acc_control_offs);
2256 tmp &= ~brcmnand_ecc_level_mask(ctrl);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002257 tmp &= ~brcmnand_spare_area_mask(ctrl);
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +01002258 if (ctrl->nand_version >= 0x0302) {
William Zhang26f66e62024-09-16 11:58:43 +02002259 tmp |= cfg->ecc_level << ctrl->ecc_level_shift;
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +01002260 tmp |= cfg->spare_area_size;
2261 }
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002262 nand_writereg(ctrl, acc_control_offs, tmp);
2263
2264 brcmnand_set_sector_size_1k(host, cfg->sector_size_1k);
2265
2266 /* threshold = ceil(BCH-level * 0.75) */
2267 brcmnand_wr_corr_thresh(host, DIV_ROUND_UP(chip->ecc.strength * 3, 4));
2268
2269 return 0;
2270}
2271
2272static void brcmnand_print_cfg(struct brcmnand_host *host,
2273 char *buf, struct brcmnand_cfg *cfg)
2274{
2275 buf += sprintf(buf,
2276 "%lluMiB total, %uKiB blocks, %u%s pages, %uB OOB, %u-bit",
2277 (unsigned long long)cfg->device_size >> 20,
2278 cfg->block_size >> 10,
2279 cfg->page_size >= 1024 ? cfg->page_size >> 10 : cfg->page_size,
2280 cfg->page_size >= 1024 ? "KiB" : "B",
2281 cfg->spare_area_size, cfg->device_width);
2282
2283 /* Account for Hamming ECC and for BCH 512B vs 1KiB sectors */
2284 if (is_hamming_ecc(host->ctrl, cfg))
2285 sprintf(buf, ", Hamming ECC");
2286 else if (cfg->sector_size_1k)
2287 sprintf(buf, ", BCH-%u (1KiB sector)", cfg->ecc_level << 1);
2288 else
2289 sprintf(buf, ", BCH-%u", cfg->ecc_level);
2290}
2291
2292/*
2293 * Minimum number of bytes to address a page. Calculated as:
2294 * roundup(log2(size / page-size) / 8)
2295 *
2296 * NB: the following does not "round up" for non-power-of-2 'size'; but this is
2297 * OK because many other things will break if 'size' is irregular...
2298 */
2299static inline int get_blk_adr_bytes(u64 size, u32 writesize)
2300{
2301 return ALIGN(ilog2(size) - ilog2(writesize), 8) >> 3;
2302}
2303
2304static int brcmnand_setup_dev(struct brcmnand_host *host)
2305{
2306 struct mtd_info *mtd = nand_to_mtd(&host->chip);
2307 struct nand_chip *chip = &host->chip;
William Zhang3d8ade42024-09-16 11:58:46 +02002308 struct nand_device *nanddev = mtd_to_nanddev(mtd);
2309 struct nand_memory_organization *memorg = nanddev_get_memorg(nanddev);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002310 struct brcmnand_controller *ctrl = host->ctrl;
2311 struct brcmnand_cfg *cfg = &host->hwcfg;
2312 char msg[128];
2313 u32 offs, tmp, oob_sector;
2314 int ret;
2315
2316 memset(cfg, 0, sizeof(*cfg));
2317
2318#ifndef __UBOOT__
2319 ret = of_property_read_u32(nand_get_flash_node(chip),
2320 "brcm,nand-oob-sector-size",
2321 &oob_sector);
2322#else
2323 ret = ofnode_read_u32(nand_get_flash_node(chip),
2324 "brcm,nand-oob-sector-size",
2325 &oob_sector);
2326#endif /* __UBOOT__ */
2327 if (ret) {
2328 /* Use detected size */
2329 cfg->spare_area_size = mtd->oobsize /
2330 (mtd->writesize >> FC_SHIFT);
2331 } else {
2332 cfg->spare_area_size = oob_sector;
2333 }
2334 if (cfg->spare_area_size > ctrl->max_oob)
2335 cfg->spare_area_size = ctrl->max_oob;
2336 /*
William Zhang3d8ade42024-09-16 11:58:46 +02002337 * Set mtd and memorg oobsize to be consistent with controller's
2338 * spare_area_size, as the rest is inaccessible.
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002339 */
2340 mtd->oobsize = cfg->spare_area_size * (mtd->writesize >> FC_SHIFT);
William Zhang3d8ade42024-09-16 11:58:46 +02002341 memorg->oobsize = mtd->oobsize;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002342
2343 cfg->device_size = mtd->size;
2344 cfg->block_size = mtd->erasesize;
2345 cfg->page_size = mtd->writesize;
2346 cfg->device_width = (chip->options & NAND_BUSWIDTH_16) ? 16 : 8;
2347 cfg->col_adr_bytes = 2;
2348 cfg->blk_adr_bytes = get_blk_adr_bytes(mtd->size, mtd->writesize);
2349
2350 if (chip->ecc.mode != NAND_ECC_HW) {
2351 dev_err(ctrl->dev, "only HW ECC supported; selected: %d\n",
2352 chip->ecc.mode);
2353 return -EINVAL;
2354 }
2355
2356 if (chip->ecc.algo == NAND_ECC_UNKNOWN) {
2357 if (chip->ecc.strength == 1 && chip->ecc.size == 512)
2358 /* Default to Hamming for 1-bit ECC, if unspecified */
2359 chip->ecc.algo = NAND_ECC_HAMMING;
2360 else
2361 /* Otherwise, BCH */
2362 chip->ecc.algo = NAND_ECC_BCH;
2363 }
2364
2365 if (chip->ecc.algo == NAND_ECC_HAMMING && (chip->ecc.strength != 1 ||
2366 chip->ecc.size != 512)) {
2367 dev_err(ctrl->dev, "invalid Hamming params: %d bits per %d bytes\n",
2368 chip->ecc.strength, chip->ecc.size);
2369 return -EINVAL;
2370 }
2371
2372 switch (chip->ecc.size) {
2373 case 512:
2374 if (chip->ecc.algo == NAND_ECC_HAMMING)
2375 cfg->ecc_level = 15;
2376 else
2377 cfg->ecc_level = chip->ecc.strength;
2378 cfg->sector_size_1k = 0;
2379 break;
2380 case 1024:
2381 if (!(ctrl->features & BRCMNAND_HAS_1K_SECTORS)) {
2382 dev_err(ctrl->dev, "1KB sectors not supported\n");
2383 return -EINVAL;
2384 }
2385 if (chip->ecc.strength & 0x1) {
2386 dev_err(ctrl->dev,
2387 "odd ECC not supported with 1KB sectors\n");
2388 return -EINVAL;
2389 }
2390
2391 cfg->ecc_level = chip->ecc.strength >> 1;
2392 cfg->sector_size_1k = 1;
2393 break;
2394 default:
2395 dev_err(ctrl->dev, "unsupported ECC size: %d\n",
2396 chip->ecc.size);
2397 return -EINVAL;
2398 }
2399
2400 cfg->ful_adr_bytes = cfg->blk_adr_bytes;
2401 if (mtd->writesize > 512)
2402 cfg->ful_adr_bytes += cfg->col_adr_bytes;
2403 else
2404 cfg->ful_adr_bytes += 1;
2405
2406 ret = brcmnand_set_cfg(host, cfg);
2407 if (ret)
2408 return ret;
2409
2410 brcmnand_set_ecc_enabled(host, 1);
2411
2412 brcmnand_print_cfg(host, msg, cfg);
2413 dev_info(ctrl->dev, "detected %s\n", msg);
2414
2415 /* Configure ACC_CONTROL */
2416 offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_ACC_CONTROL);
2417 tmp = nand_readreg(ctrl, offs);
2418 tmp &= ~ACC_CONTROL_PARTIAL_PAGE;
2419 tmp &= ~ACC_CONTROL_RD_ERASED;
2420
2421 /* We need to turn on Read from erased paged protected by ECC */
2422 if (ctrl->nand_version >= 0x0702)
2423 tmp |= ACC_CONTROL_RD_ERASED;
2424 tmp &= ~ACC_CONTROL_FAST_PGM_RDIN;
2425 if (ctrl->features & BRCMNAND_HAS_PREFETCH)
2426 tmp &= ~ACC_CONTROL_PREFETCH;
2427
2428 nand_writereg(ctrl, offs, tmp);
2429
2430 return 0;
2431}
2432
2433#ifndef __UBOOT__
2434static int brcmnand_init_cs(struct brcmnand_host *host, struct device_node *dn)
2435#else
2436static int brcmnand_init_cs(struct brcmnand_host *host, ofnode dn)
2437#endif
2438{
2439 struct brcmnand_controller *ctrl = host->ctrl;
2440#ifndef __UBOOT__
2441 struct platform_device *pdev = host->pdev;
2442#else
2443 struct udevice *pdev = host->pdev;
2444#endif /* __UBOOT__ */
2445 struct mtd_info *mtd;
2446 struct nand_chip *chip;
2447 int ret;
2448 u16 cfg_offs;
2449
2450#ifndef __UBOOT__
2451 ret = of_property_read_u32(dn, "reg", &host->cs);
2452#else
2453 ret = ofnode_read_s32(dn, "reg", &host->cs);
2454#endif
2455 if (ret) {
Sean Anderson4b5aa002020-09-15 10:44:50 -04002456 dev_err(pdev, "can't get chip-select\n");
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002457 return -ENXIO;
2458 }
2459
2460 mtd = nand_to_mtd(&host->chip);
2461 chip = &host->chip;
2462
2463 nand_set_flash_node(chip, dn);
2464 nand_set_controller_data(chip, host);
2465#ifndef __UBOOT__
2466 mtd->name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "brcmnand.%d",
2467 host->cs);
2468#else
2469 mtd->name = devm_kasprintf(pdev, GFP_KERNEL, "brcmnand.%d",
2470 host->cs);
2471#endif /* __UBOOT__ */
2472 if (!mtd->name)
2473 return -ENOMEM;
2474
2475 mtd->owner = THIS_MODULE;
2476#ifndef __UBOOT__
2477 mtd->dev.parent = &pdev->dev;
2478#else
2479 mtd->dev->parent = pdev;
2480#endif /* __UBOOT__ */
2481
2482 chip->IO_ADDR_R = (void __iomem *)0xdeadbeef;
2483 chip->IO_ADDR_W = (void __iomem *)0xdeadbeef;
2484
2485 chip->cmd_ctrl = brcmnand_cmd_ctrl;
2486 chip->cmdfunc = brcmnand_cmdfunc;
2487 chip->waitfunc = brcmnand_waitfunc;
2488 chip->read_byte = brcmnand_read_byte;
2489 chip->read_buf = brcmnand_read_buf;
2490 chip->write_buf = brcmnand_write_buf;
2491
2492 chip->ecc.mode = NAND_ECC_HW;
2493 chip->ecc.read_page = brcmnand_read_page;
2494 chip->ecc.write_page = brcmnand_write_page;
2495 chip->ecc.read_page_raw = brcmnand_read_page_raw;
2496 chip->ecc.write_page_raw = brcmnand_write_page_raw;
2497 chip->ecc.write_oob_raw = brcmnand_write_oob_raw;
2498 chip->ecc.read_oob_raw = brcmnand_read_oob_raw;
2499 chip->ecc.read_oob = brcmnand_read_oob;
2500 chip->ecc.write_oob = brcmnand_write_oob;
2501
2502 chip->controller = &ctrl->controller;
2503
2504 /*
2505 * The bootloader might have configured 16bit mode but
2506 * NAND READID command only works in 8bit mode. We force
2507 * 8bit mode here to ensure that NAND READID commands works.
2508 */
2509 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
2510 nand_writereg(ctrl, cfg_offs,
2511 nand_readreg(ctrl, cfg_offs) & ~CFG_BUS_WIDTH);
2512
2513 ret = nand_scan_ident(mtd, 1, NULL);
2514 if (ret)
2515 return ret;
2516
2517 chip->options |= NAND_NO_SUBPAGE_WRITE;
2518 /*
2519 * Avoid (for instance) kmap()'d buffers from JFFS2, which we can't DMA
2520 * to/from, and have nand_base pass us a bounce buffer instead, as
2521 * needed.
2522 */
2523 chip->options |= NAND_USE_BOUNCE_BUFFER;
2524
2525 if (chip->bbt_options & NAND_BBT_USE_FLASH)
2526 chip->bbt_options |= NAND_BBT_NO_OOB;
2527
2528 if (brcmnand_setup_dev(host))
2529 return -ENXIO;
2530
2531 chip->ecc.size = host->hwcfg.sector_size_1k ? 1024 : 512;
2532 /* only use our internal HW threshold */
2533 mtd->bitflip_threshold = 1;
2534
William Zhang1100e492019-09-04 10:51:13 -07002535 chip->ecc.layout = brcmstb_choose_ecc_layout(host);
2536 if (!chip->ecc.layout)
2537 return -ENXIO;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002538
2539 ret = nand_scan_tail(mtd);
2540 if (ret)
2541 return ret;
2542
2543#ifndef __UBOOT__
2544 ret = mtd_device_register(mtd, NULL, 0);
2545 if (ret)
2546 nand_cleanup(chip);
2547#else
2548 ret = nand_register(0, mtd);
2549#endif /* __UBOOT__ */
2550
Álvaro Fernández Rojasb3d66d92023-02-11 16:29:09 +01002551 /* If OOB is written with ECC enabled it will cause ECC errors */
2552 if (is_hamming_ecc(host->ctrl, &host->hwcfg)) {
2553 chip->ecc.write_oob = brcmnand_write_oob_raw;
2554 chip->ecc.read_oob = brcmnand_read_oob_raw;
2555 }
2556
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002557 return ret;
2558}
2559
2560#ifndef __UBOOT__
2561static void brcmnand_save_restore_cs_config(struct brcmnand_host *host,
2562 int restore)
2563{
2564 struct brcmnand_controller *ctrl = host->ctrl;
2565 u16 cfg_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_CFG);
2566 u16 cfg_ext_offs = brcmnand_cs_offset(ctrl, host->cs,
2567 BRCMNAND_CS_CFG_EXT);
2568 u16 acc_control_offs = brcmnand_cs_offset(ctrl, host->cs,
2569 BRCMNAND_CS_ACC_CONTROL);
2570 u16 t1_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_TIMING1);
2571 u16 t2_offs = brcmnand_cs_offset(ctrl, host->cs, BRCMNAND_CS_TIMING2);
2572
2573 if (restore) {
2574 nand_writereg(ctrl, cfg_offs, host->hwcfg.config);
2575 if (cfg_offs != cfg_ext_offs)
2576 nand_writereg(ctrl, cfg_ext_offs,
2577 host->hwcfg.config_ext);
2578 nand_writereg(ctrl, acc_control_offs, host->hwcfg.acc_control);
2579 nand_writereg(ctrl, t1_offs, host->hwcfg.timing_1);
2580 nand_writereg(ctrl, t2_offs, host->hwcfg.timing_2);
2581 } else {
2582 host->hwcfg.config = nand_readreg(ctrl, cfg_offs);
2583 if (cfg_offs != cfg_ext_offs)
2584 host->hwcfg.config_ext =
2585 nand_readreg(ctrl, cfg_ext_offs);
2586 host->hwcfg.acc_control = nand_readreg(ctrl, acc_control_offs);
2587 host->hwcfg.timing_1 = nand_readreg(ctrl, t1_offs);
2588 host->hwcfg.timing_2 = nand_readreg(ctrl, t2_offs);
2589 }
2590}
2591
2592static int brcmnand_suspend(struct device *dev)
2593{
2594 struct brcmnand_controller *ctrl = dev_get_drvdata(dev);
2595 struct brcmnand_host *host;
2596
2597 list_for_each_entry(host, &ctrl->host_list, node)
2598 brcmnand_save_restore_cs_config(host, 0);
2599
2600 ctrl->nand_cs_nand_select = brcmnand_read_reg(ctrl, BRCMNAND_CS_SELECT);
2601 ctrl->nand_cs_nand_xor = brcmnand_read_reg(ctrl, BRCMNAND_CS_XOR);
2602 ctrl->corr_stat_threshold =
2603 brcmnand_read_reg(ctrl, BRCMNAND_CORR_THRESHOLD);
2604
2605 if (has_flash_dma(ctrl))
2606 ctrl->flash_dma_mode = flash_dma_readl(ctrl, FLASH_DMA_MODE);
2607
2608 return 0;
2609}
2610
2611static int brcmnand_resume(struct device *dev)
2612{
2613 struct brcmnand_controller *ctrl = dev_get_drvdata(dev);
2614 struct brcmnand_host *host;
2615
2616 if (has_flash_dma(ctrl)) {
2617 flash_dma_writel(ctrl, FLASH_DMA_MODE, ctrl->flash_dma_mode);
2618 flash_dma_writel(ctrl, FLASH_DMA_ERROR_STATUS, 0);
2619 }
2620
2621 brcmnand_write_reg(ctrl, BRCMNAND_CS_SELECT, ctrl->nand_cs_nand_select);
2622 brcmnand_write_reg(ctrl, BRCMNAND_CS_XOR, ctrl->nand_cs_nand_xor);
2623 brcmnand_write_reg(ctrl, BRCMNAND_CORR_THRESHOLD,
2624 ctrl->corr_stat_threshold);
2625 if (ctrl->soc) {
2626 /* Clear/re-enable interrupt */
2627 ctrl->soc->ctlrdy_ack(ctrl->soc);
2628 ctrl->soc->ctlrdy_set_enabled(ctrl->soc, true);
2629 }
2630
2631 list_for_each_entry(host, &ctrl->host_list, node) {
2632 struct nand_chip *chip = &host->chip;
2633
2634 brcmnand_save_restore_cs_config(host, 1);
2635
2636 /* Reset the chip, required by some chips after power-up */
2637 nand_reset_op(chip);
2638 }
2639
2640 return 0;
2641}
2642
2643const struct dev_pm_ops brcmnand_pm_ops = {
2644 .suspend = brcmnand_suspend,
2645 .resume = brcmnand_resume,
2646};
2647EXPORT_SYMBOL_GPL(brcmnand_pm_ops);
2648
2649static const struct of_device_id brcmnand_of_match[] = {
Álvaro Fernández Rojas738d7362023-02-11 16:29:08 +01002650 { .compatible = "brcm,brcmnand-v2.1" },
2651 { .compatible = "brcm,brcmnand-v2.2" },
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002652 { .compatible = "brcm,brcmnand-v4.0" },
2653 { .compatible = "brcm,brcmnand-v5.0" },
2654 { .compatible = "brcm,brcmnand-v6.0" },
2655 { .compatible = "brcm,brcmnand-v6.1" },
2656 { .compatible = "brcm,brcmnand-v6.2" },
2657 { .compatible = "brcm,brcmnand-v7.0" },
2658 { .compatible = "brcm,brcmnand-v7.1" },
2659 { .compatible = "brcm,brcmnand-v7.2" },
Kamal Dasuf47b36b2023-02-11 16:29:01 +01002660 { .compatible = "brcm,brcmnand-v7.3" },
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002661 {},
2662};
2663MODULE_DEVICE_TABLE(of, brcmnand_of_match);
2664#endif /* __UBOOT__ */
2665
2666/***********************************************************************
2667 * Platform driver setup (per controller)
2668 ***********************************************************************/
2669
2670#ifndef __UBOOT__
2671int brcmnand_probe(struct platform_device *pdev, struct brcmnand_soc *soc)
2672#else
2673int brcmnand_probe(struct udevice *dev, struct brcmnand_soc *soc)
2674#endif /* __UBOOT__ */
2675{
2676#ifndef __UBOOT__
2677 struct device *dev = &pdev->dev;
2678 struct device_node *dn = dev->of_node, *child;
2679#else
2680 ofnode child;
2681 struct udevice *pdev = dev;
2682#endif /* __UBOOT__ */
2683 struct brcmnand_controller *ctrl;
2684#ifndef __UBOOT__
2685 struct resource *res;
2686#else
2687 struct resource res;
2688#endif /* __UBOOT__ */
2689 int ret;
2690
2691#ifndef __UBOOT__
2692 /* We only support device-tree instantiation */
2693 if (!dn)
2694 return -ENODEV;
2695
2696 if (!of_match_node(brcmnand_of_match, dn))
2697 return -ENODEV;
2698#endif /* __UBOOT__ */
2699
2700 ctrl = devm_kzalloc(dev, sizeof(*ctrl), GFP_KERNEL);
2701 if (!ctrl)
2702 return -ENOMEM;
2703
2704#ifndef __UBOOT__
2705 dev_set_drvdata(dev, ctrl);
2706#else
2707 /*
2708 * in u-boot, the data for the driver is allocated before probing
2709 * so to keep the reference to ctrl, we store it in the variable soc
2710 */
2711 soc->ctrl = ctrl;
2712#endif /* __UBOOT__ */
2713 ctrl->dev = dev;
2714
2715 init_completion(&ctrl->done);
2716 init_completion(&ctrl->dma_done);
2717 nand_hw_control_init(&ctrl->controller);
2718 INIT_LIST_HEAD(&ctrl->host_list);
2719
Philippe Reynes7f28cf62019-03-15 15:14:37 +01002720 /* Is parameter page in big endian ? */
2721 ctrl->parameter_page_big_endian =
2722 dev_read_u32_default(dev, "parameter-page-big-endian", 1);
2723
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002724 /* NAND register range */
2725#ifndef __UBOOT__
2726 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2727 ctrl->nand_base = devm_ioremap_resource(dev, res);
2728#else
2729 dev_read_resource(pdev, 0, &res);
2730 ctrl->nand_base = devm_ioremap(pdev, res.start, resource_size(&res));
2731#endif
2732 if (IS_ERR(ctrl->nand_base))
2733 return PTR_ERR(ctrl->nand_base);
2734
2735 /* Enable clock before using NAND registers */
2736 ctrl->clk = devm_clk_get(dev, "nand");
2737 if (!IS_ERR(ctrl->clk)) {
2738 ret = clk_prepare_enable(ctrl->clk);
2739 if (ret)
2740 return ret;
2741 } else {
Simon Glass7ca47bc2021-01-24 14:32:41 -07002742 /* Ignore PTR_ERR(ctrl->clk) */
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002743 ctrl->clk = NULL;
2744 }
2745
2746 /* Initialize NAND revision */
2747 ret = brcmnand_revision_init(ctrl);
2748 if (ret)
2749 goto err;
2750
2751 /*
2752 * Most chips have this cache at a fixed offset within 'nand' block.
2753 * Some must specify this region separately.
2754 */
2755#ifndef __UBOOT__
2756 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "nand-cache");
2757 if (res) {
2758 ctrl->nand_fc = devm_ioremap_resource(dev, res);
2759 if (IS_ERR(ctrl->nand_fc)) {
2760 ret = PTR_ERR(ctrl->nand_fc);
2761 goto err;
2762 }
2763 } else {
2764 ctrl->nand_fc = ctrl->nand_base +
2765 ctrl->reg_offsets[BRCMNAND_FC_BASE];
2766 }
2767#else
2768 if (!dev_read_resource_byname(pdev, "nand-cache", &res)) {
2769 ctrl->nand_fc = devm_ioremap(dev, res.start,
2770 resource_size(&res));
2771 if (IS_ERR(ctrl->nand_fc)) {
2772 ret = PTR_ERR(ctrl->nand_fc);
2773 goto err;
2774 }
2775 } else {
2776 ctrl->nand_fc = ctrl->nand_base +
2777 ctrl->reg_offsets[BRCMNAND_FC_BASE];
2778 }
2779#endif
2780
2781#ifndef __UBOOT__
2782 /* FLASH_DMA */
2783 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "flash-dma");
2784 if (res) {
2785 ctrl->flash_dma_base = devm_ioremap_resource(dev, res);
2786 if (IS_ERR(ctrl->flash_dma_base)) {
2787 ret = PTR_ERR(ctrl->flash_dma_base);
2788 goto err;
2789 }
2790
Kamal Dasuf47b36b2023-02-11 16:29:01 +01002791 /* initialize the dma version */
2792 brcmnand_flash_dma_revision_init(ctrl);
2793
2794 /* linked-list and stop on error */
2795 flash_dma_writel(ctrl, FLASH_DMA_MODE, FLASH_DMA_MODE_MASK);
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002796 flash_dma_writel(ctrl, FLASH_DMA_ERROR_STATUS, 0);
2797
2798 /* Allocate descriptor(s) */
2799 ctrl->dma_desc = dmam_alloc_coherent(dev,
2800 sizeof(*ctrl->dma_desc),
2801 &ctrl->dma_pa, GFP_KERNEL);
2802 if (!ctrl->dma_desc) {
2803 ret = -ENOMEM;
2804 goto err;
2805 }
2806
2807 ctrl->dma_irq = platform_get_irq(pdev, 1);
2808 if ((int)ctrl->dma_irq < 0) {
2809 dev_err(dev, "missing FLASH_DMA IRQ\n");
2810 ret = -ENODEV;
2811 goto err;
2812 }
2813
2814 ret = devm_request_irq(dev, ctrl->dma_irq,
2815 brcmnand_dma_irq, 0, DRV_NAME,
2816 ctrl);
2817 if (ret < 0) {
2818 dev_err(dev, "can't allocate IRQ %d: error %d\n",
2819 ctrl->dma_irq, ret);
2820 goto err;
2821 }
2822
2823 dev_info(dev, "enabling FLASH_DMA\n");
2824 }
2825#endif /* __UBOOT__ */
2826
2827 /* Disable automatic device ID config, direct addressing */
2828 brcmnand_rmw_reg(ctrl, BRCMNAND_CS_SELECT,
2829 CS_SELECT_AUTO_DEVICE_ID_CFG | 0xff, 0, 0);
2830 /* Disable XOR addressing */
2831 brcmnand_rmw_reg(ctrl, BRCMNAND_CS_XOR, 0xff, 0, 0);
2832
Philippe Reynes77669af2019-03-15 15:14:38 +01002833 /* Read the write-protect configuration in the device tree */
2834 wp_on = dev_read_u32_default(dev, "write-protect", wp_on);
2835
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002836 if (ctrl->features & BRCMNAND_HAS_WP) {
2837 /* Permanently disable write protection */
2838 if (wp_on == 2)
2839 brcmnand_set_wp(ctrl, false);
2840 } else {
2841 wp_on = 0;
2842 }
2843
2844#ifndef __UBOOT__
2845 /* IRQ */
2846 ctrl->irq = platform_get_irq(pdev, 0);
2847 if ((int)ctrl->irq < 0) {
2848 dev_err(dev, "no IRQ defined\n");
2849 ret = -ENODEV;
2850 goto err;
2851 }
2852
2853 /*
2854 * Some SoCs integrate this controller (e.g., its interrupt bits) in
2855 * interesting ways
2856 */
2857 if (soc) {
2858 ctrl->soc = soc;
2859
2860 ret = devm_request_irq(dev, ctrl->irq, brcmnand_irq, 0,
2861 DRV_NAME, ctrl);
2862
2863 /* Enable interrupt */
2864 ctrl->soc->ctlrdy_ack(ctrl->soc);
2865 ctrl->soc->ctlrdy_set_enabled(ctrl->soc, true);
2866 } else {
2867 /* Use standard interrupt infrastructure */
2868 ret = devm_request_irq(dev, ctrl->irq, brcmnand_ctlrdy_irq, 0,
2869 DRV_NAME, ctrl);
2870 }
2871 if (ret < 0) {
2872 dev_err(dev, "can't allocate IRQ %d: error %d\n",
2873 ctrl->irq, ret);
2874 goto err;
2875 }
2876#endif /* __UBOOT__ */
2877
2878#ifndef __UBOOT__
2879 for_each_available_child_of_node(dn, child) {
2880 if (of_device_is_compatible(child, "brcm,nandcs")) {
2881 struct brcmnand_host *host;
2882
2883 host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
2884 if (!host) {
2885 of_node_put(child);
2886 ret = -ENOMEM;
2887 goto err;
2888 }
2889 host->pdev = pdev;
2890 host->ctrl = ctrl;
2891
2892 ret = brcmnand_init_cs(host, child);
2893 if (ret) {
2894 devm_kfree(dev, host);
2895 continue; /* Try all chip-selects */
2896 }
2897
2898 list_add_tail(&host->node, &ctrl->host_list);
2899 }
2900 }
2901#else
2902 ofnode_for_each_subnode(child, dev_ofnode(dev)) {
2903 if (ofnode_device_is_compatible(child, "brcm,nandcs")) {
2904 struct brcmnand_host *host;
2905
2906 host = devm_kzalloc(dev, sizeof(*host), GFP_KERNEL);
2907 if (!host) {
2908 ret = -ENOMEM;
2909 goto err;
2910 }
2911 host->pdev = pdev;
2912 host->ctrl = ctrl;
2913
2914 ret = brcmnand_init_cs(host, child);
2915 if (ret) {
2916 devm_kfree(dev, host);
2917 continue; /* Try all chip-selects */
2918 }
2919
2920 list_add_tail(&host->node, &ctrl->host_list);
2921 }
2922 }
2923#endif /* __UBOOT__ */
2924
Álvaro Fernández Rojasd8ae8752020-04-02 10:37:52 +02002925 /* No chip-selects could initialize properly */
2926 if (list_empty(&ctrl->host_list)) {
2927 ret = -ENODEV;
2928 goto err;
2929 }
2930
2931 return 0;
2932
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002933err:
2934#ifndef __UBOOT__
2935 clk_disable_unprepare(ctrl->clk);
2936#else
2937 if (ctrl->clk)
2938 clk_disable(ctrl->clk);
2939#endif /* __UBOOT__ */
2940 return ret;
Philippe Reynes5aa6cfb2019-03-15 15:14:36 +01002941}
2942EXPORT_SYMBOL_GPL(brcmnand_probe);
2943
2944#ifndef __UBOOT__
2945int brcmnand_remove(struct platform_device *pdev)
2946{
2947 struct brcmnand_controller *ctrl = dev_get_drvdata(&pdev->dev);
2948 struct brcmnand_host *host;
2949
2950 list_for_each_entry(host, &ctrl->host_list, node)
2951 nand_release(nand_to_mtd(&host->chip));
2952
2953 clk_disable_unprepare(ctrl->clk);
2954
2955 dev_set_drvdata(&pdev->dev, NULL);
2956
2957 return 0;
2958}
2959#else
2960int brcmnand_remove(struct udevice *pdev)
2961{
2962 return 0;
2963}
2964#endif /* __UBOOT__ */
2965EXPORT_SYMBOL_GPL(brcmnand_remove);
2966
2967MODULE_LICENSE("GPL v2");
2968MODULE_AUTHOR("Kevin Cernekee");
2969MODULE_AUTHOR("Brian Norris");
2970MODULE_DESCRIPTION("NAND driver for Broadcom chips");
2971MODULE_ALIAS("platform:brcmnand");