blob: 94a542cef3e1da92193a8f39d77e4cb891e7e75e [file] [log] [blame]
Kumar Galafd83aa82008-07-25 13:31:05 -05001/*
Kumar Galaa1c0a462010-05-21 04:14:49 -05002 * Copyright 2007-2009,2010 Freescale Semiconductor, Inc.
Kumar Galafd83aa82008-07-25 13:31:05 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8536ds board configuration file
25 *
26 */
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
Kumar Galaa1c0a462010-05-21 04:14:49 -050030#include "../board/freescale/common/ics307_clk.h"
31
Wolfgang Denkdc25d152010-10-04 19:58:00 +020032#ifdef CONFIG_36BIT
Kumar Galaee1ca7e2009-07-30 15:54:07 -050033#define CONFIG_PHYS_64BIT 1
34#endif
35
Wolfgang Denkdc25d152010-10-04 19:58:00 +020036#ifdef CONFIG_NAND
Mingkai Huc2a6dca2009-09-23 15:20:37 +080037#define CONFIG_NAND_U_BOOT 1
38#define CONFIG_RAMBOOT_NAND 1
Haiying Wang31b90122010-11-10 15:37:13 -050039#ifdef CONFIG_NAND_SPL
40#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
41#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
42#else
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020043#define CONFIG_SYS_TEXT_BASE 0xf8f82000
Haiying Wang31b90122010-11-10 15:37:13 -050044#endif /* CONFIG_NAND_SPL */
Mingkai Huc2a6dca2009-09-23 15:20:37 +080045#endif
46
Wolfgang Denkdc25d152010-10-04 19:58:00 +020047#ifdef CONFIG_SDCARD
Mingkai Hua74e3952009-09-23 15:20:38 +080048#define CONFIG_RAMBOOT_SDCARD 1
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020049#define CONFIG_SYS_TEXT_BASE 0xf8f80000
Mingkai Hua74e3952009-09-23 15:20:38 +080050#endif
51
Wolfgang Denkdc25d152010-10-04 19:58:00 +020052#ifdef CONFIG_SPIFLASH
Mingkai Hua74e3952009-09-23 15:20:38 +080053#define CONFIG_RAMBOOT_SPIFLASH 1
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020054#define CONFIG_SYS_TEXT_BASE 0xf8f80000
55#endif
56
57#ifndef CONFIG_SYS_TEXT_BASE
58#define CONFIG_SYS_TEXT_BASE 0xeff80000
Mingkai Hua74e3952009-09-23 15:20:38 +080059#endif
60
Haiying Wang31b90122010-11-10 15:37:13 -050061#ifndef CONFIG_SYS_MONITOR_BASE
62#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
63#endif
64
Kumar Galafd83aa82008-07-25 13:31:05 -050065/* High Level Configuration Options */
66#define CONFIG_BOOKE 1 /* BOOKE */
67#define CONFIG_E500 1 /* BOOKE e500 family */
68#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
69#define CONFIG_MPC8536 1
70#define CONFIG_MPC8536DS 1
71
Kumar Gala1a5ba5f2009-01-23 14:22:13 -060072#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
Kumar Galafd83aa82008-07-25 13:31:05 -050073#define CONFIG_PCI 1 /* Enable PCI/PCIE */
74#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
75#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
76#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
77#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
78#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
79#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050080#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Galafd83aa82008-07-25 13:31:05 -050081
82#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Roy Zangb42bb192009-07-09 10:05:48 +080083#define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
Kumar Galafd83aa82008-07-25 13:31:05 -050084
85#define CONFIG_TSEC_ENET /* tsec ethernet support */
86#define CONFIG_ENV_OVERWRITE
87
Kumar Galaa1c0a462010-05-21 04:14:49 -050088#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
89#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Kumar Galafd83aa82008-07-25 13:31:05 -050090#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Galafd83aa82008-07-25 13:31:05 -050091
92/*
93 * These can be toggled for performance analysis, otherwise use default.
94 */
95#define CONFIG_L2_CACHE /* toggle L2 cache */
96#define CONFIG_BTB /* toggle branch predition */
Kumar Galafd83aa82008-07-25 13:31:05 -050097
Andy Fleming6843a6e2008-10-30 16:51:33 -050098#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
99
Kumar Galafd83aa82008-07-25 13:31:05 -0500100#define CONFIG_ENABLE_36BIT_PHYS 1
101
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500102#ifdef CONFIG_PHYS_64BIT
103#define CONFIG_ADDR_MAP 1
104#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
105#endif
106
Mingkai Hu90975312009-09-23 15:19:32 +0800107#define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
108#define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -0500109#define CONFIG_PANIC_HANG /* do not reset board on panic */
110
111/*
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800112 * Config the L2 Cache as L2 SRAM
113 */
114#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
115#ifdef CONFIG_PHYS_64BIT
116#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
117#else
118#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
119#endif
120#define CONFIG_SYS_L2_SIZE (512 << 10)
121#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
122
123/*
Kumar Galafd83aa82008-07-25 13:31:05 -0500124 * Base addresses -- Note these are effective addresses where the
125 * actual resources get mapped (not physical addresses)
126 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500128#ifdef CONFIG_PHYS_64BIT
Mingkai Hu90975312009-09-23 15:19:32 +0800129#define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500130#else
Mingkai Hu90975312009-09-23 15:19:32 +0800131#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500132#endif
Mingkai Hu90975312009-09-23 15:19:32 +0800133#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Kumar Galafd83aa82008-07-25 13:31:05 -0500134
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800135#if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL)
136#define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR
137#else
138#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
139#endif
140
Kumar Galafd83aa82008-07-25 13:31:05 -0500141/* DDR Setup */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500142#define CONFIG_VERY_BIG_RAM
Kumar Galafd83aa82008-07-25 13:31:05 -0500143#define CONFIG_FSL_DDR2
144#undef CONFIG_FSL_DDR_INTERACTIVE
145#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
146#define CONFIG_DDR_SPD
Kumar Galafd83aa82008-07-25 13:31:05 -0500147
Dave Liud3ca1242008-10-28 17:53:38 +0800148#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Galafd83aa82008-07-25 13:31:05 -0500149#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
150
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
152#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Galafd83aa82008-07-25 13:31:05 -0500153
154#define CONFIG_NUM_DDR_CONTROLLERS 1
155#define CONFIG_DIMM_SLOTS_PER_CTLR 1
156#define CONFIG_CHIP_SELECTS_PER_CTRL 2
157
158/* I2C addresses of SPD EEPROMs */
159#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500161
162/* These are used when DDR doesn't use SPD. */
Mingkai Hu90975312009-09-23 15:19:32 +0800163#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
Mingkai Hu90975312009-09-23 15:19:32 +0800165#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_DDR_TIMING_3 0x00000000
167#define CONFIG_SYS_DDR_TIMING_0 0x00260802
168#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
169#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
170#define CONFIG_SYS_DDR_MODE_1 0x00480432
171#define CONFIG_SYS_DDR_MODE_2 0x00000000
172#define CONFIG_SYS_DDR_INTERVAL 0x06180100
173#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
174#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
175#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
176#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Mingkai Hu90975312009-09-23 15:19:32 +0800177#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Kumar Galafd83aa82008-07-25 13:31:05 -0500179
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
181#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
182#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Galafd83aa82008-07-25 13:31:05 -0500183
Kumar Galafd83aa82008-07-25 13:31:05 -0500184/* Make sure required options are set */
185#ifndef CONFIG_SPD_EEPROM
186#error ("CONFIG_SPD_EEPROM is required")
187#endif
188
189#undef CONFIG_CLOCKS_IN_MHZ
190
191
192/*
193 * Memory map -- xxx -this is wrong, needs updating
194 *
195 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
196 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
197 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
198 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
199 *
200 * Localbus cacheable (TBD)
201 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
202 *
203 * Localbus non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500204 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500205 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Jason Jin3a1e04f2008-10-31 05:07:04 -0500206 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Galafd83aa82008-07-25 13:31:05 -0500207 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
208 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
209 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
210 */
211
212/*
213 * Local Bus Definitions
214 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500216#ifdef CONFIG_PHYS_64BIT
217#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
218#else
Kumar Gala4be8b572008-12-02 14:19:34 -0600219#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500220#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500221
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800222#define CONFIG_FLASH_BR_PRELIM \
Mingkai Hu90975312009-09-23 15:19:32 +0800223 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) \
224 | BR_PS_16 | BR_V)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800225#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500226
Mingkai Hu90975312009-09-23 15:19:32 +0800227#define CONFIG_SYS_BR1_PRELIM \
228 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
229 | BR_PS_16 | BR_V)
Kumar Gala4be8b572008-12-02 14:19:34 -0600230#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Galafd83aa82008-07-25 13:31:05 -0500231
Mingkai Hu90975312009-09-23 15:19:32 +0800232#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
233 CONFIG_SYS_FLASH_BASE_PHYS }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Galafd83aa82008-07-25 13:31:05 -0500235#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
236
Mingkai Hu90975312009-09-23 15:19:32 +0800237#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
238#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#undef CONFIG_SYS_FLASH_CHECKSUM
Mingkai Hu90975312009-09-23 15:19:32 +0800240#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
241#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500242
Kumar Galab1dd51f2010-11-29 14:32:11 -0600243#if defined(CONFIG_RAMBOOT_NAND) || defined(CONFIG_RAMBOOT_SDCARD) || \
244 defined(CONFIG_RAMBOOT_SPIFLASH)
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800245#define CONFIG_SYS_RAMBOOT
Kumar Galab1dd51f2010-11-29 14:32:11 -0600246#define CONFIG_SYS_EXTRA_ENV_RELOC
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800247#else
248#undef CONFIG_SYS_RAMBOOT
249#endif
250
Kumar Galafd83aa82008-07-25 13:31:05 -0500251#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_FLASH_CFI
253#define CONFIG_SYS_FLASH_EMPTY_INFO
254#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Galafd83aa82008-07-25 13:31:05 -0500255
256#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
257
258#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
259#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500260#ifdef CONFIG_PHYS_64BIT
261#define PIXIS_BASE_PHYS 0xfffdf0000ull
262#else
Kumar Gala0f492b42008-12-02 14:19:33 -0600263#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500264#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500265
Kumar Gala0f492b42008-12-02 14:19:33 -0600266#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Mingkai Hu90975312009-09-23 15:19:32 +0800267#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Galafd83aa82008-07-25 13:31:05 -0500268
269#define PIXIS_ID 0x0 /* Board ID at offset 0 */
270#define PIXIS_VER 0x1 /* Board version at offset 1 */
271#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
272#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
273#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
274#define PIXIS_PWR 0x5 /* PIXIS Power status register */
275#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
276#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
277#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
278#define PIXIS_VCTL 0x10 /* VELA Control Register */
279#define PIXIS_VSTAT 0x11 /* VELA Status Register */
280#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
281#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
282#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
283#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galae21db032009-07-14 22:42:01 -0500284#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
285#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
286#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
287#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
288#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
289#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
290#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
Kumar Galafd83aa82008-07-25 13:31:05 -0500291#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
292#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
293#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
294#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
295#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
296#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
297#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
298#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
299#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
300#define PIXIS_VWATCH 0x24 /* Watchdog Register */
301#define PIXIS_LED 0x25 /* LED Register */
302
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800303#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
304
Kumar Galafd83aa82008-07-25 13:31:05 -0500305/* old pixis referenced names */
306#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
307#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200308#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
Kumar Galafd83aa82008-07-25 13:31:05 -0500309
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200310#define CONFIG_SYS_INIT_RAM_LOCK 1
311#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200312#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galafd83aa82008-07-25 13:31:05 -0500313
Mingkai Hu90975312009-09-23 15:19:32 +0800314#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200315 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Galafd83aa82008-07-25 13:31:05 -0500317
Mingkai Hu90975312009-09-23 15:19:32 +0800318#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
319#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Galafd83aa82008-07-25 13:31:05 -0500320
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800321#ifndef CONFIG_NAND_SPL
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500322#define CONFIG_SYS_NAND_BASE 0xffa00000
323#ifdef CONFIG_PHYS_64BIT
324#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
325#else
326#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
327#endif
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800328#else
329#define CONFIG_SYS_NAND_BASE 0xfff00000
330#ifdef CONFIG_PHYS_64BIT
331#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
332#else
333#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
334#endif
335#endif
Jason Jin3a1e04f2008-10-31 05:07:04 -0500336#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
337 CONFIG_SYS_NAND_BASE + 0x40000, \
338 CONFIG_SYS_NAND_BASE + 0x80000, \
339 CONFIG_SYS_NAND_BASE + 0xC0000}
340#define CONFIG_SYS_MAX_NAND_DEVICE 4
Jason Jin3a1e04f2008-10-31 05:07:04 -0500341#define CONFIG_MTD_NAND_VERIFY_WRITE
342#define CONFIG_CMD_NAND 1
343#define CONFIG_NAND_FSL_ELBC 1
344#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
345
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800346/* NAND boot: 4K NAND loader config */
347#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
348#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
349#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
350#define CONFIG_SYS_NAND_U_BOOT_START \
351 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
352#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
353#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
354#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
355
Jason Jin3a1e04f2008-10-31 05:07:04 -0500356/* NAND flash config */
Mingkai Hu90975312009-09-23 15:19:32 +0800357#define CONFIG_NAND_BR_PRELIM \
358 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
359 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
360 | BR_PS_8 /* Port Size = 8 bit */ \
361 | BR_MS_FCM /* MSEL = FCM */ \
362 | BR_V) /* valid */
363#define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
364 | OR_FCM_PGS /* Large Page*/ \
365 | OR_FCM_CSCT \
366 | OR_FCM_CST \
367 | OR_FCM_CHT \
368 | OR_FCM_SCY_1 \
369 | OR_FCM_TRLX \
370 | OR_FCM_EHTR)
Jason Jin3a1e04f2008-10-31 05:07:04 -0500371
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800372#ifdef CONFIG_RAMBOOT_NAND
373#define CONFIG_SYS_BR0_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
374#define CONFIG_SYS_OR0_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
375#define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
376#define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
377#else
378#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
379#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Mingkai Hu90975312009-09-23 15:19:32 +0800380#define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
381#define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800382#endif
Jason Jin3a1e04f2008-10-31 05:07:04 -0500383
Mingkai Hu90975312009-09-23 15:19:32 +0800384#define CONFIG_SYS_BR4_PRELIM \
385 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000)) \
386 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
387 | BR_PS_8 /* Port Size = 8 bit */ \
388 | BR_MS_FCM /* MSEL = FCM */ \
389 | BR_V) /* valid */
390#define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
391#define CONFIG_SYS_BR5_PRELIM \
392 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000)) \
393 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
394 | BR_PS_8 /* Port Size = 8 bit */ \
395 | BR_MS_FCM /* MSEL = FCM */ \
396 | BR_V) /* valid */
397#define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500398
Mingkai Hu90975312009-09-23 15:19:32 +0800399#define CONFIG_SYS_BR6_PRELIM \
400 (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)) \
401 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
402 | BR_PS_8 /* Port Size = 8 bit */ \
403 | BR_MS_FCM /* MSEL = FCM */ \
404 | BR_V) /* valid */
405#define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
Jason Jin3a1e04f2008-10-31 05:07:04 -0500406
Kumar Galafd83aa82008-07-25 13:31:05 -0500407/* Serial Port - controlled on board with jumper J8
408 * open - index 2
409 * shorted - index 1
410 */
411#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200412#define CONFIG_SYS_NS16550
413#define CONFIG_SYS_NS16550_SERIAL
414#define CONFIG_SYS_NS16550_REG_SIZE 1
415#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galaf2736232010-04-07 01:34:11 -0500416#ifdef CONFIG_NAND_SPL
417#define CONFIG_NS16550_MIN_FUNCTIONS
418#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500419
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200420#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Galafd83aa82008-07-25 13:31:05 -0500421 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
422
Mingkai Hu90975312009-09-23 15:19:32 +0800423#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
424#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
Kumar Galafd83aa82008-07-25 13:31:05 -0500425
426/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200427#define CONFIG_SYS_HUSH_PARSER
428#ifdef CONFIG_SYS_HUSH_PARSER
429#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Kumar Galafd83aa82008-07-25 13:31:05 -0500430#endif
431
432/*
433 * Pass open firmware flat tree
434 */
435#define CONFIG_OF_LIBFDT 1
436#define CONFIG_OF_BOARD_SETUP 1
437#define CONFIG_OF_STDOUT_VIA_ALIAS 1
438
Kumar Galafd83aa82008-07-25 13:31:05 -0500439/*
440 * I2C
441 */
442#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
443#define CONFIG_HARD_I2C /* I2C with hardware support */
444#undef CONFIG_SOFT_I2C /* I2C bit-banged */
445#define CONFIG_I2C_MULTI_BUS
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200446#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
447#define CONFIG_SYS_I2C_SLAVE 0x7F
448#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} /* Don't probe these addrs */
449#define CONFIG_SYS_I2C_OFFSET 0x3000
450#define CONFIG_SYS_I2C2_OFFSET 0x3100
Kumar Galafd83aa82008-07-25 13:31:05 -0500451
452/*
453 * I2C2 EEPROM
454 */
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200455#define CONFIG_ID_EEPROM
456#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200457#define CONFIG_SYS_I2C_EEPROM_NXID
Kumar Galafd83aa82008-07-25 13:31:05 -0500458#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200459#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
460#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
461#define CONFIG_SYS_EEPROM_BUS_NUM 1
Kumar Galafd83aa82008-07-25 13:31:05 -0500462
463/*
464 * General PCI
465 * Memory space is mapped 1-1, but I/O space must start from 0.
466 */
467
Kumar Galaef43b6e2008-12-02 16:08:39 -0600468#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500469#ifdef CONFIG_PHYS_64BIT
470#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
471#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
472#else
Kumar Galaef43b6e2008-12-02 16:08:39 -0600473#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
474#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500475#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200476#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500477#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
478#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
479#ifdef CONFIG_PHYS_64BIT
480#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
481#else
482#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
483#endif
484#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500485
486/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600487#define CONFIG_SYS_PCIE1_NAME "Slot 1"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600488#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500489#ifdef CONFIG_PHYS_64BIT
490#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
491#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
492#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600493#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600494#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500495#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200496#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600497#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500498#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
499#ifdef CONFIG_PHYS_64BIT
500#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
501#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200502#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500503#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200504#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500505
506/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600507#define CONFIG_SYS_PCIE2_NAME "Slot 2"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600508#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500509#ifdef CONFIG_PHYS_64BIT
510#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
511#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
512#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600513#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600514#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500515#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200516#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600517#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500518#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
519#ifdef CONFIG_PHYS_64BIT
520#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
521#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200522#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500523#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200524#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500525
526/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala06bea372010-12-17 15:14:54 -0600527#define CONFIG_SYS_PCIE3_NAME "Slot 3"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600528#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500529#ifdef CONFIG_PHYS_64BIT
530#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
531#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
532#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600533#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600534#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500535#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200536#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600537#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500538#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
539#ifdef CONFIG_PHYS_64BIT
540#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
541#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200542#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
Kumar Galaee1ca7e2009-07-30 15:54:07 -0500543#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200544#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Galafd83aa82008-07-25 13:31:05 -0500545
546#if defined(CONFIG_PCI)
547
548#define CONFIG_NET_MULTI
549#define CONFIG_PCI_PNP /* do pci plug-and-play */
550
551/*PCIE video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600552#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500553
554/*PCI video card used*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600555/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Galafd83aa82008-07-25 13:31:05 -0500556
557/* video */
558#define CONFIG_VIDEO
559
560#if defined(CONFIG_VIDEO)
561#define CONFIG_BIOSEMU
562#define CONFIG_CFB_CONSOLE
563#define CONFIG_VIDEO_SW_CURSOR
564#define CONFIG_VGA_AS_SINGLE_DEVICE
565#define CONFIG_ATI_RADEON_FB
566#define CONFIG_VIDEO_LOGO
567/*#define CONFIG_CONSOLE_CURSOR*/
Kumar Gala60ff4642008-12-02 16:08:40 -0600568#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
Kumar Galafd83aa82008-07-25 13:31:05 -0500569#endif
570
571#undef CONFIG_EEPRO100
572#undef CONFIG_TULIP
573#undef CONFIG_RTL8139
574
Kumar Galafd83aa82008-07-25 13:31:05 -0500575#ifndef CONFIG_PCI_PNP
Kumar Gala64bb6d12008-12-02 16:08:37 -0600576 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
577 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Kumar Galafd83aa82008-07-25 13:31:05 -0500578 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
579#endif
580
581#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
582
583#endif /* CONFIG_PCI */
584
585/* SATA */
586#define CONFIG_LIBATA
587#define CONFIG_FSL_SATA
588
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200589#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kumar Galafd83aa82008-07-25 13:31:05 -0500590#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200591#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
592#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500593#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200594#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
595#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kumar Galafd83aa82008-07-25 13:31:05 -0500596
597#ifdef CONFIG_FSL_SATA
598#define CONFIG_LBA48
599#define CONFIG_CMD_SATA
600#define CONFIG_DOS_PARTITION
601#define CONFIG_CMD_EXT2
602#endif
603
604#if defined(CONFIG_TSEC_ENET)
605
606#ifndef CONFIG_NET_MULTI
607#define CONFIG_NET_MULTI 1
608#endif
609
610#define CONFIG_MII 1 /* MII PHY management */
611#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
612#define CONFIG_TSEC1 1
613#define CONFIG_TSEC1_NAME "eTSEC1"
614#define CONFIG_TSEC3 1
615#define CONFIG_TSEC3_NAME "eTSEC3"
616
Jason Jin21181fd2008-10-10 11:41:00 +0800617#define CONFIG_FSL_SGMII_RISER 1
618#define SGMII_RISER_PHY_OFFSET 0x1c
619
Kumar Galafd83aa82008-07-25 13:31:05 -0500620#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
621#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
622
623#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
624#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
625
626#define TSEC1_PHYIDX 0
627#define TSEC3_PHYIDX 0
628
629#define CONFIG_ETHPRIME "eTSEC1"
630
631#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
632
633#endif /* CONFIG_TSEC_ENET */
634
635/*
636 * Environment
637 */
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800638
639#if defined(CONFIG_SYS_RAMBOOT)
640#if defined(CONFIG_RAMBOOT_NAND)
641 #define CONFIG_ENV_IS_IN_NAND 1
642 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
643 #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
Mingkai Hua74e3952009-09-23 15:20:38 +0800644#elif defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
645 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
646 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
647 #define CONFIG_ENV_SIZE 0x2000
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800648#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500649#else
Mingkai Huc2a6dca2009-09-23 15:20:37 +0800650 #define CONFIG_ENV_IS_IN_FLASH 1
651 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
652 #define CONFIG_ENV_ADDR 0xfff80000
653 #else
654 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
655 #endif
656 #define CONFIG_ENV_SIZE 0x2000
657 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galafd83aa82008-07-25 13:31:05 -0500658#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500659
660#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200661#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Galafd83aa82008-07-25 13:31:05 -0500662
663/*
664 * Command line configuration.
665 */
666#include <config_cmd_default.h>
667
668#define CONFIG_CMD_IRQ
669#define CONFIG_CMD_PING
670#define CONFIG_CMD_I2C
671#define CONFIG_CMD_MII
672#define CONFIG_CMD_ELF
Kumar Gala489675d2008-09-22 23:40:42 -0500673#define CONFIG_CMD_IRQ
674#define CONFIG_CMD_SETEXPR
Becky Bruceee888da2010-06-17 11:37:25 -0500675#define CONFIG_CMD_REGINFO
Kumar Galafd83aa82008-07-25 13:31:05 -0500676
677#if defined(CONFIG_PCI)
678#define CONFIG_CMD_PCI
Kumar Galafd83aa82008-07-25 13:31:05 -0500679#define CONFIG_CMD_NET
680#endif
681
682#undef CONFIG_WATCHDOG /* watchdog disabled */
683
Andy Fleming6843a6e2008-10-30 16:51:33 -0500684#define CONFIG_MMC 1
685
686#ifdef CONFIG_MMC
687#define CONFIG_FSL_ESDHC
688#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
689#define CONFIG_CMD_MMC
690#define CONFIG_GENERIC_MMC
691#define CONFIG_CMD_EXT2
692#define CONFIG_CMD_FAT
693#define CONFIG_DOS_PARTITION
694#endif
695
Kumar Galafd83aa82008-07-25 13:31:05 -0500696/*
697 * Miscellaneous configurable options
698 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200699#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mingkai Hu90975312009-09-23 15:19:32 +0800700#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500701#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200702#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
703#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Kumar Galafd83aa82008-07-25 13:31:05 -0500704#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200705#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500706#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200707#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kumar Galafd83aa82008-07-25 13:31:05 -0500708#endif
Mingkai Hu90975312009-09-23 15:19:32 +0800709#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
710 + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200711#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
Mingkai Hu90975312009-09-23 15:19:32 +0800712#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200713#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Kumar Galafd83aa82008-07-25 13:31:05 -0500714
715/*
716 * For booting Linux, the board info and command line data
Kumar Gala1535d812009-07-15 08:54:50 -0500717 * have to be in the first 16 MB of memory, since this is
Kumar Galafd83aa82008-07-25 13:31:05 -0500718 * the maximum mapped by the Linux kernel during initialization.
719 */
Mingkai Hu90975312009-09-23 15:19:32 +0800720#define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux */
Kumar Galafd83aa82008-07-25 13:31:05 -0500721
Kumar Galafd83aa82008-07-25 13:31:05 -0500722#if defined(CONFIG_CMD_KGDB)
723#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
724#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
725#endif
726
727/*
728 * Environment Configuration
729 */
730
731/* The mac addresses for all ethernet interface */
732#if defined(CONFIG_TSEC_ENET)
733#define CONFIG_HAS_ETH0
734#define CONFIG_ETHADDR 00:E0:0C:02:00:FD
735#define CONFIG_HAS_ETH1
736#define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
737#define CONFIG_HAS_ETH2
738#define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
739#define CONFIG_HAS_ETH3
740#define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
741#endif
742
743#define CONFIG_IPADDR 192.168.1.254
744
745#define CONFIG_HOSTNAME unknown
746#define CONFIG_ROOTPATH /opt/nfsroot
747#define CONFIG_BOOTFILE uImage
Mingkai Hu90975312009-09-23 15:19:32 +0800748#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Kumar Galafd83aa82008-07-25 13:31:05 -0500749
750#define CONFIG_SERVERIP 192.168.1.1
751#define CONFIG_GATEWAYIP 192.168.1.1
752#define CONFIG_NETMASK 255.255.255.0
753
754/* default location for tftp and bootm */
755#define CONFIG_LOADADDR 1000000
756
757#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
758#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
759
760#define CONFIG_BAUDRATE 115200
761
762#define CONFIG_EXTRA_ENV_SETTINGS \
763 "netdev=eth0\0" \
764 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
765 "tftpflash=tftpboot $loadaddr $uboot; " \
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200766 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
767 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
768 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
769 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
770 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
Kumar Galafd83aa82008-07-25 13:31:05 -0500771 "consoledev=ttyS0\0" \
772 "ramdiskaddr=2000000\0" \
773 "ramdiskfile=8536ds/ramdisk.uboot\0" \
774 "fdtaddr=c00000\0" \
775 "fdtfile=8536ds/mpc8536ds.dtb\0" \
Vivek Mahajanab4d63d2009-05-25 17:23:18 +0530776 "bdev=sda3\0" \
777 "usb_phy_type=ulpi\0"
Kumar Galafd83aa82008-07-25 13:31:05 -0500778
779#define CONFIG_HDBOOT \
780 "setenv bootargs root=/dev/$bdev rw " \
781 "console=$consoledev,$baudrate $othbootargs;" \
782 "tftp $loadaddr $bootfile;" \
783 "tftp $fdtaddr $fdtfile;" \
784 "bootm $loadaddr - $fdtaddr"
785
786#define CONFIG_NFSBOOTCOMMAND \
787 "setenv bootargs root=/dev/nfs rw " \
788 "nfsroot=$serverip:$rootpath " \
789 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
790 "console=$consoledev,$baudrate $othbootargs;" \
791 "tftp $loadaddr $bootfile;" \
792 "tftp $fdtaddr $fdtfile;" \
793 "bootm $loadaddr - $fdtaddr"
794
795#define CONFIG_RAMBOOTCOMMAND \
796 "setenv bootargs root=/dev/ram rw " \
797 "console=$consoledev,$baudrate $othbootargs;" \
798 "tftp $ramdiskaddr $ramdiskfile;" \
799 "tftp $loadaddr $bootfile;" \
800 "tftp $fdtaddr $fdtfile;" \
801 "bootm $loadaddr $ramdiskaddr $fdtaddr"
802
803#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
804
805#endif /* __CONFIG_H */