blob: a4455d3f6121dbc1abf91c3632d6aca505eb3f7f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05002/*
Zhao Chenhui2436cb12011-08-24 13:20:04 +08003 * Copyright 2004, 2007, 2009-2011 Freescale Semiconductor, Inc.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05004 *
5 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05006 */
7
8#include <common.h>
Simon Glass18afe102019-11-14 12:57:47 -07009#include <init.h>
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050010#include <pci.h>
Simon Glassf5c208d2019-11-14 12:57:20 -070011#include <vsprintf.h>
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050012#include <asm/processor.h>
Jon Loeligerc378bae2008-03-18 13:51:06 -050013#include <asm/mmu.h>
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050014#include <asm/immap_85xx.h>
Kumar Gala9bbd6432009-04-02 13:22:48 -050015#include <asm/fsl_pci.h>
York Sunf0626592013-09-30 09:22:09 -070016#include <fsl_ddr_sdram.h>
Kumar Gala3d020382010-12-15 04:55:20 -060017#include <asm/fsl_serdes.h>
Andy Fleming239e75f2006-09-13 10:34:18 -050018#include <miiphy.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090019#include <linux/libfdt.h>
Kumar Galad28ced32007-11-29 00:11:44 -060020#include <fdt_support.h>
chenhui zhaod1077b62011-09-06 16:41:18 +000021#include <tsec.h>
22#include <fsl_mdio.h>
23#include <netdev.h>
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050024
25#include "../common/cadmus.h"
26#include "../common/eeprom.h"
Matthew McClintockaa6dd062006-06-28 10:46:13 -050027#include "../common/via.h"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050028
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050029void local_bus_init(void);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050030
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050031int checkboard (void)
32{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020033 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
34 volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050035
36 /* PCI slot in USER bits CSR[6:7] by convention. */
37 uint pci_slot = get_pci_slot ();
38
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050039 uint cpu_board_rev = get_cpu_board_revision ();
40
chenhui zhaoe97171e2011-10-13 13:40:59 +080041 puts("Board: MPC8548CDS");
42 printf(" Carrier Rev: 0x%02x, PCI Slot %d\n",
43 get_board_version(), pci_slot);
44 printf(" Daughtercard Rev: %d.%d (0x%04x)\n",
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050045 MPC85XX_CPU_BOARD_MAJOR (cpu_board_rev),
46 MPC85XX_CPU_BOARD_MINOR (cpu_board_rev), cpu_board_rev);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050047 /*
48 * Initialize local bus.
49 */
50 local_bus_init ();
51
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050052 /*
53 * Hack TSEC 3 and 4 IO voltages.
54 */
55 gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */
56
Ed Swarthout95ae0a02007-07-27 01:50:52 -050057 ecm->eedr = 0xffffffff; /* clear ecm errors */
58 ecm->eeer = 0xffffffff; /* enable ecm errors */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050059 return 0;
60}
61
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050062/*
63 * Initialize Local Bus
64 */
65void
66local_bus_init(void)
67{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Becky Bruce0d4cee12010-06-17 11:37:20 -050069 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050070
71 uint clkdiv;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050072 sys_info_t sysinfo;
73
74 get_sys_info(&sysinfo);
Trent Piepho1b560ac2008-12-03 15:16:34 -080075 clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050076
77 gur->lbiuiplldcr1 = 0x00078080;
78 if (clkdiv == 16) {
79 gur->lbiuiplldcr0 = 0x7c0f1bf0;
80 } else if (clkdiv == 8) {
81 gur->lbiuiplldcr0 = 0x6c0f1bf0;
82 } else if (clkdiv == 4) {
83 gur->lbiuiplldcr0 = 0x5c0f1bf0;
84 }
85
86 lbc->lcrr |= 0x00030000;
87
88 asm("sync;isync;msync");
Ed Swarthout95ae0a02007-07-27 01:50:52 -050089
90 lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */
91 lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050092}
93
94/*
95 * Initialize SDRAM memory on the Local Bus.
96 */
Becky Bruceb88d3d02010-12-17 17:17:57 -060097void lbc_sdram_init(void)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050098{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500100
101 uint idx;
Becky Bruce0d4cee12010-06-17 11:37:20 -0500102 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103 uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500104 uint lsdmr_common;
105
Becky Bruce2d8ecac2010-12-17 17:17:59 -0600106 puts("LBC SDRAM: ");
107 print_size(CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024,
chenhui zhao33b53e42011-09-06 16:41:14 +0000108 "\n");
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500109
110 /*
111 * Setup SDRAM Base and Option Registers
112 */
Becky Bruce0d4cee12010-06-17 11:37:20 -0500113 set_lbc_or(2, CONFIG_SYS_OR2_PRELIM);
114 set_lbc_br(2, CONFIG_SYS_BR2_PRELIM);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115 lbc->lbcr = CONFIG_SYS_LBC_LBCR;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500116 asm("msync");
117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118 lbc->lsrt = CONFIG_SYS_LBC_LSRT;
119 lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500120 asm("msync");
121
122 /*
123 * MPC8548 uses "new" 15-16 style addressing.
124 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125 lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
Kumar Gala727c6a62009-03-26 01:34:38 -0500126 lsdmr_common |= LSDMR_BSMA1516;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500127
128 /*
129 * Issue PRECHARGE ALL command.
130 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500131 lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500132 asm("sync;msync");
133 *sdram_addr = 0xff;
134 ppcDcbf((unsigned long) sdram_addr);
135 udelay(100);
136
137 /*
138 * Issue 8 AUTO REFRESH commands.
139 */
140 for (idx = 0; idx < 8; idx++) {
Kumar Gala727c6a62009-03-26 01:34:38 -0500141 lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500142 asm("sync;msync");
143 *sdram_addr = 0xff;
144 ppcDcbf((unsigned long) sdram_addr);
145 udelay(100);
146 }
147
148 /*
149 * Issue 8 MODE-set command.
150 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500151 lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500152 asm("sync;msync");
153 *sdram_addr = 0xff;
154 ppcDcbf((unsigned long) sdram_addr);
155 udelay(100);
156
157 /*
158 * Issue NORMAL OP command.
159 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500160 lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500161 asm("sync;msync");
162 *sdram_addr = 0xff;
163 ppcDcbf((unsigned long) sdram_addr);
164 udelay(200); /* Overkill. Must wait > 200 bus cycles */
165
166#endif /* enable SDRAM init */
167}
168
Hou Zhiqiang59810bc2019-08-27 11:05:12 +0000169#if (defined(CONFIG_PCI) || defined(CONFIG_PCI1)) && !defined(CONFIG_DM_PCI)
Matthew McClintockaa6dd062006-06-28 10:46:13 -0500170/* For some reason the Tundra PCI bridge shows up on itself as a
171 * different device. Work around that by refusing to configure it.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500172 */
Matthew McClintockaa6dd062006-06-28 10:46:13 -0500173void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { }
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500174
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500175static struct pci_config_table pci_mpc85xxcds_config_table[] = {
Matthew McClintockaa6dd062006-06-28 10:46:13 -0500176 {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}},
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700177 {0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}},
178 {0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1,
Andy Flemingdcd580b2007-02-24 01:08:13 -0600179 mpc85xx_config_via_usbide, {0,0,0}},
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700180 {0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2,
181 mpc85xx_config_via_usb, {0,0,0}},
182 {0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3,
183 mpc85xx_config_via_usb2, {0,0,0}},
184 {0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5,
Andy Flemingdcd580b2007-02-24 01:08:13 -0600185 mpc85xx_config_via_power, {0,0,0}},
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700186 {0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6,
187 mpc85xx_config_via_ac97, {0,0,0}},
Andy Flemingdcd580b2007-02-24 01:08:13 -0600188 {},
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500189};
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500190
Zhao Chenhui2436cb12011-08-24 13:20:04 +0800191static struct pci_controller pci1_hose;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500192#endif /* CONFIG_PCI */
193
Hou Zhiqiang59810bc2019-08-27 11:05:12 +0000194#if !defined(CONFIG_DM_PCI)
Kumar Galaa737f5a2009-11-04 11:15:29 -0600195void pci_init_board(void)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500196{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Galaac799852010-12-17 10:21:22 -0600198 struct fsl_pci_info pci_info;
Kumar Galaa737f5a2009-11-04 11:15:29 -0600199 u32 devdisr, pordevsr, io_sel;
200 u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
201 int first_free_busno = 0;
chenhui zhao701a8e42011-09-15 14:52:34 +0800202 char buf[32];
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500203
Kumar Galaa737f5a2009-11-04 11:15:29 -0600204 devdisr = in_be32(&gur->devdisr);
205 pordevsr = in_be32(&gur->pordevsr);
206 porpllsr = in_be32(&gur->porpllsr);
207 io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500208
Kumar Galaa737f5a2009-11-04 11:15:29 -0600209 debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500210
Kumar Galaa737f5a2009-11-04 11:15:29 -0600211#ifdef CONFIG_PCI1
212 pci_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */
213 pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */
214 pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
215 pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500216
Kumar Galaa737f5a2009-11-04 11:15:29 -0600217 if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
Kumar Galaac799852010-12-17 10:21:22 -0600218 SET_STD_PCI_INFO(pci_info, 1);
219 set_next_law(pci_info.mem_phys,
220 law_size_bits(pci_info.mem_size), pci_info.law);
221 set_next_law(pci_info.io_phys,
222 law_size_bits(pci_info.io_size), pci_info.law);
223
224 pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs);
chenhui zhao33b53e42011-09-06 16:41:14 +0000225 printf("PCI1: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500226 (pci_32) ? 32 : 64,
chenhui zhao701a8e42011-09-15 14:52:34 +0800227 strmhz(buf, pci_speed),
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500228 pci_clk_sel ? "sync" : "async",
229 pci_agent ? "agent" : "host",
Kumar Galaa737f5a2009-11-04 11:15:29 -0600230 pci_arb ? "arbiter" : "external-arbiter",
Kumar Galaac799852010-12-17 10:21:22 -0600231 pci_info.regs);
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500232
Zhao Chenhui2436cb12011-08-24 13:20:04 +0800233 pci1_hose.config_table = pci_mpc85xxcds_config_table;
Kumar Galaac799852010-12-17 10:21:22 -0600234 first_free_busno = fsl_pci_init_port(&pci_info,
Kumar Galaa737f5a2009-11-04 11:15:29 -0600235 &pci1_hose, first_free_busno);
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500236
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500237#ifdef CONFIG_PCIX_CHECK
Kumar Galaa737f5a2009-11-04 11:15:29 -0600238 if (!(pordevsr & MPC85xx_PORDEVSR_PCI1)) {
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500239 /* PCI-X init */
240 if (CONFIG_SYS_CLK_FREQ < 66000000)
241 printf("PCI-X will only work at 66 MHz\n");
242
243 reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
244 | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
245 pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16);
246 }
247#endif
248 } else {
chenhui zhao33b53e42011-09-06 16:41:14 +0000249 printf("PCI1: disabled\n");
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500250 }
Kumar Galaa737f5a2009-11-04 11:15:29 -0600251
252 puts("\n");
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500253#else
Kumar Galaa737f5a2009-11-04 11:15:29 -0600254 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500255#endif
256
257#ifdef CONFIG_PCI2
258{
Kumar Galaa737f5a2009-11-04 11:15:29 -0600259 uint pci2_clk_sel = porpllsr & 0x4000; /* PORPLLSR[17] */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500260 uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */
261 if (pci_dual) {
Peter Tyser2b91f712010-10-29 17:59:24 -0500262 printf("PCI2: 32 bit, 66 MHz, %s\n",
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500263 pci2_clk_sel ? "sync" : "async");
264 } else {
Peter Tyser2b91f712010-10-29 17:59:24 -0500265 printf("PCI2: disabled\n");
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500266 }
267}
268#else
Kumar Galaa737f5a2009-11-04 11:15:29 -0600269 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500270#endif /* CONFIG_PCI2 */
271
Kumar Galaac799852010-12-17 10:21:22 -0600272 fsl_pcie_init_board(first_free_busno);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500273}
Hou Zhiqiang59810bc2019-08-27 11:05:12 +0000274#endif
Andy Fleming239e75f2006-09-13 10:34:18 -0500275
chenhui zhaod1077b62011-09-06 16:41:18 +0000276void configure_rgmii(void)
Andy Fleming239e75f2006-09-13 10:34:18 -0500277{
Jon Loeliger249688a2006-10-20 15:54:34 -0500278 unsigned short temp;
Andy Fleming239e75f2006-09-13 10:34:18 -0500279
280 /* Change the resistors for the PHY */
281 /* This is needed to get the RGMII working for the 1.3+
282 * CDS cards */
283 if (get_board_version() == 0x13) {
chenhui zhaod1077b62011-09-06 16:41:18 +0000284 miiphy_write(DEFAULT_MII_NAME,
Andy Fleming239e75f2006-09-13 10:34:18 -0500285 TSEC1_PHY_ADDR, 29, 18);
286
chenhui zhaod1077b62011-09-06 16:41:18 +0000287 miiphy_read(DEFAULT_MII_NAME,
Andy Fleming239e75f2006-09-13 10:34:18 -0500288 TSEC1_PHY_ADDR, 30, &temp);
289
290 temp = (temp & 0xf03f);
291 temp |= 2 << 9; /* 36 ohm */
292 temp |= 2 << 6; /* 39 ohm */
293
chenhui zhaod1077b62011-09-06 16:41:18 +0000294 miiphy_write(DEFAULT_MII_NAME,
Andy Fleming239e75f2006-09-13 10:34:18 -0500295 TSEC1_PHY_ADDR, 30, temp);
296
chenhui zhaod1077b62011-09-06 16:41:18 +0000297 miiphy_write(DEFAULT_MII_NAME,
Andy Fleming239e75f2006-09-13 10:34:18 -0500298 TSEC1_PHY_ADDR, 29, 3);
299
chenhui zhaod1077b62011-09-06 16:41:18 +0000300 miiphy_write(DEFAULT_MII_NAME,
Andy Fleming239e75f2006-09-13 10:34:18 -0500301 TSEC1_PHY_ADDR, 30, 0x8000);
302 }
303
chenhui zhaod1077b62011-09-06 16:41:18 +0000304 return;
Andy Fleming239e75f2006-09-13 10:34:18 -0500305}
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500306
chenhui zhaod1077b62011-09-06 16:41:18 +0000307int board_eth_init(bd_t *bis)
308{
Bin Mengd268e912016-01-11 22:41:15 -0800309#ifdef CONFIG_TSEC_ENET
chenhui zhaod1077b62011-09-06 16:41:18 +0000310 struct fsl_pq_mdio_info mdio_info;
311 struct tsec_info_struct tsec_info[4];
312 int num = 0;
313
314#ifdef CONFIG_TSEC1
315 SET_STD_TSEC_INFO(tsec_info[num], 1);
316 num++;
317#endif
318#ifdef CONFIG_TSEC2
319 SET_STD_TSEC_INFO(tsec_info[num], 2);
320 num++;
321#endif
322#ifdef CONFIG_TSEC3
323 /* initialize TSEC3 only if Carrier is 1.3 or above on CDS */
324 if (get_board_version() >= 0x13) {
325 SET_STD_TSEC_INFO(tsec_info[num], 3);
326 tsec_info[num].interface = PHY_INTERFACE_MODE_RGMII_ID;
327 num++;
328 }
329#endif
330#ifdef CONFIG_TSEC4
331 /* initialize TSEC4 only if Carrier is 1.3 or above on CDS */
332 if (get_board_version() >= 0x13) {
333 SET_STD_TSEC_INFO(tsec_info[num], 4);
334 tsec_info[num].interface = PHY_INTERFACE_MODE_RGMII_ID;
335 num++;
336 }
337#endif
338
339 if (!num) {
340 printf("No TSECs initialized\n");
341
342 return 0;
343 }
344
345 mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
346 mdio_info.name = DEFAULT_MII_NAME;
347 fsl_pq_mdio_init(bis, &mdio_info);
348
349 tsec_eth_init(bis, tsec_info, num);
350 configure_rgmii();
Bin Mengd268e912016-01-11 22:41:15 -0800351#endif
chenhui zhaod1077b62011-09-06 16:41:18 +0000352
353 return pci_eth_init(bis);
354}
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500355
Hou Zhiqiang59810bc2019-08-27 11:05:12 +0000356#if defined(CONFIG_OF_BOARD_SETUP) && !defined(CONFIG_DM_PCI)
Kumar Galac10a0c42008-10-21 08:28:33 -0500357void ft_pci_setup(void *blob, bd_t *bd)
358{
Kumar Galad0f27d32010-07-08 22:37:44 -0500359 FT_FSL_PCI_SETUP;
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500360}
361#endif