Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 1 | /* |
Zhao Chenhui | 2436cb1 | 2011-08-24 13:20:04 +0800 | [diff] [blame] | 2 | * Copyright 2004, 2007, 2009-2011 Freescale Semiconductor, Inc. |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 3 | * |
| 4 | * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com> |
| 5 | * |
| 6 | * See file CREDITS for list of people who contributed to this |
| 7 | * project. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License as |
| 11 | * published by the Free Software Foundation; either version 2 of |
| 12 | * the License, or (at your option) any later version. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 22 | * MA 02111-1307 USA |
| 23 | */ |
| 24 | |
| 25 | #include <common.h> |
| 26 | #include <pci.h> |
| 27 | #include <asm/processor.h> |
Jon Loeliger | c378bae | 2008-03-18 13:51:06 -0500 | [diff] [blame] | 28 | #include <asm/mmu.h> |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 29 | #include <asm/immap_85xx.h> |
Kumar Gala | 9bbd643 | 2009-04-02 13:22:48 -0500 | [diff] [blame] | 30 | #include <asm/fsl_pci.h> |
Jon Loeliger | c378bae | 2008-03-18 13:51:06 -0500 | [diff] [blame] | 31 | #include <asm/fsl_ddr_sdram.h> |
Kumar Gala | 3d02038 | 2010-12-15 04:55:20 -0600 | [diff] [blame] | 32 | #include <asm/fsl_serdes.h> |
Andy Fleming | 239e75f | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 33 | #include <miiphy.h> |
Kumar Gala | d28ced3 | 2007-11-29 00:11:44 -0600 | [diff] [blame] | 34 | #include <libfdt.h> |
| 35 | #include <fdt_support.h> |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 36 | |
| 37 | #include "../common/cadmus.h" |
| 38 | #include "../common/eeprom.h" |
Matthew McClintock | aa6dd06 | 2006-06-28 10:46:13 -0500 | [diff] [blame] | 39 | #include "../common/via.h" |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 40 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 41 | void local_bus_init(void); |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 42 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 43 | int checkboard (void) |
| 44 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 45 | volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
| 46 | volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR); |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 47 | |
| 48 | /* PCI slot in USER bits CSR[6:7] by convention. */ |
| 49 | uint pci_slot = get_pci_slot (); |
| 50 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 51 | uint cpu_board_rev = get_cpu_board_revision (); |
| 52 | |
| 53 | printf ("Board: CDS Version 0x%02x, PCI Slot %d\n", |
| 54 | get_board_version (), pci_slot); |
| 55 | |
| 56 | printf ("CPU Board Revision %d.%d (0x%04x)\n", |
| 57 | MPC85XX_CPU_BOARD_MAJOR (cpu_board_rev), |
| 58 | MPC85XX_CPU_BOARD_MINOR (cpu_board_rev), cpu_board_rev); |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 59 | /* |
| 60 | * Initialize local bus. |
| 61 | */ |
| 62 | local_bus_init (); |
| 63 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 64 | /* |
| 65 | * Hack TSEC 3 and 4 IO voltages. |
| 66 | */ |
| 67 | gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */ |
| 68 | |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 69 | ecm->eedr = 0xffffffff; /* clear ecm errors */ |
| 70 | ecm->eeer = 0xffffffff; /* enable ecm errors */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 71 | return 0; |
| 72 | } |
| 73 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 74 | /* |
| 75 | * Initialize Local Bus |
| 76 | */ |
| 77 | void |
| 78 | local_bus_init(void) |
| 79 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 80 | volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
Becky Bruce | 0d4cee1 | 2010-06-17 11:37:20 -0500 | [diff] [blame] | 81 | volatile fsl_lbc_t *lbc = LBC_BASE_ADDR; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 82 | |
| 83 | uint clkdiv; |
| 84 | uint lbc_hz; |
| 85 | sys_info_t sysinfo; |
| 86 | |
| 87 | get_sys_info(&sysinfo); |
Trent Piepho | 1b560ac | 2008-12-03 15:16:34 -0800 | [diff] [blame] | 88 | clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 89 | lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv; |
| 90 | |
| 91 | gur->lbiuiplldcr1 = 0x00078080; |
| 92 | if (clkdiv == 16) { |
| 93 | gur->lbiuiplldcr0 = 0x7c0f1bf0; |
| 94 | } else if (clkdiv == 8) { |
| 95 | gur->lbiuiplldcr0 = 0x6c0f1bf0; |
| 96 | } else if (clkdiv == 4) { |
| 97 | gur->lbiuiplldcr0 = 0x5c0f1bf0; |
| 98 | } |
| 99 | |
| 100 | lbc->lcrr |= 0x00030000; |
| 101 | |
| 102 | asm("sync;isync;msync"); |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 103 | |
| 104 | lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */ |
| 105 | lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */ |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 106 | } |
| 107 | |
| 108 | /* |
| 109 | * Initialize SDRAM memory on the Local Bus. |
| 110 | */ |
Becky Bruce | b88d3d0 | 2010-12-17 17:17:57 -0600 | [diff] [blame] | 111 | void lbc_sdram_init(void) |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 112 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM) |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 114 | |
| 115 | uint idx; |
Becky Bruce | 0d4cee1 | 2010-06-17 11:37:20 -0500 | [diff] [blame] | 116 | volatile fsl_lbc_t *lbc = LBC_BASE_ADDR; |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 117 | uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 118 | uint cpu_board_rev; |
| 119 | uint lsdmr_common; |
| 120 | |
Becky Bruce | 2d8ecac | 2010-12-17 17:17:59 -0600 | [diff] [blame] | 121 | puts("LBC SDRAM: "); |
| 122 | print_size(CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024, |
chenhui zhao | 33b53e4 | 2011-09-06 16:41:14 +0000 | [diff] [blame^] | 123 | "\n"); |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 124 | |
| 125 | /* |
| 126 | * Setup SDRAM Base and Option Registers |
| 127 | */ |
Becky Bruce | 0d4cee1 | 2010-06-17 11:37:20 -0500 | [diff] [blame] | 128 | set_lbc_or(2, CONFIG_SYS_OR2_PRELIM); |
| 129 | set_lbc_br(2, CONFIG_SYS_BR2_PRELIM); |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 130 | lbc->lbcr = CONFIG_SYS_LBC_LBCR; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 131 | asm("msync"); |
| 132 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 133 | lbc->lsrt = CONFIG_SYS_LBC_LSRT; |
| 134 | lbc->mrtpr = CONFIG_SYS_LBC_MRTPR; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 135 | asm("msync"); |
| 136 | |
| 137 | /* |
| 138 | * MPC8548 uses "new" 15-16 style addressing. |
| 139 | */ |
| 140 | cpu_board_rev = get_cpu_board_revision(); |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 141 | lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON; |
Kumar Gala | 727c6a6 | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 142 | lsdmr_common |= LSDMR_BSMA1516; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 143 | |
| 144 | /* |
| 145 | * Issue PRECHARGE ALL command. |
| 146 | */ |
Kumar Gala | 727c6a6 | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 147 | lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 148 | asm("sync;msync"); |
| 149 | *sdram_addr = 0xff; |
| 150 | ppcDcbf((unsigned long) sdram_addr); |
| 151 | udelay(100); |
| 152 | |
| 153 | /* |
| 154 | * Issue 8 AUTO REFRESH commands. |
| 155 | */ |
| 156 | for (idx = 0; idx < 8; idx++) { |
Kumar Gala | 727c6a6 | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 157 | lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 158 | asm("sync;msync"); |
| 159 | *sdram_addr = 0xff; |
| 160 | ppcDcbf((unsigned long) sdram_addr); |
| 161 | udelay(100); |
| 162 | } |
| 163 | |
| 164 | /* |
| 165 | * Issue 8 MODE-set command. |
| 166 | */ |
Kumar Gala | 727c6a6 | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 167 | lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 168 | asm("sync;msync"); |
| 169 | *sdram_addr = 0xff; |
| 170 | ppcDcbf((unsigned long) sdram_addr); |
| 171 | udelay(100); |
| 172 | |
| 173 | /* |
| 174 | * Issue NORMAL OP command. |
| 175 | */ |
Kumar Gala | 727c6a6 | 2009-03-26 01:34:38 -0500 | [diff] [blame] | 176 | lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 177 | asm("sync;msync"); |
| 178 | *sdram_addr = 0xff; |
| 179 | ppcDcbf((unsigned long) sdram_addr); |
| 180 | udelay(200); /* Overkill. Must wait > 200 bus cycles */ |
| 181 | |
| 182 | #endif /* enable SDRAM init */ |
| 183 | } |
| 184 | |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 185 | #if defined(CONFIG_PCI) || defined(CONFIG_PCI1) |
Matthew McClintock | aa6dd06 | 2006-06-28 10:46:13 -0500 | [diff] [blame] | 186 | /* For some reason the Tundra PCI bridge shows up on itself as a |
| 187 | * different device. Work around that by refusing to configure it. |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 188 | */ |
Matthew McClintock | aa6dd06 | 2006-06-28 10:46:13 -0500 | [diff] [blame] | 189 | void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { } |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 190 | |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 191 | static struct pci_config_table pci_mpc85xxcds_config_table[] = { |
Matthew McClintock | aa6dd06 | 2006-06-28 10:46:13 -0500 | [diff] [blame] | 192 | {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}}, |
Randy Vinson | 1dfd6d9 | 2007-02-27 19:42:22 -0700 | [diff] [blame] | 193 | {0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}}, |
| 194 | {0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1, |
Andy Fleming | dcd580b | 2007-02-24 01:08:13 -0600 | [diff] [blame] | 195 | mpc85xx_config_via_usbide, {0,0,0}}, |
Randy Vinson | 1dfd6d9 | 2007-02-27 19:42:22 -0700 | [diff] [blame] | 196 | {0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2, |
| 197 | mpc85xx_config_via_usb, {0,0,0}}, |
| 198 | {0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3, |
| 199 | mpc85xx_config_via_usb2, {0,0,0}}, |
| 200 | {0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5, |
Andy Fleming | dcd580b | 2007-02-24 01:08:13 -0600 | [diff] [blame] | 201 | mpc85xx_config_via_power, {0,0,0}}, |
Randy Vinson | 1dfd6d9 | 2007-02-27 19:42:22 -0700 | [diff] [blame] | 202 | {0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6, |
| 203 | mpc85xx_config_via_ac97, {0,0,0}}, |
Andy Fleming | dcd580b | 2007-02-24 01:08:13 -0600 | [diff] [blame] | 204 | {}, |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 205 | }; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 206 | |
Zhao Chenhui | 2436cb1 | 2011-08-24 13:20:04 +0800 | [diff] [blame] | 207 | static struct pci_controller pci1_hose; |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 208 | #endif /* CONFIG_PCI */ |
| 209 | |
Kumar Gala | a737f5a | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 210 | void pci_init_board(void) |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 211 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 212 | volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
Kumar Gala | ac79985 | 2010-12-17 10:21:22 -0600 | [diff] [blame] | 213 | struct fsl_pci_info pci_info; |
Kumar Gala | a737f5a | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 214 | u32 devdisr, pordevsr, io_sel; |
| 215 | u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel; |
| 216 | int first_free_busno = 0; |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 217 | |
Kumar Gala | a737f5a | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 218 | devdisr = in_be32(&gur->devdisr); |
| 219 | pordevsr = in_be32(&gur->pordevsr); |
| 220 | porpllsr = in_be32(&gur->porpllsr); |
| 221 | io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19; |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 222 | |
Kumar Gala | a737f5a | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 223 | debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel); |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 224 | |
Kumar Gala | a737f5a | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 225 | #ifdef CONFIG_PCI1 |
| 226 | pci_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */ |
| 227 | pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */ |
| 228 | pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; |
| 229 | pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 230 | |
Kumar Gala | a737f5a | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 231 | if (!(devdisr & MPC85xx_DEVDISR_PCI1)) { |
Kumar Gala | ac79985 | 2010-12-17 10:21:22 -0600 | [diff] [blame] | 232 | SET_STD_PCI_INFO(pci_info, 1); |
| 233 | set_next_law(pci_info.mem_phys, |
| 234 | law_size_bits(pci_info.mem_size), pci_info.law); |
| 235 | set_next_law(pci_info.io_phys, |
| 236 | law_size_bits(pci_info.io_size), pci_info.law); |
| 237 | |
| 238 | pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs); |
chenhui zhao | 33b53e4 | 2011-09-06 16:41:14 +0000 | [diff] [blame^] | 239 | printf("PCI1: %d bit, %s MHz, %s, %s, %s (base address %lx)\n", |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 240 | (pci_32) ? 32 : 64, |
| 241 | (pci_speed == 33333000) ? "33" : |
| 242 | (pci_speed == 66666000) ? "66" : "unknown", |
| 243 | pci_clk_sel ? "sync" : "async", |
| 244 | pci_agent ? "agent" : "host", |
Kumar Gala | a737f5a | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 245 | pci_arb ? "arbiter" : "external-arbiter", |
Kumar Gala | ac79985 | 2010-12-17 10:21:22 -0600 | [diff] [blame] | 246 | pci_info.regs); |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 247 | |
Zhao Chenhui | 2436cb1 | 2011-08-24 13:20:04 +0800 | [diff] [blame] | 248 | pci1_hose.config_table = pci_mpc85xxcds_config_table; |
Kumar Gala | ac79985 | 2010-12-17 10:21:22 -0600 | [diff] [blame] | 249 | first_free_busno = fsl_pci_init_port(&pci_info, |
Kumar Gala | a737f5a | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 250 | &pci1_hose, first_free_busno); |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 251 | |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 252 | #ifdef CONFIG_PCIX_CHECK |
Kumar Gala | a737f5a | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 253 | if (!(pordevsr & MPC85xx_PORDEVSR_PCI1)) { |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 254 | /* PCI-X init */ |
| 255 | if (CONFIG_SYS_CLK_FREQ < 66000000) |
| 256 | printf("PCI-X will only work at 66 MHz\n"); |
| 257 | |
| 258 | reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ |
| 259 | | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E; |
| 260 | pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16); |
| 261 | } |
| 262 | #endif |
| 263 | } else { |
chenhui zhao | 33b53e4 | 2011-09-06 16:41:14 +0000 | [diff] [blame^] | 264 | printf("PCI1: disabled\n"); |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 265 | } |
Kumar Gala | a737f5a | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 266 | |
| 267 | puts("\n"); |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 268 | #else |
Kumar Gala | a737f5a | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 269 | setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */ |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 270 | #endif |
| 271 | |
| 272 | #ifdef CONFIG_PCI2 |
| 273 | { |
Kumar Gala | a737f5a | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 274 | uint pci2_clk_sel = porpllsr & 0x4000; /* PORPLLSR[17] */ |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 275 | uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */ |
| 276 | if (pci_dual) { |
Peter Tyser | 2b91f71 | 2010-10-29 17:59:24 -0500 | [diff] [blame] | 277 | printf("PCI2: 32 bit, 66 MHz, %s\n", |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 278 | pci2_clk_sel ? "sync" : "async"); |
| 279 | } else { |
Peter Tyser | 2b91f71 | 2010-10-29 17:59:24 -0500 | [diff] [blame] | 280 | printf("PCI2: disabled\n"); |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 281 | } |
| 282 | } |
| 283 | #else |
Kumar Gala | a737f5a | 2009-11-04 11:15:29 -0600 | [diff] [blame] | 284 | setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable */ |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 285 | #endif /* CONFIG_PCI2 */ |
| 286 | |
Kumar Gala | ac79985 | 2010-12-17 10:21:22 -0600 | [diff] [blame] | 287 | fsl_pcie_init_board(first_free_busno); |
Jon Loeliger | 77a4f6e | 2005-07-25 14:05:07 -0500 | [diff] [blame] | 288 | } |
Andy Fleming | 239e75f | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 289 | |
| 290 | int last_stage_init(void) |
| 291 | { |
Jon Loeliger | 249688a | 2006-10-20 15:54:34 -0500 | [diff] [blame] | 292 | unsigned short temp; |
Andy Fleming | 239e75f | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 293 | |
| 294 | /* Change the resistors for the PHY */ |
| 295 | /* This is needed to get the RGMII working for the 1.3+ |
| 296 | * CDS cards */ |
| 297 | if (get_board_version() == 0x13) { |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 298 | miiphy_write(CONFIG_TSEC1_NAME, |
Andy Fleming | 239e75f | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 299 | TSEC1_PHY_ADDR, 29, 18); |
| 300 | |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 301 | miiphy_read(CONFIG_TSEC1_NAME, |
Andy Fleming | 239e75f | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 302 | TSEC1_PHY_ADDR, 30, &temp); |
| 303 | |
| 304 | temp = (temp & 0xf03f); |
| 305 | temp |= 2 << 9; /* 36 ohm */ |
| 306 | temp |= 2 << 6; /* 39 ohm */ |
| 307 | |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 308 | miiphy_write(CONFIG_TSEC1_NAME, |
Andy Fleming | 239e75f | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 309 | TSEC1_PHY_ADDR, 30, temp); |
| 310 | |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 311 | miiphy_write(CONFIG_TSEC1_NAME, |
Andy Fleming | 239e75f | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 312 | TSEC1_PHY_ADDR, 29, 3); |
| 313 | |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 314 | miiphy_write(CONFIG_TSEC1_NAME, |
Andy Fleming | 239e75f | 2006-09-13 10:34:18 -0500 | [diff] [blame] | 315 | TSEC1_PHY_ADDR, 30, 0x8000); |
| 316 | } |
| 317 | |
| 318 | return 0; |
| 319 | } |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 320 | |
| 321 | |
Kumar Gala | d28ced3 | 2007-11-29 00:11:44 -0600 | [diff] [blame] | 322 | #if defined(CONFIG_OF_BOARD_SETUP) |
Kumar Gala | c10a0c4 | 2008-10-21 08:28:33 -0500 | [diff] [blame] | 323 | void ft_pci_setup(void *blob, bd_t *bd) |
| 324 | { |
Kumar Gala | d0f27d3 | 2010-07-08 22:37:44 -0500 | [diff] [blame] | 325 | FT_FSL_PCI_SETUP; |
Ed Swarthout | 95ae0a0 | 2007-07-27 01:50:52 -0500 | [diff] [blame] | 326 | } |
| 327 | #endif |