blob: 5ffae47d74583e011356bc1a5ca3888961074bb7 [file] [log] [blame]
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05001/*
Zhao Chenhui2436cb12011-08-24 13:20:04 +08002 * Copyright 2004, 2007, 2009-2011 Freescale Semiconductor, Inc.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05003 *
4 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <common.h>
26#include <pci.h>
27#include <asm/processor.h>
Jon Loeligerc378bae2008-03-18 13:51:06 -050028#include <asm/mmu.h>
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050029#include <asm/immap_85xx.h>
Kumar Gala9bbd6432009-04-02 13:22:48 -050030#include <asm/fsl_pci.h>
Jon Loeligerc378bae2008-03-18 13:51:06 -050031#include <asm/fsl_ddr_sdram.h>
Kumar Gala3d020382010-12-15 04:55:20 -060032#include <asm/fsl_serdes.h>
Jon Loeligerde9737d2008-03-04 10:03:03 -060033#include <spd_sdram.h>
Andy Fleming239e75f2006-09-13 10:34:18 -050034#include <miiphy.h>
Kumar Galad28ced32007-11-29 00:11:44 -060035#include <libfdt.h>
36#include <fdt_support.h>
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050037
38#include "../common/cadmus.h"
39#include "../common/eeprom.h"
Matthew McClintockaa6dd062006-06-28 10:46:13 -050040#include "../common/via.h"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050041
Ed Swarthout95ae0a02007-07-27 01:50:52 -050042DECLARE_GLOBAL_DATA_PTR;
43
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050044void local_bus_init(void);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050045
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050046int checkboard (void)
47{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
49 volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050050
51 /* PCI slot in USER bits CSR[6:7] by convention. */
52 uint pci_slot = get_pci_slot ();
53
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050054 uint cpu_board_rev = get_cpu_board_revision ();
55
56 printf ("Board: CDS Version 0x%02x, PCI Slot %d\n",
57 get_board_version (), pci_slot);
58
59 printf ("CPU Board Revision %d.%d (0x%04x)\n",
60 MPC85XX_CPU_BOARD_MAJOR (cpu_board_rev),
61 MPC85XX_CPU_BOARD_MINOR (cpu_board_rev), cpu_board_rev);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050062 /*
63 * Initialize local bus.
64 */
65 local_bus_init ();
66
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050067 /*
68 * Hack TSEC 3 and 4 IO voltages.
69 */
70 gur->tsec34ioovcr = 0xe7e0; /* 1110 0111 1110 0xxx */
71
Ed Swarthout95ae0a02007-07-27 01:50:52 -050072 ecm->eedr = 0xffffffff; /* clear ecm errors */
73 ecm->eeer = 0xffffffff; /* enable ecm errors */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050074 return 0;
75}
76
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050077/*
78 * Initialize Local Bus
79 */
80void
81local_bus_init(void)
82{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Becky Bruce0d4cee12010-06-17 11:37:20 -050084 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050085
86 uint clkdiv;
87 uint lbc_hz;
88 sys_info_t sysinfo;
89
90 get_sys_info(&sysinfo);
Trent Piepho1b560ac2008-12-03 15:16:34 -080091 clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050092 lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
93
94 gur->lbiuiplldcr1 = 0x00078080;
95 if (clkdiv == 16) {
96 gur->lbiuiplldcr0 = 0x7c0f1bf0;
97 } else if (clkdiv == 8) {
98 gur->lbiuiplldcr0 = 0x6c0f1bf0;
99 } else if (clkdiv == 4) {
100 gur->lbiuiplldcr0 = 0x5c0f1bf0;
101 }
102
103 lbc->lcrr |= 0x00030000;
104
105 asm("sync;isync;msync");
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500106
107 lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */
108 lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500109}
110
111/*
112 * Initialize SDRAM memory on the Local Bus.
113 */
Becky Bruceb88d3d02010-12-17 17:17:57 -0600114void lbc_sdram_init(void)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500115{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500117
118 uint idx;
Becky Bruce0d4cee12010-06-17 11:37:20 -0500119 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120 uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500121 uint cpu_board_rev;
122 uint lsdmr_common;
123
Becky Bruce2d8ecac2010-12-17 17:17:59 -0600124 puts("LBC SDRAM: ");
125 print_size(CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024,
126 "\n ");
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500127
128 /*
129 * Setup SDRAM Base and Option Registers
130 */
Becky Bruce0d4cee12010-06-17 11:37:20 -0500131 set_lbc_or(2, CONFIG_SYS_OR2_PRELIM);
132 set_lbc_br(2, CONFIG_SYS_BR2_PRELIM);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133 lbc->lbcr = CONFIG_SYS_LBC_LBCR;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500134 asm("msync");
135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136 lbc->lsrt = CONFIG_SYS_LBC_LSRT;
137 lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500138 asm("msync");
139
140 /*
141 * MPC8548 uses "new" 15-16 style addressing.
142 */
143 cpu_board_rev = get_cpu_board_revision();
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144 lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
Kumar Gala727c6a62009-03-26 01:34:38 -0500145 lsdmr_common |= LSDMR_BSMA1516;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500146
147 /*
148 * Issue PRECHARGE ALL command.
149 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500150 lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500151 asm("sync;msync");
152 *sdram_addr = 0xff;
153 ppcDcbf((unsigned long) sdram_addr);
154 udelay(100);
155
156 /*
157 * Issue 8 AUTO REFRESH commands.
158 */
159 for (idx = 0; idx < 8; idx++) {
Kumar Gala727c6a62009-03-26 01:34:38 -0500160 lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500161 asm("sync;msync");
162 *sdram_addr = 0xff;
163 ppcDcbf((unsigned long) sdram_addr);
164 udelay(100);
165 }
166
167 /*
168 * Issue 8 MODE-set command.
169 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500170 lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500171 asm("sync;msync");
172 *sdram_addr = 0xff;
173 ppcDcbf((unsigned long) sdram_addr);
174 udelay(100);
175
176 /*
177 * Issue NORMAL OP command.
178 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500179 lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500180 asm("sync;msync");
181 *sdram_addr = 0xff;
182 ppcDcbf((unsigned long) sdram_addr);
183 udelay(200); /* Overkill. Must wait > 200 bus cycles */
184
185#endif /* enable SDRAM init */
186}
187
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500188#if defined(CONFIG_PCI) || defined(CONFIG_PCI1)
Matthew McClintockaa6dd062006-06-28 10:46:13 -0500189/* For some reason the Tundra PCI bridge shows up on itself as a
190 * different device. Work around that by refusing to configure it.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500191 */
Matthew McClintockaa6dd062006-06-28 10:46:13 -0500192void dummy_func(struct pci_controller* hose, pci_dev_t dev, struct pci_config_table *tab) { }
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500193
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500194static struct pci_config_table pci_mpc85xxcds_config_table[] = {
Matthew McClintockaa6dd062006-06-28 10:46:13 -0500195 {0x10e3, 0x0513, PCI_ANY_ID, 1, 3, PCI_ANY_ID, dummy_func, {0,0,0}},
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700196 {0x1106, 0x0686, PCI_ANY_ID, 1, VIA_ID, 0, mpc85xx_config_via, {0,0,0}},
197 {0x1106, 0x0571, PCI_ANY_ID, 1, VIA_ID, 1,
Andy Flemingdcd580b2007-02-24 01:08:13 -0600198 mpc85xx_config_via_usbide, {0,0,0}},
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700199 {0x1105, 0x3038, PCI_ANY_ID, 1, VIA_ID, 2,
200 mpc85xx_config_via_usb, {0,0,0}},
201 {0x1106, 0x3038, PCI_ANY_ID, 1, VIA_ID, 3,
202 mpc85xx_config_via_usb2, {0,0,0}},
203 {0x1106, 0x3058, PCI_ANY_ID, 1, VIA_ID, 5,
Andy Flemingdcd580b2007-02-24 01:08:13 -0600204 mpc85xx_config_via_power, {0,0,0}},
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700205 {0x1106, 0x3068, PCI_ANY_ID, 1, VIA_ID, 6,
206 mpc85xx_config_via_ac97, {0,0,0}},
Andy Flemingdcd580b2007-02-24 01:08:13 -0600207 {},
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500208};
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500209
Zhao Chenhui2436cb12011-08-24 13:20:04 +0800210static struct pci_controller pci1_hose;
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500211#endif /* CONFIG_PCI */
212
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500213#ifdef CONFIG_PCI2
214static struct pci_controller pci2_hose;
215#endif /* CONFIG_PCI2 */
216
Kumar Galaa737f5a2009-11-04 11:15:29 -0600217void pci_init_board(void)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500218{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Galaac799852010-12-17 10:21:22 -0600220 struct fsl_pci_info pci_info;
Kumar Galaa737f5a2009-11-04 11:15:29 -0600221 u32 devdisr, pordevsr, io_sel;
222 u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
223 int first_free_busno = 0;
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500224
Kumar Galaa737f5a2009-11-04 11:15:29 -0600225 devdisr = in_be32(&gur->devdisr);
226 pordevsr = in_be32(&gur->pordevsr);
227 porpllsr = in_be32(&gur->porpllsr);
228 io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500229
Kumar Galaa737f5a2009-11-04 11:15:29 -0600230 debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500231
Kumar Galaa737f5a2009-11-04 11:15:29 -0600232#ifdef CONFIG_PCI1
233 pci_speed = get_clock_freq (); /* PCI PSPEED in [4:5] */
234 pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32; /* PORDEVSR[15] */
235 pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
236 pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500237
Kumar Galaa737f5a2009-11-04 11:15:29 -0600238 if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
Kumar Galaac799852010-12-17 10:21:22 -0600239 SET_STD_PCI_INFO(pci_info, 1);
240 set_next_law(pci_info.mem_phys,
241 law_size_bits(pci_info.mem_size), pci_info.law);
242 set_next_law(pci_info.io_phys,
243 law_size_bits(pci_info.io_size), pci_info.law);
244
245 pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs);
Peter Tyser2b91f712010-10-29 17:59:24 -0500246 printf("PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500247 (pci_32) ? 32 : 64,
248 (pci_speed == 33333000) ? "33" :
249 (pci_speed == 66666000) ? "66" : "unknown",
250 pci_clk_sel ? "sync" : "async",
251 pci_agent ? "agent" : "host",
Kumar Galaa737f5a2009-11-04 11:15:29 -0600252 pci_arb ? "arbiter" : "external-arbiter",
Kumar Galaac799852010-12-17 10:21:22 -0600253 pci_info.regs);
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500254
Zhao Chenhui2436cb12011-08-24 13:20:04 +0800255 pci1_hose.config_table = pci_mpc85xxcds_config_table;
Kumar Galaac799852010-12-17 10:21:22 -0600256 first_free_busno = fsl_pci_init_port(&pci_info,
Kumar Galaa737f5a2009-11-04 11:15:29 -0600257 &pci1_hose, first_free_busno);
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500258
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500259#ifdef CONFIG_PCIX_CHECK
Kumar Galaa737f5a2009-11-04 11:15:29 -0600260 if (!(pordevsr & MPC85xx_PORDEVSR_PCI1)) {
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500261 /* PCI-X init */
262 if (CONFIG_SYS_CLK_FREQ < 66000000)
263 printf("PCI-X will only work at 66 MHz\n");
264
265 reg16 = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
266 | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
267 pci_hose_write_config_word(hose, bus, PCIX_COMMAND, reg16);
268 }
269#endif
270 } else {
Peter Tyser2b91f712010-10-29 17:59:24 -0500271 printf("PCI: disabled\n");
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500272 }
Kumar Galaa737f5a2009-11-04 11:15:29 -0600273
274 puts("\n");
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500275#else
Kumar Galaa737f5a2009-11-04 11:15:29 -0600276 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500277#endif
278
279#ifdef CONFIG_PCI2
280{
Kumar Galaa737f5a2009-11-04 11:15:29 -0600281 uint pci2_clk_sel = porpllsr & 0x4000; /* PORPLLSR[17] */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500282 uint pci_dual = get_pci_dual (); /* PCI DUAL in CM_PCI[3] */
283 if (pci_dual) {
Peter Tyser2b91f712010-10-29 17:59:24 -0500284 printf("PCI2: 32 bit, 66 MHz, %s\n",
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500285 pci2_clk_sel ? "sync" : "async");
286 } else {
Peter Tyser2b91f712010-10-29 17:59:24 -0500287 printf("PCI2: disabled\n");
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500288 }
289}
290#else
Kumar Galaa737f5a2009-11-04 11:15:29 -0600291 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500292#endif /* CONFIG_PCI2 */
293
Kumar Galaac799852010-12-17 10:21:22 -0600294 fsl_pcie_init_board(first_free_busno);
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500295}
Andy Fleming239e75f2006-09-13 10:34:18 -0500296
297int last_stage_init(void)
298{
Jon Loeliger249688a2006-10-20 15:54:34 -0500299 unsigned short temp;
Andy Fleming239e75f2006-09-13 10:34:18 -0500300
301 /* Change the resistors for the PHY */
302 /* This is needed to get the RGMII working for the 1.3+
303 * CDS cards */
304 if (get_board_version() == 0x13) {
Kim Phillips177e58f2007-05-16 16:52:19 -0500305 miiphy_write(CONFIG_TSEC1_NAME,
Andy Fleming239e75f2006-09-13 10:34:18 -0500306 TSEC1_PHY_ADDR, 29, 18);
307
Kim Phillips177e58f2007-05-16 16:52:19 -0500308 miiphy_read(CONFIG_TSEC1_NAME,
Andy Fleming239e75f2006-09-13 10:34:18 -0500309 TSEC1_PHY_ADDR, 30, &temp);
310
311 temp = (temp & 0xf03f);
312 temp |= 2 << 9; /* 36 ohm */
313 temp |= 2 << 6; /* 39 ohm */
314
Kim Phillips177e58f2007-05-16 16:52:19 -0500315 miiphy_write(CONFIG_TSEC1_NAME,
Andy Fleming239e75f2006-09-13 10:34:18 -0500316 TSEC1_PHY_ADDR, 30, temp);
317
Kim Phillips177e58f2007-05-16 16:52:19 -0500318 miiphy_write(CONFIG_TSEC1_NAME,
Andy Fleming239e75f2006-09-13 10:34:18 -0500319 TSEC1_PHY_ADDR, 29, 3);
320
Kim Phillips177e58f2007-05-16 16:52:19 -0500321 miiphy_write(CONFIG_TSEC1_NAME,
Andy Fleming239e75f2006-09-13 10:34:18 -0500322 TSEC1_PHY_ADDR, 30, 0x8000);
323 }
324
325 return 0;
326}
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500327
328
Kumar Galad28ced32007-11-29 00:11:44 -0600329#if defined(CONFIG_OF_BOARD_SETUP)
Kumar Galac10a0c42008-10-21 08:28:33 -0500330void ft_pci_setup(void *blob, bd_t *bd)
331{
Kumar Galad0f27d32010-07-08 22:37:44 -0500332 FT_FSL_PCI_SETUP;
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500333}
334#endif