blob: dc9483ad723241c0348d2403a348269f16db2890 [file] [log] [blame]
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001menu "x86 architecture"
2 depends on X86
3
4config SYS_ARCH
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09005 default "x86"
6
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09007choice
Simon Glass0985e102017-01-16 07:03:43 -07008 prompt "Run U-Boot in 32/64-bit mode"
9 default X86_RUN_32BIT
10 help
11 U-Boot can be built as a 32-bit binary which runs in 32-bit mode
12 even on 64-bit machines. In this case SPL is not used, and U-Boot
13 runs directly from the reset vector (via 16-bit start-up).
14
15 Alternatively it can be run as a 64-bit binary, thus requiring a
16 64-bit machine. In this case SPL runs in 32-bit mode (via 16-bit
17 start-up) then jumps to U-Boot in 64-bit mode.
18
19 For now, 32-bit mode is recommended, as 64-bit is still
20 experimental and is missing a lot of features.
21
22config X86_RUN_32BIT
23 bool "32-bit"
24 help
25 Build U-Boot as a 32-bit binary with no SPL. This is the currently
26 supported normal setup. U-Boot will stay in 32-bit mode even on
27 64-bit machines. When booting a 64-bit kernel, U-Boot will switch
28 to 64-bit just before starting the kernel. Only the bottom 4GB of
29 memory can be accessed through normal means, although
30 arch_phys_memset() can be used for basic access to other memory.
31
32config X86_RUN_64BIT
Jeremy Compostellaca2f87a2025-03-18 10:39:40 -070033 bool "32-bit SPL followed by 64-bit U-Boot"
Simon Glass0985e102017-01-16 07:03:43 -070034 select X86_64
Simon Glass890da242023-03-20 08:30:05 +130035 select SPL if !EFI_APP
36 select SPL_SEPARATE_BSS if !EFI_APP
Simon Glass0985e102017-01-16 07:03:43 -070037 help
38 Build U-Boot as a 64-bit binary with a 32-bit SPL. This is
39 experimental and many features are missing. U-Boot SPL starts up,
40 runs through the 16-bit and 32-bit init, then switches to 64-bit
41 mode and jumps to U-Boot proper.
42
Jeremy Compostellaca2f87a2025-03-18 10:39:40 -070043config X86_RUN_64BIT_NO_SPL
44 bool "64-bit"
45 select X86_64
46 help
47 Build U-Boot as a 64-bit binary without SPL. As U-Boot enters
48 in 64-bit mode, the assumption is that the silicon is fully
49 initialized (MP, page tables, etc.).
50
Simon Glass0985e102017-01-16 07:03:43 -070051endchoice
52
53config X86_64
54 bool
Andrew Goodbody5b5322c2024-12-16 18:07:35 +000055 select 64BIT
Simon Glass0985e102017-01-16 07:03:43 -070056
57config SPL_X86_64
58 bool
59 depends on SPL
60
61choice
Bin Meng03b341b2015-04-27 23:22:24 +080062 prompt "Mainboard vendor"
Bin Mengf9bfac12015-05-07 21:34:09 +080063 default VENDOR_EMULATION
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090064
George McCollisteraedc33d2016-06-21 12:07:33 -050065config VENDOR_ADVANTECH
66 bool "advantech"
67
Stefan Roese2a0b94c2016-03-16 08:48:21 +010068config VENDOR_CONGATEC
69 bool "congatec"
70
Bin Meng03b341b2015-04-27 23:22:24 +080071config VENDOR_COREBOOT
72 bool "coreboot"
Simon Glass4a56f102015-01-27 22:13:47 -070073
Stefan Roese312dc932016-08-15 13:50:49 +020074config VENDOR_DFI
75 bool "dfi"
76
Ben Stoltzab76a472015-08-04 12:33:46 -060077config VENDOR_EFI
78 bool "efi"
79
Bin Meng2229c4c2015-05-07 21:34:08 +080080config VENDOR_EMULATION
81 bool "emulation"
82
Bin Meng03b341b2015-04-27 23:22:24 +080083config VENDOR_GOOGLE
84 bool "Google"
Simon Glass4a56f102015-01-27 22:13:47 -070085
Bin Meng03b341b2015-04-27 23:22:24 +080086config VENDOR_INTEL
87 bool "Intel"
Bin Meng8ba49fe2015-02-02 22:35:29 +080088
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090089endchoice
90
Andy Shevchenko78e473b2017-02-17 16:48:58 +030091# subarchitectures-specific options below
92config INTEL_MID
93 bool "Intel MID platform support"
Felipe Balbiee2e85f2017-04-01 16:21:33 +030094 select REGMAP
95 select SYSCON
Andy Shevchenko78e473b2017-02-17 16:48:58 +030096 help
97 Select to build a U-Boot capable of supporting Intel MID
98 (Mobile Internet Device) platform systems which do not have
99 the PCI legacy interfaces.
100
101 If you are building for a PC class system say N here.
102
103 Intel MID platforms are based on an Intel processor and
104 chipset which consume less power than most of the x86
105 derivatives.
106
Bin Meng03b341b2015-04-27 23:22:24 +0800107# board-specific options below
George McCollisteraedc33d2016-06-21 12:07:33 -0500108source "board/advantech/Kconfig"
Stefan Roese2a0b94c2016-03-16 08:48:21 +0100109source "board/congatec/Kconfig"
Bin Meng03b341b2015-04-27 23:22:24 +0800110source "board/coreboot/Kconfig"
Stefan Roese312dc932016-08-15 13:50:49 +0200111source "board/dfi/Kconfig"
Ben Stoltz19c23fd2015-08-04 12:33:47 -0600112source "board/efi/Kconfig"
Bin Meng2229c4c2015-05-07 21:34:08 +0800113source "board/emulation/Kconfig"
Bin Meng03b341b2015-04-27 23:22:24 +0800114source "board/google/Kconfig"
115source "board/intel/Kconfig"
116
Bin Meng6e8ddec2015-04-27 23:22:25 +0800117# platform-specific options below
Simon Glassfcc2ce92019-12-08 17:40:17 -0700118source "arch/x86/cpu/apollolake/Kconfig"
Bin Meng6e8ddec2015-04-27 23:22:25 +0800119source "arch/x86/cpu/baytrail/Kconfig"
Bin Meng68a070b2017-08-15 22:41:58 -0700120source "arch/x86/cpu/braswell/Kconfig"
Simon Glass71606de2016-03-11 22:07:18 -0700121source "arch/x86/cpu/broadwell/Kconfig"
Bin Meng6e8ddec2015-04-27 23:22:25 +0800122source "arch/x86/cpu/coreboot/Kconfig"
123source "arch/x86/cpu/ivybridge/Kconfig"
Bin Meng525c8612018-06-12 08:36:16 -0700124source "arch/x86/cpu/efi/Kconfig"
Bin Meng2229c4c2015-05-07 21:34:08 +0800125source "arch/x86/cpu/qemu/Kconfig"
Bin Meng6e8ddec2015-04-27 23:22:25 +0800126source "arch/x86/cpu/quark/Kconfig"
127source "arch/x86/cpu/queensbay/Kconfig"
Park, Aiden6e3cc362019-08-03 08:30:12 +0000128source "arch/x86/cpu/slimbootloader/Kconfig"
Felipe Balbie564d592017-07-06 14:41:52 +0300129source "arch/x86/cpu/tangier/Kconfig"
Bin Meng6e8ddec2015-04-27 23:22:25 +0800130
131# architecture-specific options below
132
Simon Glass85ee1652016-05-01 11:35:52 -0600133config AHCI
134 default y
135
Simon Glass838723b2015-02-11 16:32:59 -0700136config SYS_MALLOC_F_LEN
137 default 0x800
138
Simon Glass98f139b2014-11-12 22:42:10 -0700139config RAMBASE
140 hex
141 default 0x100000
142
Simon Glass98f139b2014-11-12 22:42:10 -0700143config XIP_ROM_SIZE
144 hex
Bin Meng4cf0b472015-01-06 22:14:16 +0800145 depends on X86_RESET_VECTOR
Simon Glassd9b083e2015-01-01 16:17:54 -0700146 default ROM_SIZE
Simon Glass98f139b2014-11-12 22:42:10 -0700147
148config CPU_ADDR_BITS
149 int
150 default 36
151
Simon Glass268eefd2014-11-12 22:42:28 -0700152config HPET_ADDRESS
153 hex
154 default 0xfed00000 if !HPET_ADDRESS_OVERRIDE
155
156config SMM_TSEG
157 bool
Simon Glass268eefd2014-11-12 22:42:28 -0700158
159config SMM_TSEG_SIZE
160 hex
161
Bin Menga11937c2015-01-06 22:14:15 +0800162config X86_RESET_VECTOR
163 bool
Masahiro Yamada87247af2017-10-17 13:42:44 +0900164 select BINMAN
Bin Menga11937c2015-01-06 22:14:15 +0800165
Simon Glass095a8632017-01-16 07:03:44 -0700166# The following options control where the 16-bit and 32-bit init lies
167# If SPL is enabled then it normally holds this init code, and U-Boot proper
168# is normally a 64-bit build.
169#
170# The 16-bit init refers to the reset vector and the small amount of code to
171# get the processor into 32-bit mode. It may be in SPL or in U-Boot proper,
172# or missing altogether if U-Boot is started from EFI or coreboot.
173#
174# The 32-bit init refers to processor init, running binary blobs including
175# FSP, setting up interrupts and anything else that needs to be done in
176# 32-bit code. It is normally in the same place as 16-bit init if that is
177# enabled (i.e. they are both in SPL, or both in U-Boot proper).
178config X86_16BIT_INIT
179 bool
180 depends on X86_RESET_VECTOR
181 default y if X86_RESET_VECTOR && !SPL
182 help
183 This is enabled when 16-bit init is in U-Boot proper
184
185config SPL_X86_16BIT_INIT
186 bool
187 depends on X86_RESET_VECTOR
Simon Glass71bc4c62019-04-25 21:58:46 -0600188 default y if X86_RESET_VECTOR && SPL && !TPL
Simon Glass095a8632017-01-16 07:03:44 -0700189 help
190 This is enabled when 16-bit init is in SPL
191
Simon Glass71bc4c62019-04-25 21:58:46 -0600192config TPL_X86_16BIT_INIT
193 bool
194 depends on X86_RESET_VECTOR
195 default y if X86_RESET_VECTOR && TPL
196 help
197 This is enabled when 16-bit init is in TPL
198
Simon Glass095a8632017-01-16 07:03:44 -0700199config X86_32BIT_INIT
200 bool
201 depends on X86_RESET_VECTOR
202 default y if X86_RESET_VECTOR && !SPL
203 help
204 This is enabled when 32-bit init is in U-Boot proper
205
206config SPL_X86_32BIT_INIT
207 bool
208 depends on X86_RESET_VECTOR
209 default y if X86_RESET_VECTOR && SPL
210 help
211 This is enabled when 32-bit init is in SPL
212
Andy Shevchenko3e902442020-08-20 13:02:20 +0300213config USE_EARLY_BOARD_INIT
214 bool
215
Bin Meng51b0f622015-06-07 11:33:12 +0800216config RESET_SEG_START
217 hex
218 depends on X86_RESET_VECTOR
219 default 0xffff0000
220
Bin Meng51b0f622015-06-07 11:33:12 +0800221config RESET_VEC_LOC
222 hex
223 depends on X86_RESET_VECTOR
224 default 0xfffffff0
225
Bin Menga11937c2015-01-06 22:14:15 +0800226config SYS_X86_START16
227 hex
228 depends on X86_RESET_VECTOR
229 default 0xfffff800
230
Simon Glass7dbabbb2019-12-06 21:42:24 -0700231config HAVE_X86_FIT
232 bool
233 help
234 Enable inclusion of an Intel Firmware Interface Table (FIT) into the
235 image. This table is supposed to point to microcode and the like. So
236 far it is just a fixed table with the minimum set of headers, so that
237 it is actually present.
238
Andy Shevchenko2ae7da02017-02-05 16:52:00 +0300239config X86_LOAD_FROM_32_BIT
240 bool "Boot from a 32-bit program"
241 help
242 Define this to boot U-Boot from a 32-bit program which sets
243 the GDT differently. This can be used to boot directly from
244 any stage of coreboot, for example, bypassing the normal
245 payload-loading feature.
246
Bin Mengc191ab72014-12-12 21:05:19 +0800247config BOARD_ROMSIZE_KB_512
248 bool
249config BOARD_ROMSIZE_KB_1024
250 bool
251config BOARD_ROMSIZE_KB_2048
252 bool
253config BOARD_ROMSIZE_KB_4096
254 bool
255config BOARD_ROMSIZE_KB_8192
256 bool
257config BOARD_ROMSIZE_KB_16384
258 bool
259
260choice
261 prompt "ROM chip size"
Bin Meng4cf0b472015-01-06 22:14:16 +0800262 depends on X86_RESET_VECTOR
Bin Mengc191ab72014-12-12 21:05:19 +0800263 default UBOOT_ROMSIZE_KB_512 if BOARD_ROMSIZE_KB_512
264 default UBOOT_ROMSIZE_KB_1024 if BOARD_ROMSIZE_KB_1024
265 default UBOOT_ROMSIZE_KB_2048 if BOARD_ROMSIZE_KB_2048
266 default UBOOT_ROMSIZE_KB_4096 if BOARD_ROMSIZE_KB_4096
267 default UBOOT_ROMSIZE_KB_8192 if BOARD_ROMSIZE_KB_8192
268 default UBOOT_ROMSIZE_KB_16384 if BOARD_ROMSIZE_KB_16384
269 help
270 Select the size of the ROM chip you intend to flash U-Boot on.
271
272 The build system will take care of creating a u-boot.rom file
273 of the matching size.
274
275config UBOOT_ROMSIZE_KB_512
276 bool "512 KB"
277 help
278 Choose this option if you have a 512 KB ROM chip.
279
280config UBOOT_ROMSIZE_KB_1024
281 bool "1024 KB (1 MB)"
282 help
283 Choose this option if you have a 1024 KB (1 MB) ROM chip.
284
285config UBOOT_ROMSIZE_KB_2048
286 bool "2048 KB (2 MB)"
287 help
288 Choose this option if you have a 2048 KB (2 MB) ROM chip.
289
290config UBOOT_ROMSIZE_KB_4096
291 bool "4096 KB (4 MB)"
292 help
293 Choose this option if you have a 4096 KB (4 MB) ROM chip.
294
295config UBOOT_ROMSIZE_KB_8192
296 bool "8192 KB (8 MB)"
297 help
298 Choose this option if you have a 8192 KB (8 MB) ROM chip.
299
300config UBOOT_ROMSIZE_KB_16384
301 bool "16384 KB (16 MB)"
302 help
303 Choose this option if you have a 16384 KB (16 MB) ROM chip.
304
305endchoice
306
307# Map the config names to an integer (KB).
308config UBOOT_ROMSIZE_KB
309 int
310 default 512 if UBOOT_ROMSIZE_KB_512
311 default 1024 if UBOOT_ROMSIZE_KB_1024
312 default 2048 if UBOOT_ROMSIZE_KB_2048
313 default 4096 if UBOOT_ROMSIZE_KB_4096
314 default 8192 if UBOOT_ROMSIZE_KB_8192
315 default 16384 if UBOOT_ROMSIZE_KB_16384
316
317# Map the config names to a hex value (bytes).
Simon Glass6622b342014-11-12 22:42:08 -0700318config ROM_SIZE
319 hex
Bin Mengc191ab72014-12-12 21:05:19 +0800320 default 0x80000 if UBOOT_ROMSIZE_KB_512
321 default 0x100000 if UBOOT_ROMSIZE_KB_1024
322 default 0x200000 if UBOOT_ROMSIZE_KB_2048
323 default 0x400000 if UBOOT_ROMSIZE_KB_4096
324 default 0x800000 if UBOOT_ROMSIZE_KB_8192
325 default 0xc00000 if UBOOT_ROMSIZE_KB_12288
326 default 0x1000000 if UBOOT_ROMSIZE_KB_16384
Simon Glass6622b342014-11-12 22:42:08 -0700327
328config HAVE_INTEL_ME
329 bool "Platform requires Intel Management Engine"
330 help
331 Newer higher-end devices have an Intel Management Engine (ME)
332 which is a very large binary blob (typically 1.5MB) which is
333 required for the platform to work. This enforces a particular
334 SPI flash format. You will need to supply the me.bin file in
335 your board directory.
336
Simon Glass268eefd2014-11-12 22:42:28 -0700337config X86_RAMTEST
338 bool "Perform a simple RAM test after SDRAM initialisation"
339 help
340 If there is something wrong with SDRAM then the platform will
341 often crash within U-Boot or the kernel. This option enables a
342 very simple RAM test that quickly checks whether the SDRAM seems
343 to work correctly. It is not exhaustive but can save time by
344 detecting obvious failures.
345
Stefan Roesef8cc43a2017-03-30 12:58:10 +0200346config FLASH_DESCRIPTOR_FILE
347 string "Flash descriptor binary filename"
Simon Glass466c7852019-12-06 21:42:18 -0700348 depends on HAVE_INTEL_ME || FSP_VERSION2
Stefan Roesef8cc43a2017-03-30 12:58:10 +0200349 default "descriptor.bin"
350 help
351 The filename of the file to use as flash descriptor in the
352 board directory.
353
354config INTEL_ME_FILE
355 string "Intel Management Engine binary filename"
356 depends on HAVE_INTEL_ME
357 default "me.bin"
358 help
359 The filename of the file to use as Intel Management Engine in the
360 board directory.
361
Park, Aiden6e3cc362019-08-03 08:30:12 +0000362config USE_HOB
363 bool "Use HOB (Hand-Off Block)"
364 help
365 Select this option to access HOB (Hand-Off Block) data structures
366 and parse HOBs. This HOB infra structure can be reused with
367 different solutions across different platforms.
368
Simon Glass45c083b2015-01-27 22:13:41 -0700369config HAVE_FSP
370 bool "Add an Firmware Support Package binary"
Simon Glass2b6d80b2015-08-04 12:34:00 -0600371 depends on !EFI
Park, Aiden6e3cc362019-08-03 08:30:12 +0000372 select USE_HOB
Simon Glassf69c0092020-07-19 13:55:52 -0600373 select HAS_ROM
Simon Glass45c083b2015-01-27 22:13:41 -0700374 help
375 Select this option to add an Firmware Support Package binary to
376 the resulting U-Boot image. It is a binary blob which U-Boot uses
377 to set up SDRAM and other chipset specific initialization.
378
379 Note: Without this binary U-Boot will not be able to set up its
380 SDRAM so will not boot.
381
Simon Glass9e60b432019-09-25 08:11:43 -0600382config USE_CAR
383 bool "Use Cache-As-RAM (CAR) to get temporary RAM at start-up"
384 default y if !HAVE_FSP
385 help
386 Select this option if your board uses CAR init code, typically in a
387 car.S file, to get some initial memory for code execution. This is
388 common with Intel CPUs which don't use FSP.
389
Simon Glass6c34fc12019-09-25 08:00:11 -0600390choice
391 prompt "FSP version"
392 depends on HAVE_FSP
393 default FSP_VERSION1
394 help
395 Selects the FSP version to use. Intel has published several versions
396 of the FSP External Architecture Specification and this allows
397 selection of the version number used by a particular SoC.
398
399config FSP_VERSION1
400 bool "FSP version 1.x"
401 help
402 This covers versions 1.0 and 1.1a. See here for details:
403 https://github.com/IntelFsp/fsp/wiki
404
405config FSP_VERSION2
406 bool "FSP version 2.x"
Tom Rini7d3684a2023-01-16 15:46:49 -0500407 select DM_EVENT
Simon Glass6c34fc12019-09-25 08:00:11 -0600408 help
409 This covers versions 2.0 and 2.1. See here for details:
410 https://github.com/IntelFsp/fsp/wiki
411
412endchoice
413
Simon Glass45c083b2015-01-27 22:13:41 -0700414config FSP_FILE
415 string "Firmware Support Package binary filename"
Simon Glass1efffd62019-09-25 08:57:14 -0600416 depends on FSP_VERSION1
Simon Glass45c083b2015-01-27 22:13:41 -0700417 default "fsp.bin"
418 help
419 The filename of the file to use as Firmware Support Package binary
420 in the board directory.
421
422config FSP_ADDR
423 hex "Firmware Support Package binary location"
Simon Glass1efffd62019-09-25 08:57:14 -0600424 depends on FSP_VERSION1
Simon Glass45c083b2015-01-27 22:13:41 -0700425 default 0xfffc0000
426 help
427 FSP is not Position Independent Code (PIC) and the whole FSP has to
428 be rebased if it is placed at a location which is different from the
429 perferred base address specified during the FSP build. Use Intel's
430 Binary Configuration Tool (BCT) to do the rebase.
431
432 The default base address of 0xfffc0000 indicates that the binary must
433 be located at offset 0xc0000 from the beginning of a 1MB flash device.
434
Simon Glass466c7852019-12-06 21:42:18 -0700435if FSP_VERSION2
436
437config FSP_FILE_T
438 string "Firmware Support Package binary filename (Temp RAM)"
439 default "fsp_t.bin"
440 help
441 The filename of the file to use for the temporary-RAM init phase from
442 the Firmware Support Package binary. Put this in the board directory.
443 It is used to set up an initial area of RAM which can be used for the
444 stack and other purposes, while bringing up the main system DRAM.
445
446config FSP_ADDR_T
447 hex "Firmware Support Package binary location (Temp RAM)"
448 default 0xffff8000
449 help
450 FSP is not Position-Independent Code (PIC) and FSP components have to
451 be rebased if placed at a location which is different from the
452 perferred base address specified during the FSP build. Use Intel's
453 Binary Configuration Tool (BCT) to do the rebase.
454
455config FSP_FILE_M
456 string "Firmware Support Package binary filename (Memory Init)"
457 default "fsp_m.bin"
458 help
459 The filename of the file to use for the RAM init phase from the
460 Firmware Support Package binary. Put this in the board directory.
461 It is used to set up the main system DRAM and runs in SPL, once
462 temporary RAM (CAR) is working.
463
464config FSP_FILE_S
465 string "Firmware Support Package binary filename (Silicon Init)"
466 default "fsp_s.bin"
467 help
468 The filename of the file to use for the Silicon init phase from the
469 Firmware Support Package binary. Put this in the board directory.
470 It is used to set up the silicon to work correctly and must be
471 executed after DRAM is running.
472
473config IFWI_INPUT_FILE
474 string "Filename containing FIT (Firmware Interface Table) with IFWI"
475 default "fitimage.bin"
476 help
477 The IFWI is obtained by running a tool on this file to extract the
478 IFWI. Put this in the board directory. The IFWI contains U-Boot TPL,
479 microcode and other internal items.
480
481endif
482
Simon Glass45c083b2015-01-27 22:13:41 -0700483config FSP_TEMP_RAM_ADDR
484 hex
Simon Glass1efffd62019-09-25 08:57:14 -0600485 depends on FSP_VERSION1
Simon Glass45c083b2015-01-27 22:13:41 -0700486 default 0x2000000
487 help
Bin Meng73574dc2015-08-20 06:40:20 -0700488 Stack top address which is used in fsp_init() after DRAM is ready and
Simon Glass45c083b2015-01-27 22:13:41 -0700489 CAR is disabled.
490
Bin Meng12440cd2015-08-20 06:40:19 -0700491config FSP_SYS_MALLOC_F_LEN
492 hex
Simon Glass1efffd62019-09-25 08:57:14 -0600493 depends on FSP_VERSION1
Bin Meng12440cd2015-08-20 06:40:19 -0700494 default 0x100000
495 help
496 Additional size of malloc() pool before relocation.
497
Bin Mengf9a61892015-12-10 22:03:01 -0800498config FSP_USE_UPD
499 bool
Simon Glass1efffd62019-09-25 08:57:14 -0600500 depends on FSP_VERSION1
Michal Simek4b198e32021-08-27 08:48:10 +0200501 default y if !NORTHBRIDGE_INTEL_IVYBRIDGE
Bin Mengf9a61892015-12-10 22:03:01 -0800502 help
503 Most FSPs use UPD data region for some FSP customization. But there
504 are still some FSPs that might not even have UPD. For such FSPs,
505 override this to n in their platform Kconfig files.
506
Bin Meng4c836c92016-02-17 00:16:23 -0800507config FSP_BROKEN_HOB
508 bool
Simon Glass1efffd62019-09-25 08:57:14 -0600509 depends on FSP_VERSION1
Bin Meng4c836c92016-02-17 00:16:23 -0800510 help
511 Indicate some buggy FSPs that does not report memory used by FSP
512 itself as reserved in the resource descriptor HOB. Select this to
513 tell U-Boot to do some additional work to ensure U-Boot relocation
514 do not overwrite the important boot service data which is used by
515 FSP, otherwise the subsequent call to fsp_notify() will fail.
516
Bin Meng0ffd7e52015-10-11 21:37:35 -0700517config ENABLE_MRC_CACHE
518 bool "Enable MRC cache"
519 depends on !EFI && !SYS_COREBOOT
520 help
521 Enable this feature to cause MRC data to be cached in NV storage
522 to be used for speeding up boot time on future reboots and/or
523 power cycles.
524
Bin Meng5e842af2016-05-22 01:45:27 -0700525 For platforms that use Intel FSP for the memory initialization,
526 please check FSP output HOB via U-Boot command 'fsp hob' to see
Simon Glass6c34fc12019-09-25 08:00:11 -0600527 if there is FSP_NON_VOLATILE_STORAGE_HOB_GUID (asm/fsp1/fsp_hob.h).
Vagrant Cascadian973c0992019-05-03 14:28:37 -0800528 If such GUID does not exist, MRC cache is not available on such
Bin Meng5e842af2016-05-22 01:45:27 -0700529 platform (eg: Intel Queensbay), which means selecting this option
530 here does not make any difference.
531
Simon Glassd4e90742016-03-11 22:07:08 -0700532config HAVE_MRC
533 bool "Add a System Agent binary"
Simon Glassf69c0092020-07-19 13:55:52 -0600534 select HAS_ROM
Simon Glassd4e90742016-03-11 22:07:08 -0700535 depends on !HAVE_FSP
536 help
537 Select this option to add a System Agent binary to
538 the resulting U-Boot image. MRC stands for Memory Reference Code.
539 It is a binary blob which U-Boot uses to set up SDRAM.
540
541 Note: Without this binary U-Boot will not be able to set up its
542 SDRAM so will not boot.
543
544config CACHE_MRC_BIN
545 bool
546 depends on HAVE_MRC
Simon Glassd4e90742016-03-11 22:07:08 -0700547 help
548 Enable caching for the memory reference code binary. This uses an
549 MTRR (memory type range register) to turn on caching for the section
550 of SPI flash that contains the memory reference code. This makes
551 SDRAM init run faster.
552
553config CACHE_MRC_SIZE_KB
554 int
555 depends on HAVE_MRC
556 default 512
557 help
558 Sets the size of the cached area for the memory reference code.
559 This ends at the end of SPI flash (address 0xffffffff) and is
560 measured in KB. Typically this is set to 512, providing for 0.5MB
561 of cached space.
562
563config DCACHE_RAM_BASE
564 hex
565 depends on HAVE_MRC
566 help
567 Sets the base of the data cache area in memory space. This is the
568 start address of the cache-as-RAM (CAR) area and the address varies
569 depending on the CPU. Once CAR is set up, read/write memory becomes
570 available at this address and can be used temporarily until SDRAM
571 is working.
572
573config DCACHE_RAM_SIZE
574 hex
575 depends on HAVE_MRC
576 default 0x40000
577 help
578 Sets the total size of the data cache area in memory space. This
579 sets the size of the cache-as-RAM (CAR) area. Note that much of the
580 CAR space is required by the MRC. The CAR space available to U-Boot
581 is normally at the start and typically extends to 1/4 or 1/2 of the
582 available size.
583
584config DCACHE_RAM_MRC_VAR_SIZE
585 hex
586 depends on HAVE_MRC
587 help
588 This is the amount of CAR (Cache as RAM) reserved for use by the
589 memory reference code. This depends on the implementation of the
590 memory reference code and must be set correctly or the board will
591 not boot.
592
Simon Glassecae7fd2016-03-11 22:07:16 -0700593config HAVE_REFCODE
594 bool "Add a Reference Code binary"
595 help
596 Select this option to add a Reference Code binary to the resulting
597 U-Boot image. This is an Intel binary blob that handles system
598 initialisation, in this case the PCH and System Agent.
599
600 Note: Without this binary (on platforms that need it such as
601 broadwell) U-Boot will be missing some critical setup steps.
602 Various peripherals may fail to work.
603
Simon Glass3c4b98f2019-12-06 21:42:26 -0700604config HAVE_MICROCODE
Simon Glass0bd972a2020-07-19 13:56:17 -0600605 bool "Board requires a microcode binary"
Simon Glass3c4b98f2019-12-06 21:42:26 -0700606 default y if !FSP_VERSION2
Simon Glass0bd972a2020-07-19 13:56:17 -0600607 help
608 Enable this if the board requires microcode to be loaded on boot.
609 Typically this is handed by the FSP for modern boards, but for
610 some older boards, it must be programmed by U-Boot, and that form
611 part of the image.
Simon Glass3c4b98f2019-12-06 21:42:26 -0700612
Simon Glassa9a44262015-04-29 22:25:59 -0600613config SMP
614 bool "Enable Symmetric Multiprocessing"
Simon Glassa9a44262015-04-29 22:25:59 -0600615 help
616 Enable use of more than one CPU in U-Boot and the Operating System
617 when loaded. Each CPU will be started up and information can be
618 obtained using the 'cpu' command. If this option is disabled, then
619 only one CPU will be enabled regardless of the number of CPUs
620 available.
621
Simon Glass4a30bbb2020-07-17 08:48:16 -0600622config SMP_AP_WORK
623 bool
624 depends on SMP
625 help
626 Allow APs to do other work after initialisation instead of going
627 to sleep.
628
Bin Meng6bd24462015-06-12 14:52:23 +0800629config MAX_CPUS
630 int "Maximum number of CPUs permitted"
631 depends on SMP
632 default 4
633 help
634 When using multi-CPU chips it is possible for U-Boot to start up
635 more than one CPU. The stack memory used by all of these CPUs is
636 pre-allocated so at present U-Boot wants to know the maximum
637 number of CPUs that may be present. Set this to at least as high
638 as the number of CPUs in your system (it uses about 4KB of RAM for
639 each CPU).
640
Simon Glassa9a44262015-04-29 22:25:59 -0600641config AP_STACK_SIZE
642 hex
Bin Meng5ec10582015-06-12 14:52:22 +0800643 depends on SMP
Simon Glassa9a44262015-04-29 22:25:59 -0600644 default 0x1000
645 help
646 Each additional CPU started by U-Boot requires its own stack. This
647 option sets the stack size used by each CPU and directly affects
648 the memory used by this initialisation process. Typically 4KB is
649 enough space.
650
Bin Meng842c31e2017-08-17 01:10:42 -0700651config CPU_INTEL_TURBO_NOT_PACKAGE_SCOPED
652 bool
653 help
654 This option indicates that the turbo mode setting is not package
655 scoped. i.e. turbo_enable() needs to be called on not just the
656 bootstrap processor (BSP).
657
Bin Meng4de38862015-07-06 16:31:33 +0800658config HAVE_VGA_BIOS
659 bool "Add a VGA BIOS image"
660 help
661 Select this option if you have a VGA BIOS image that you would
662 like to add to your ROM.
663
664config VGA_BIOS_FILE
665 string "VGA BIOS image filename"
666 depends on HAVE_VGA_BIOS
667 default "vga.bin"
668 help
669 The filename of the VGA BIOS image in the board directory.
670
671config VGA_BIOS_ADDR
672 hex "VGA BIOS image location"
673 depends on HAVE_VGA_BIOS
674 default 0xfff90000
675 help
676 The location of VGA BIOS image in the SPI flash. For example, base
677 address of 0xfff90000 indicates that the image will be put at offset
678 0x90000 from the beginning of a 1MB flash device.
679
Bin Meng61dc3e22017-08-15 22:41:53 -0700680config HAVE_VBT
681 bool "Add a Video BIOS Table (VBT) image"
Simon Glass466c7852019-12-06 21:42:18 -0700682 depends on HAVE_FSP
Bin Meng61dc3e22017-08-15 22:41:53 -0700683 help
684 Select this option if you have a Video BIOS Table (VBT) image that
685 you would like to add to your ROM. This is normally required if you
686 are using an Intel FSP firmware that is complaint with spec 1.1 or
687 later to initialize the integrated graphics device (IGD).
688
689 Video BIOS Table, or VBT, provides platform and board specific
690 configuration information to the driver that is not discoverable
691 or available through other means. By other means the most used
692 method here is to read EDID table from the attached monitor, over
693 Display Data Channel (DDC) using two pin I2C serial interface. VBT
694 configuration is related to display hardware and is available via
695 the ACPI OpRegion or, on older systems, in the PCI ROM (Option ROM).
696
697config VBT_FILE
698 string "Video BIOS Table (VBT) image filename"
699 depends on HAVE_VBT
700 default "vbt.bin"
701 help
702 The filename of the file to use as Video BIOS Table (VBT) image
703 in the board directory.
704
705config VBT_ADDR
706 hex "Video BIOS Table (VBT) image location"
707 depends on HAVE_VBT
708 default 0xfff90000
709 help
710 The location of Video BIOS Table (VBT) image in the SPI flash. For
711 example, base address of 0xfff90000 indicates that the image will
712 be put at offset 0x90000 from the beginning of a 1MB flash device.
713
Bin Meng1b35bc52017-08-15 22:41:56 -0700714config VIDEO_FSP
715 bool "Enable FSP framebuffer driver support"
Simon Glass52cb5042022-10-18 07:46:31 -0600716 depends on HAVE_VBT && VIDEO
Bin Meng1b35bc52017-08-15 22:41:56 -0700717 help
718 Turn on this option to enable a framebuffer driver when U-Boot is
719 using Video BIOS Table (VBT) image for FSP firmware to initialize
720 the integrated graphics device.
721
Andy Shevchenkoa364e622017-07-28 20:02:15 +0300722config ROM_TABLE_ADDR
723 hex
724 default 0xf0000
725 help
726 All x86 tables happen to like the address range from 0x0f0000
727 to 0x100000. We use 0xf0000 as the starting address to store
728 those tables, including PIRQ routing table, Multi-Processor
729 table and ACPI table.
730
731config ROM_TABLE_SIZE
732 hex
733 default 0x10000
734
Simon Glass0b226042024-01-04 08:10:39 -0700735config X86_HARDFP
736 bool "Support hardware floating point"
737 help
738 U-Boot generally does not make use of floating point. Where this is
739 needed, it can be enabled using this option. This adjusts the
740 start-up code for 64-bit mode and changes the compiler options for
741 64-bit to enable SSE.
742
Wolfgang Wallnerb5460dd2020-02-03 14:06:45 +0100743config HAVE_ITSS
744 bool "Enable ITSS"
745 help
746 Select this to include the driver for the Interrupt Timer
747 Subsystem (ITSS) which is found on several Intel devices.
748
Wolfgang Wallner21fae582020-02-04 09:04:56 +0100749config HAVE_P2SB
750 bool "Enable P2SB"
Wolfgang Wallnera7851852020-07-01 13:37:24 +0200751 depends on P2SB
Wolfgang Wallner21fae582020-02-04 09:04:56 +0100752 help
753 Select this to include the driver for the Primary to
754 Sideband Bridge (P2SB) which is found on several Intel
755 devices.
756
Bin Meng45236ad2015-04-24 18:10:05 +0800757menu "System tables"
Bin Mengfd53d3c2015-08-13 00:29:13 -0700758 depends on !EFI && !SYS_COREBOOT
Bin Meng45236ad2015-04-24 18:10:05 +0800759
760config GENERATE_PIRQ_TABLE
761 bool "Generate a PIRQ table"
Bin Meng45236ad2015-04-24 18:10:05 +0800762 help
763 Generate a PIRQ routing table for this board. The PIRQ routing table
764 is generated by U-Boot in the system memory from 0xf0000 to 0xfffff
765 at every 16-byte boundary with a PCI IRQ routing signature ("$PIR").
766 It specifies the interrupt router information as well how all the PCI
767 devices' interrupt pins are wired to PIRQs.
768
Simon Glass07e922a2015-04-28 20:25:10 -0600769config GENERATE_SFI_TABLE
770 bool "Generate a SFI (Simple Firmware Interface) table"
771 help
772 The Simple Firmware Interface (SFI) provides a lightweight method
773 for platform firmware to pass information to the operating system
774 via static tables in memory. Kernel SFI support is required to
775 boot on SFI-only platforms. If you have ACPI tables then these are
776 used instead.
777
778 U-Boot writes this table in write_sfi_table() just before booting
779 the OS.
780
781 For more information, see http://simplefirmware.org
782
Bin Mengc4f407e2015-06-23 12:18:52 +0800783config GENERATE_MP_TABLE
784 bool "Generate an MP (Multi-Processor) table"
Bin Mengc4f407e2015-06-23 12:18:52 +0800785 help
786 Generate an MP (Multi-Processor) table for this board. The MP table
787 provides a way for the operating system to support for symmetric
788 multiprocessing as well as symmetric I/O interrupt handling with
789 the local APIC and I/O APIC.
790
Simon Glass6fe570a2020-09-22 12:44:53 -0600791config ACPI_GNVS_EXTERNAL
792 bool
793 help
794 Put the GNVS (Global Non-Volatile Sleeping) table separate from the
795 DSDT and add a pointer to the table from the DSDT. This allows
796 U-Boot to better control the address of the GNVS.
797
Bin Meng45236ad2015-04-24 18:10:05 +0800798endmenu
799
Bin Mengab702be2017-04-21 07:24:28 -0700800config HAVE_ACPI_RESUME
801 bool "Enable ACPI S3 resume"
Bin Meng21340ed2017-10-18 18:20:55 -0700802 select ENABLE_MRC_CACHE
Bin Mengab702be2017-04-21 07:24:28 -0700803 help
804 Select this to enable ACPI S3 resume. S3 is an ACPI-defined sleeping
805 state where all system context is lost except system memory. U-Boot
806 is responsible for restoring the machine state as it was before sleep.
807 It needs restore the memory controller, without overwriting memory
808 which is not marked as reserved. For the peripherals which lose their
809 registers, U-Boot needs to write the original value. When everything
810 is done, U-Boot needs to find out the wakeup vector provided by OSes
811 and jump there.
812
Bin Meng62a8f7d2017-04-21 07:24:46 -0700813config S3_VGA_ROM_RUN
814 bool "Re-run VGA option ROMs on S3 resume"
815 depends on HAVE_ACPI_RESUME
Bin Meng62a8f7d2017-04-21 07:24:46 -0700816 help
817 Execute VGA option ROMs in U-Boot when resuming from S3. Normally
818 this is needed when graphics console is being used in the kernel.
819
820 Turning it off can reduce some resume time, but be aware that your
821 graphics console won't work without VGA options ROMs. Set it to N
822 if your kernel is only on a serial console.
823
Heinrich Schuchardt99186b32020-07-29 12:31:17 +0200824config STACK_SIZE_RESUME
Bin Meng212c7b22017-04-21 07:24:34 -0700825 hex
826 depends on HAVE_ACPI_RESUME
827 default 0x1000
828 help
829 Estimated U-Boot's runtime stack size that needs to be reserved
830 during an ACPI S3 resume.
831
Bin Meng45236ad2015-04-24 18:10:05 +0800832config MAX_PIRQ_LINKS
833 int
834 default 8
835 help
836 This variable specifies the number of PIRQ interrupt links which are
837 routable. On most older chipsets, this is 4, PIRQA through PIRQD.
838 Some newer chipsets offer more than four links, commonly up to PIRQH.
839
840config IRQ_SLOT_COUNT
841 int
842 default 128
843 help
844 U-Boot can support up to 254 IRQ slot info in the PIRQ routing table
845 which in turns forms a table of exact 4KiB. The default value 128
846 should be enough for most boards. If this does not fit your board,
847 change it according to your needs.
848
Simon Glass461cebf2015-01-27 22:13:33 -0700849config PCIE_ECAM_BASE
850 hex
Bin Mengd11c1b22015-02-02 21:25:09 +0800851 default 0xe0000000
Simon Glass461cebf2015-01-27 22:13:33 -0700852 help
853 This is the memory-mapped address of PCI configuration space, which
854 is only available through the Enhanced Configuration Access
855 Mechanism (ECAM) with PCI Express. It can be set up almost
856 anywhere. Before it is set up, it is possible to access PCI
857 configuration space through I/O access, but memory access is more
858 convenient. Using this, PCI can be scanned and configured. This
859 should be set to a region that does not conflict with memory
860 assigned to PCI devices - i.e. the memory and prefetch regions, as
861 passed to pci_set_region().
862
Bin Mengcf40bd42015-07-22 01:21:15 -0700863config PCIE_ECAM_SIZE
864 hex
865 default 0x10000000
866 help
867 This is the size of memory-mapped address of PCI configuration space,
868 which is only available through the Enhanced Configuration Access
869 Mechanism (ECAM) with PCI Express. Each bus consumes 1 MiB memory,
870 so a default 0x10000000 size covers all of the 256 buses which is the
871 maximum number of PCI buses as defined by the PCI specification.
872
Bin Meng70e41942015-10-22 19:13:31 -0700873config I8259_PIC
Bin Mengcda8aab2018-11-29 19:57:22 -0800874 bool "Enable Intel 8259 compatible interrupt controller"
Bin Meng70e41942015-10-22 19:13:31 -0700875 default y
876 help
877 Intel 8259 ISA compatible chipset incorporates two 8259 (master and
878 slave) interrupt controllers. Include this to have U-Boot set up
879 the interrupt correctly.
880
Hannes Schmelzerd18df3c2018-11-18 23:19:43 +0100881config APIC
Bin Mengcda8aab2018-11-29 19:57:22 -0800882 bool "Enable Intel Advanced Programmable Interrupt Controller"
Hannes Schmelzerd18df3c2018-11-18 23:19:43 +0100883 default y
884 help
885 The (A)dvanced (P)rogrammable (I)nterrupt (C)ontroller is responsible
886 for catching interrupts and distributing them to one or more CPU
887 cores. In most cases there are some LAPICs (local) for each core and
888 one I/O APIC. This conjunction is found on most modern x86 systems.
889
Bin Mengc253c3f2018-06-10 06:25:01 -0700890config PINCTRL_ICH6
891 bool
892 help
893 Intel ICH6 compatible chipset pinctrl driver. It needs to work
894 together with the ICH6 compatible gpio driver.
895
Bin Meng70e41942015-10-22 19:13:31 -0700896config I8254_TIMER
897 bool
898 default y
899 help
900 Intel 8254 timer contains three counters which have fixed uses.
901 Include this to have U-Boot set up the timer correctly.
902
Bin Meng96030fa2016-02-28 23:54:50 -0800903config SEABIOS
904 bool "Support booting SeaBIOS"
905 help
906 SeaBIOS is an open source implementation of a 16-bit X86 BIOS.
907 It can run in an emulator or natively on X86 hardware with the use
908 of coreboot/U-Boot. By turning on this option, U-Boot prepares
909 all the configuration tables that are necessary to boot SeaBIOS.
910
911 Check http://www.seabios.org/SeaBIOS for details.
912
Bin Meng322ec3e2016-05-11 07:44:59 -0700913config HIGH_TABLE_SIZE
914 hex "Size of configuration tables which reside in high memory"
915 default 0x10000
916 depends on SEABIOS
917 help
918 SeaBIOS itself resides in E seg and F seg, where U-Boot puts all
919 configuration tables like PIRQ/MP/ACPI. To avoid conflicts, U-Boot
920 puts a copy of configuration tables in high memory region which
921 is reserved on the stack before relocation. The region size is
922 determined by this option.
923
924 Increse it if the default size does not fit the board's needs.
925 This is most likely due to a large ACPI DSDT table is used.
926
Simon Glass8f963e12019-12-06 21:42:25 -0700927config INTEL_CAR_CQOS
928 bool "Support Intel Cache Quality of Service"
929 help
930 Cache Quality of Service allows more fine-grained control of cache
931 usage. As result, it is possible to set up a portion of L2 cache for
932 CAR and use the remainder for actual caching.
933
934#
935# Each bit in QOS mask controls this many bytes. This is calculated as:
936# (CACHE_WAYS / CACHE_BITS_PER_MASK) * CACHE_LINE_SIZE * CACHE_SETS
937#
938config CACHE_QOS_SIZE_PER_BIT
939 hex
940 depends on INTEL_CAR_CQOS
941 default 0x20000 # 128 KB
942
Simon Glass20af0ff2019-12-06 21:42:29 -0700943config X86_OFFSET_U_BOOT
944 hex "Offset of U-Boot in ROM image"
Simon Glass72cc5382022-10-20 18:22:39 -0600945 depends on HAVE_TEXT_BASE
946 default TEXT_BASE
Simon Glass20af0ff2019-12-06 21:42:29 -0700947
Simon Glass4d7a9232019-12-06 21:42:30 -0700948config X86_OFFSET_SPL
949 hex "Offset of SPL in ROM image"
950 depends on SPL && X86
951 default SPL_TEXT_BASE
952
Simon Glass98a4cb62020-02-06 09:55:01 -0700953config ACPI_GPE
954 bool "Support ACPI general-purpose events"
955 help
956 Enable a driver for ACPI GPEs to allow peripherals to send interrupts
957 via ACPI to the OS. In U-Boot this is only used when U-Boot itself
958 needs access to these interrupts. This can happen when it uses a
959 peripheral that is set up to use GPEs and so cannot use the normal
960 GPIO mechanism for polling an input.
961
962 See https://queue.acm.org/blogposting.cfm?id=18977 for more info
963
964config SPL_ACPI_GPE
965 bool "Support ACPI general-purpose events in SPL"
Tom Rini0a83cc22022-06-10 23:03:09 -0400966 depends on SPL
Simon Glass98a4cb62020-02-06 09:55:01 -0700967 help
968 Enable a driver for ACPI GPEs to allow peripherals to send interrupts
969 via ACPI to the OS. In U-Boot this is only used when U-Boot itself
970 needs access to these interrupts. This can happen when it uses a
971 peripheral that is set up to use GPEs and so cannot use the normal
972 GPIO mechanism for polling an input.
973
974 See https://queue.acm.org/blogposting.cfm?id=18977 for more info
975
976config TPL_ACPI_GPE
977 bool "Support ACPI general-purpose events in TPL"
Tom Rini36a4ca02022-06-08 08:24:39 -0400978 depends on TPL
Simon Glass98a4cb62020-02-06 09:55:01 -0700979 help
980 Enable a driver for ACPI GPEs to allow peripherals to send interrupts
981 via ACPI to the OS. In U-Boot this is only used when U-Boot itself
982 needs access to these interrupts. This can happen when it uses a
983 peripheral that is set up to use GPEs and so cannot use the normal
984 GPIO mechanism for polling an input.
985
986 See https://queue.acm.org/blogposting.cfm?id=18977 for more info
987
Simon Glass741ce462020-09-22 12:44:51 -0600988config SA_PCIEX_LENGTH
989 hex
990 default 0x10000000 if (PCIEX_LENGTH_256MB)
991 default 0x8000000 if (PCIEX_LENGTH_128MB)
992 default 0x4000000 if (PCIEX_LENGTH_64MB)
993 default 0x10000000
994 help
995 This option allows you to select length of PCIEX region.
996
997config PCIEX_LENGTH_256MB
998 bool
999
1000config PCIEX_LENGTH_128MB
1001 bool
1002
1003config PCIEX_LENGTH_64MB
1004 bool
1005
Simon Glassc6eeff92021-02-23 05:35:42 -05001006config INTEL_SOC
1007 bool
1008 help
1009 This is enabled on Intel SoCs that can support various advanced
1010 features such as power management (requiring asm/arch/pm.h), system
1011 agent (asm/arch/systemagent.h) and an I/O map for ACPI
1012 (asm/arch/iomap.h).
1013
1014 This cannot be selected in a defconfig file. It must be enabled by a
1015 'select' in the SoC's Kconfig.
1016
1017if INTEL_SOC
1018
Simon Glassbabc9f12021-02-23 05:35:41 -05001019config INTEL_ACPIGEN
1020 bool "Support ACPI table generation for Intel SoCs"
1021 depends on ACPIGEN
1022 help
1023 This option adds some functions used for programmatic generation of
1024 ACPI tables on Intel SoCs. This provides features for writing CPU
1025 information such as P states and T stages. Also included is a way
1026 to create a GNVS table and set it up.
1027
Simon Glass057427c2020-09-22 12:45:03 -06001028config INTEL_GMA_ACPI
1029 bool "Generate ACPI table for Intel GMA graphics"
1030 help
1031 The Intel GMA graphics driver in Linux expects an ACPI table
1032 which describes the layout of the registers and the display
1033 connected to the device. Enable this option to create this
1034 table so that graphics works correctly.
1035
Simon Glass4c69a5f2020-09-22 12:45:04 -06001036config INTEL_GENERIC_WIFI
1037 bool "Enable generation of ACPI tables for Intel WiFi"
1038 help
1039 Select this option to provide code to a build generic WiFi ACPI table
1040 for Intel WiFi devices. This is not a WiFi driver and offers no
1041 network functionality. It is only here to generate the ACPI tables
1042 required by Linux.
1043
Simon Glassc32fbb62020-09-22 12:45:15 -06001044config INTEL_GMA_SWSMISCI
1045 bool
1046 help
1047 Select this option for Atom-based platforms which use the SWSMISCI
1048 register (0xe0) rather than the SWSCI register (0xe8).
1049
Simon Glassc6eeff92021-02-23 05:35:42 -05001050endif # INTEL_SOC
1051
Simon Glassb7f8bad2021-03-15 18:00:21 +13001052config COREBOOT_SYSINFO
1053 bool "Support reading coreboot sysinfo"
1054 default y if SYS_COREBOOT
1055 help
1056 Select this option to read the coreboot sysinfo table on start-up,
1057 if present. This is written by coreboot before it exits and provides
1058 various pieces of information about the running system, including
1059 display, memory and build information. It is stored in
1060 struct sysinfo_t after parsing by get_coreboot_info().
1061
1062config SPL_COREBOOT_SYSINFO
1063 bool "Support reading coreboot sysinfo"
1064 depends on SPL
1065 default y if COREBOOT_SYSINFO
1066 help
1067 Select this option to read the coreboot sysinfo table in SPL,
1068 if present. This is written by coreboot before it exits and provides
1069 various pieces of information about the running system, including
1070 display, memory and build information. It is stored in
1071 struct sysinfo_t after parsing by get_coreboot_info().
1072
Simon Glassc90a4062023-12-03 17:29:28 -07001073config ZBOOT
1074 bool "Support the zImage format"
1075 default y
1076 help
1077 Enable this to support booting the x86-specific zImage format. This
1078 uses a special, binary format containing information about the Linux
1079 format to boot.
1080
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001081endmenu