blob: 01ffaea132c1955bc7095171ebe5b93563653763 [file] [log] [blame]
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001menu "x86 architecture"
2 depends on X86
3
4config SYS_ARCH
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09005 default "x86"
6
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09007choice
Simon Glass0985e102017-01-16 07:03:43 -07008 prompt "Run U-Boot in 32/64-bit mode"
9 default X86_RUN_32BIT
10 help
11 U-Boot can be built as a 32-bit binary which runs in 32-bit mode
12 even on 64-bit machines. In this case SPL is not used, and U-Boot
13 runs directly from the reset vector (via 16-bit start-up).
14
15 Alternatively it can be run as a 64-bit binary, thus requiring a
16 64-bit machine. In this case SPL runs in 32-bit mode (via 16-bit
17 start-up) then jumps to U-Boot in 64-bit mode.
18
19 For now, 32-bit mode is recommended, as 64-bit is still
20 experimental and is missing a lot of features.
21
22config X86_RUN_32BIT
23 bool "32-bit"
24 help
25 Build U-Boot as a 32-bit binary with no SPL. This is the currently
26 supported normal setup. U-Boot will stay in 32-bit mode even on
27 64-bit machines. When booting a 64-bit kernel, U-Boot will switch
28 to 64-bit just before starting the kernel. Only the bottom 4GB of
29 memory can be accessed through normal means, although
30 arch_phys_memset() can be used for basic access to other memory.
31
32config X86_RUN_64BIT
33 bool "64-bit"
34 select X86_64
Simon Glass0985e102017-01-16 07:03:43 -070035 select SPL
36 select SPL_SEPARATE_BSS
37 help
38 Build U-Boot as a 64-bit binary with a 32-bit SPL. This is
39 experimental and many features are missing. U-Boot SPL starts up,
40 runs through the 16-bit and 32-bit init, then switches to 64-bit
41 mode and jumps to U-Boot proper.
42
43endchoice
44
45config X86_64
46 bool
47
48config SPL_X86_64
49 bool
50 depends on SPL
51
52choice
Bin Meng03b341b2015-04-27 23:22:24 +080053 prompt "Mainboard vendor"
Bin Mengf9bfac12015-05-07 21:34:09 +080054 default VENDOR_EMULATION
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090055
George McCollisteraedc33d2016-06-21 12:07:33 -050056config VENDOR_ADVANTECH
57 bool "advantech"
58
Stefan Roese2a0b94c2016-03-16 08:48:21 +010059config VENDOR_CONGATEC
60 bool "congatec"
61
Bin Meng03b341b2015-04-27 23:22:24 +080062config VENDOR_COREBOOT
63 bool "coreboot"
Simon Glass4a56f102015-01-27 22:13:47 -070064
Stefan Roese312dc932016-08-15 13:50:49 +020065config VENDOR_DFI
66 bool "dfi"
67
Ben Stoltzab76a472015-08-04 12:33:46 -060068config VENDOR_EFI
69 bool "efi"
70
Bin Meng2229c4c2015-05-07 21:34:08 +080071config VENDOR_EMULATION
72 bool "emulation"
73
Bin Meng03b341b2015-04-27 23:22:24 +080074config VENDOR_GOOGLE
75 bool "Google"
Simon Glass4a56f102015-01-27 22:13:47 -070076
Bin Meng03b341b2015-04-27 23:22:24 +080077config VENDOR_INTEL
78 bool "Intel"
Bin Meng8ba49fe2015-02-02 22:35:29 +080079
Masahiro Yamadad3ae6782014-07-30 14:08:14 +090080endchoice
81
Andy Shevchenko78e473b2017-02-17 16:48:58 +030082# subarchitectures-specific options below
83config INTEL_MID
84 bool "Intel MID platform support"
Felipe Balbiee2e85f2017-04-01 16:21:33 +030085 select REGMAP
86 select SYSCON
Andy Shevchenko78e473b2017-02-17 16:48:58 +030087 help
88 Select to build a U-Boot capable of supporting Intel MID
89 (Mobile Internet Device) platform systems which do not have
90 the PCI legacy interfaces.
91
92 If you are building for a PC class system say N here.
93
94 Intel MID platforms are based on an Intel processor and
95 chipset which consume less power than most of the x86
96 derivatives.
97
Bin Meng03b341b2015-04-27 23:22:24 +080098# board-specific options below
George McCollisteraedc33d2016-06-21 12:07:33 -050099source "board/advantech/Kconfig"
Stefan Roese2a0b94c2016-03-16 08:48:21 +0100100source "board/congatec/Kconfig"
Bin Meng03b341b2015-04-27 23:22:24 +0800101source "board/coreboot/Kconfig"
Stefan Roese312dc932016-08-15 13:50:49 +0200102source "board/dfi/Kconfig"
Ben Stoltz19c23fd2015-08-04 12:33:47 -0600103source "board/efi/Kconfig"
Bin Meng2229c4c2015-05-07 21:34:08 +0800104source "board/emulation/Kconfig"
Bin Meng03b341b2015-04-27 23:22:24 +0800105source "board/google/Kconfig"
106source "board/intel/Kconfig"
107
Bin Meng6e8ddec2015-04-27 23:22:25 +0800108# platform-specific options below
Simon Glassfcc2ce92019-12-08 17:40:17 -0700109source "arch/x86/cpu/apollolake/Kconfig"
Bin Meng6e8ddec2015-04-27 23:22:25 +0800110source "arch/x86/cpu/baytrail/Kconfig"
Bin Meng68a070b2017-08-15 22:41:58 -0700111source "arch/x86/cpu/braswell/Kconfig"
Simon Glass71606de2016-03-11 22:07:18 -0700112source "arch/x86/cpu/broadwell/Kconfig"
Bin Meng6e8ddec2015-04-27 23:22:25 +0800113source "arch/x86/cpu/coreboot/Kconfig"
114source "arch/x86/cpu/ivybridge/Kconfig"
Bin Meng525c8612018-06-12 08:36:16 -0700115source "arch/x86/cpu/efi/Kconfig"
Bin Meng2229c4c2015-05-07 21:34:08 +0800116source "arch/x86/cpu/qemu/Kconfig"
Bin Meng6e8ddec2015-04-27 23:22:25 +0800117source "arch/x86/cpu/quark/Kconfig"
118source "arch/x86/cpu/queensbay/Kconfig"
Park, Aiden6e3cc362019-08-03 08:30:12 +0000119source "arch/x86/cpu/slimbootloader/Kconfig"
Felipe Balbie564d592017-07-06 14:41:52 +0300120source "arch/x86/cpu/tangier/Kconfig"
Bin Meng6e8ddec2015-04-27 23:22:25 +0800121
122# architecture-specific options below
123
Simon Glass85ee1652016-05-01 11:35:52 -0600124config AHCI
125 default y
126
Simon Glass838723b2015-02-11 16:32:59 -0700127config SYS_MALLOC_F_LEN
128 default 0x800
129
Simon Glass98f139b2014-11-12 22:42:10 -0700130config RAMBASE
131 hex
132 default 0x100000
133
Simon Glass98f139b2014-11-12 22:42:10 -0700134config XIP_ROM_SIZE
135 hex
Bin Meng4cf0b472015-01-06 22:14:16 +0800136 depends on X86_RESET_VECTOR
Simon Glassd9b083e2015-01-01 16:17:54 -0700137 default ROM_SIZE
Simon Glass98f139b2014-11-12 22:42:10 -0700138
139config CPU_ADDR_BITS
140 int
141 default 36
142
Simon Glass268eefd2014-11-12 22:42:28 -0700143config HPET_ADDRESS
144 hex
145 default 0xfed00000 if !HPET_ADDRESS_OVERRIDE
146
147config SMM_TSEG
148 bool
149 default n
150
151config SMM_TSEG_SIZE
152 hex
153
Bin Menga11937c2015-01-06 22:14:15 +0800154config X86_RESET_VECTOR
155 bool
156 default n
Masahiro Yamada87247af2017-10-17 13:42:44 +0900157 select BINMAN
Bin Menga11937c2015-01-06 22:14:15 +0800158
Simon Glass095a8632017-01-16 07:03:44 -0700159# The following options control where the 16-bit and 32-bit init lies
160# If SPL is enabled then it normally holds this init code, and U-Boot proper
161# is normally a 64-bit build.
162#
163# The 16-bit init refers to the reset vector and the small amount of code to
164# get the processor into 32-bit mode. It may be in SPL or in U-Boot proper,
165# or missing altogether if U-Boot is started from EFI or coreboot.
166#
167# The 32-bit init refers to processor init, running binary blobs including
168# FSP, setting up interrupts and anything else that needs to be done in
169# 32-bit code. It is normally in the same place as 16-bit init if that is
170# enabled (i.e. they are both in SPL, or both in U-Boot proper).
171config X86_16BIT_INIT
172 bool
173 depends on X86_RESET_VECTOR
174 default y if X86_RESET_VECTOR && !SPL
175 help
176 This is enabled when 16-bit init is in U-Boot proper
177
178config SPL_X86_16BIT_INIT
179 bool
180 depends on X86_RESET_VECTOR
Simon Glass71bc4c62019-04-25 21:58:46 -0600181 default y if X86_RESET_VECTOR && SPL && !TPL
Simon Glass095a8632017-01-16 07:03:44 -0700182 help
183 This is enabled when 16-bit init is in SPL
184
Simon Glass71bc4c62019-04-25 21:58:46 -0600185config TPL_X86_16BIT_INIT
186 bool
187 depends on X86_RESET_VECTOR
188 default y if X86_RESET_VECTOR && TPL
189 help
190 This is enabled when 16-bit init is in TPL
191
Simon Glass095a8632017-01-16 07:03:44 -0700192config X86_32BIT_INIT
193 bool
194 depends on X86_RESET_VECTOR
195 default y if X86_RESET_VECTOR && !SPL
196 help
197 This is enabled when 32-bit init is in U-Boot proper
198
199config SPL_X86_32BIT_INIT
200 bool
201 depends on X86_RESET_VECTOR
202 default y if X86_RESET_VECTOR && SPL
203 help
204 This is enabled when 32-bit init is in SPL
205
Bin Meng51b0f622015-06-07 11:33:12 +0800206config RESET_SEG_START
207 hex
208 depends on X86_RESET_VECTOR
209 default 0xffff0000
210
Bin Meng51b0f622015-06-07 11:33:12 +0800211config RESET_VEC_LOC
212 hex
213 depends on X86_RESET_VECTOR
214 default 0xfffffff0
215
Bin Menga11937c2015-01-06 22:14:15 +0800216config SYS_X86_START16
217 hex
218 depends on X86_RESET_VECTOR
219 default 0xfffff800
220
Simon Glass7dbabbb2019-12-06 21:42:24 -0700221config HAVE_X86_FIT
222 bool
223 help
224 Enable inclusion of an Intel Firmware Interface Table (FIT) into the
225 image. This table is supposed to point to microcode and the like. So
226 far it is just a fixed table with the minimum set of headers, so that
227 it is actually present.
228
Andy Shevchenko2ae7da02017-02-05 16:52:00 +0300229config X86_LOAD_FROM_32_BIT
230 bool "Boot from a 32-bit program"
231 help
232 Define this to boot U-Boot from a 32-bit program which sets
233 the GDT differently. This can be used to boot directly from
234 any stage of coreboot, for example, bypassing the normal
235 payload-loading feature.
236
Bin Mengc191ab72014-12-12 21:05:19 +0800237config BOARD_ROMSIZE_KB_512
238 bool
239config BOARD_ROMSIZE_KB_1024
240 bool
241config BOARD_ROMSIZE_KB_2048
242 bool
243config BOARD_ROMSIZE_KB_4096
244 bool
245config BOARD_ROMSIZE_KB_8192
246 bool
247config BOARD_ROMSIZE_KB_16384
248 bool
249
250choice
251 prompt "ROM chip size"
Bin Meng4cf0b472015-01-06 22:14:16 +0800252 depends on X86_RESET_VECTOR
Bin Mengc191ab72014-12-12 21:05:19 +0800253 default UBOOT_ROMSIZE_KB_512 if BOARD_ROMSIZE_KB_512
254 default UBOOT_ROMSIZE_KB_1024 if BOARD_ROMSIZE_KB_1024
255 default UBOOT_ROMSIZE_KB_2048 if BOARD_ROMSIZE_KB_2048
256 default UBOOT_ROMSIZE_KB_4096 if BOARD_ROMSIZE_KB_4096
257 default UBOOT_ROMSIZE_KB_8192 if BOARD_ROMSIZE_KB_8192
258 default UBOOT_ROMSIZE_KB_16384 if BOARD_ROMSIZE_KB_16384
259 help
260 Select the size of the ROM chip you intend to flash U-Boot on.
261
262 The build system will take care of creating a u-boot.rom file
263 of the matching size.
264
265config UBOOT_ROMSIZE_KB_512
266 bool "512 KB"
267 help
268 Choose this option if you have a 512 KB ROM chip.
269
270config UBOOT_ROMSIZE_KB_1024
271 bool "1024 KB (1 MB)"
272 help
273 Choose this option if you have a 1024 KB (1 MB) ROM chip.
274
275config UBOOT_ROMSIZE_KB_2048
276 bool "2048 KB (2 MB)"
277 help
278 Choose this option if you have a 2048 KB (2 MB) ROM chip.
279
280config UBOOT_ROMSIZE_KB_4096
281 bool "4096 KB (4 MB)"
282 help
283 Choose this option if you have a 4096 KB (4 MB) ROM chip.
284
285config UBOOT_ROMSIZE_KB_8192
286 bool "8192 KB (8 MB)"
287 help
288 Choose this option if you have a 8192 KB (8 MB) ROM chip.
289
290config UBOOT_ROMSIZE_KB_16384
291 bool "16384 KB (16 MB)"
292 help
293 Choose this option if you have a 16384 KB (16 MB) ROM chip.
294
295endchoice
296
297# Map the config names to an integer (KB).
298config UBOOT_ROMSIZE_KB
299 int
300 default 512 if UBOOT_ROMSIZE_KB_512
301 default 1024 if UBOOT_ROMSIZE_KB_1024
302 default 2048 if UBOOT_ROMSIZE_KB_2048
303 default 4096 if UBOOT_ROMSIZE_KB_4096
304 default 8192 if UBOOT_ROMSIZE_KB_8192
305 default 16384 if UBOOT_ROMSIZE_KB_16384
306
307# Map the config names to a hex value (bytes).
Simon Glass6622b342014-11-12 22:42:08 -0700308config ROM_SIZE
309 hex
Bin Mengc191ab72014-12-12 21:05:19 +0800310 default 0x80000 if UBOOT_ROMSIZE_KB_512
311 default 0x100000 if UBOOT_ROMSIZE_KB_1024
312 default 0x200000 if UBOOT_ROMSIZE_KB_2048
313 default 0x400000 if UBOOT_ROMSIZE_KB_4096
314 default 0x800000 if UBOOT_ROMSIZE_KB_8192
315 default 0xc00000 if UBOOT_ROMSIZE_KB_12288
316 default 0x1000000 if UBOOT_ROMSIZE_KB_16384
Simon Glass6622b342014-11-12 22:42:08 -0700317
318config HAVE_INTEL_ME
319 bool "Platform requires Intel Management Engine"
320 help
321 Newer higher-end devices have an Intel Management Engine (ME)
322 which is a very large binary blob (typically 1.5MB) which is
323 required for the platform to work. This enforces a particular
324 SPI flash format. You will need to supply the me.bin file in
325 your board directory.
326
Simon Glass268eefd2014-11-12 22:42:28 -0700327config X86_RAMTEST
328 bool "Perform a simple RAM test after SDRAM initialisation"
329 help
330 If there is something wrong with SDRAM then the platform will
331 often crash within U-Boot or the kernel. This option enables a
332 very simple RAM test that quickly checks whether the SDRAM seems
333 to work correctly. It is not exhaustive but can save time by
334 detecting obvious failures.
335
Stefan Roesef8cc43a2017-03-30 12:58:10 +0200336config FLASH_DESCRIPTOR_FILE
337 string "Flash descriptor binary filename"
Simon Glass466c7852019-12-06 21:42:18 -0700338 depends on HAVE_INTEL_ME || FSP_VERSION2
Stefan Roesef8cc43a2017-03-30 12:58:10 +0200339 default "descriptor.bin"
340 help
341 The filename of the file to use as flash descriptor in the
342 board directory.
343
344config INTEL_ME_FILE
345 string "Intel Management Engine binary filename"
346 depends on HAVE_INTEL_ME
347 default "me.bin"
348 help
349 The filename of the file to use as Intel Management Engine in the
350 board directory.
351
Park, Aiden6e3cc362019-08-03 08:30:12 +0000352config USE_HOB
353 bool "Use HOB (Hand-Off Block)"
354 help
355 Select this option to access HOB (Hand-Off Block) data structures
356 and parse HOBs. This HOB infra structure can be reused with
357 different solutions across different platforms.
358
Simon Glass45c083b2015-01-27 22:13:41 -0700359config HAVE_FSP
360 bool "Add an Firmware Support Package binary"
Simon Glass2b6d80b2015-08-04 12:34:00 -0600361 depends on !EFI
Park, Aiden6e3cc362019-08-03 08:30:12 +0000362 select USE_HOB
Simon Glassf69c0092020-07-19 13:55:52 -0600363 select HAS_ROM
364 select ROM_NEEDS_BLOBS
Simon Glass45c083b2015-01-27 22:13:41 -0700365 help
366 Select this option to add an Firmware Support Package binary to
367 the resulting U-Boot image. It is a binary blob which U-Boot uses
368 to set up SDRAM and other chipset specific initialization.
369
370 Note: Without this binary U-Boot will not be able to set up its
371 SDRAM so will not boot.
372
Simon Glass9e60b432019-09-25 08:11:43 -0600373config USE_CAR
374 bool "Use Cache-As-RAM (CAR) to get temporary RAM at start-up"
375 default y if !HAVE_FSP
376 help
377 Select this option if your board uses CAR init code, typically in a
378 car.S file, to get some initial memory for code execution. This is
379 common with Intel CPUs which don't use FSP.
380
Simon Glass6c34fc12019-09-25 08:00:11 -0600381choice
382 prompt "FSP version"
383 depends on HAVE_FSP
384 default FSP_VERSION1
385 help
386 Selects the FSP version to use. Intel has published several versions
387 of the FSP External Architecture Specification and this allows
388 selection of the version number used by a particular SoC.
389
390config FSP_VERSION1
391 bool "FSP version 1.x"
392 help
393 This covers versions 1.0 and 1.1a. See here for details:
394 https://github.com/IntelFsp/fsp/wiki
395
396config FSP_VERSION2
397 bool "FSP version 2.x"
398 help
399 This covers versions 2.0 and 2.1. See here for details:
400 https://github.com/IntelFsp/fsp/wiki
401
402endchoice
403
Simon Glass45c083b2015-01-27 22:13:41 -0700404config FSP_FILE
405 string "Firmware Support Package binary filename"
Simon Glass1efffd62019-09-25 08:57:14 -0600406 depends on FSP_VERSION1
Simon Glass45c083b2015-01-27 22:13:41 -0700407 default "fsp.bin"
408 help
409 The filename of the file to use as Firmware Support Package binary
410 in the board directory.
411
412config FSP_ADDR
413 hex "Firmware Support Package binary location"
Simon Glass1efffd62019-09-25 08:57:14 -0600414 depends on FSP_VERSION1
Simon Glass45c083b2015-01-27 22:13:41 -0700415 default 0xfffc0000
416 help
417 FSP is not Position Independent Code (PIC) and the whole FSP has to
418 be rebased if it is placed at a location which is different from the
419 perferred base address specified during the FSP build. Use Intel's
420 Binary Configuration Tool (BCT) to do the rebase.
421
422 The default base address of 0xfffc0000 indicates that the binary must
423 be located at offset 0xc0000 from the beginning of a 1MB flash device.
424
Simon Glass466c7852019-12-06 21:42:18 -0700425if FSP_VERSION2
426
427config FSP_FILE_T
428 string "Firmware Support Package binary filename (Temp RAM)"
429 default "fsp_t.bin"
430 help
431 The filename of the file to use for the temporary-RAM init phase from
432 the Firmware Support Package binary. Put this in the board directory.
433 It is used to set up an initial area of RAM which can be used for the
434 stack and other purposes, while bringing up the main system DRAM.
435
436config FSP_ADDR_T
437 hex "Firmware Support Package binary location (Temp RAM)"
438 default 0xffff8000
439 help
440 FSP is not Position-Independent Code (PIC) and FSP components have to
441 be rebased if placed at a location which is different from the
442 perferred base address specified during the FSP build. Use Intel's
443 Binary Configuration Tool (BCT) to do the rebase.
444
445config FSP_FILE_M
446 string "Firmware Support Package binary filename (Memory Init)"
447 default "fsp_m.bin"
448 help
449 The filename of the file to use for the RAM init phase from the
450 Firmware Support Package binary. Put this in the board directory.
451 It is used to set up the main system DRAM and runs in SPL, once
452 temporary RAM (CAR) is working.
453
454config FSP_FILE_S
455 string "Firmware Support Package binary filename (Silicon Init)"
456 default "fsp_s.bin"
457 help
458 The filename of the file to use for the Silicon init phase from the
459 Firmware Support Package binary. Put this in the board directory.
460 It is used to set up the silicon to work correctly and must be
461 executed after DRAM is running.
462
463config IFWI_INPUT_FILE
464 string "Filename containing FIT (Firmware Interface Table) with IFWI"
465 default "fitimage.bin"
466 help
467 The IFWI is obtained by running a tool on this file to extract the
468 IFWI. Put this in the board directory. The IFWI contains U-Boot TPL,
469 microcode and other internal items.
470
471endif
472
Simon Glass45c083b2015-01-27 22:13:41 -0700473config FSP_TEMP_RAM_ADDR
474 hex
Simon Glass1efffd62019-09-25 08:57:14 -0600475 depends on FSP_VERSION1
Simon Glass45c083b2015-01-27 22:13:41 -0700476 default 0x2000000
477 help
Bin Meng73574dc2015-08-20 06:40:20 -0700478 Stack top address which is used in fsp_init() after DRAM is ready and
Simon Glass45c083b2015-01-27 22:13:41 -0700479 CAR is disabled.
480
Bin Meng12440cd2015-08-20 06:40:19 -0700481config FSP_SYS_MALLOC_F_LEN
482 hex
Simon Glass1efffd62019-09-25 08:57:14 -0600483 depends on FSP_VERSION1
Bin Meng12440cd2015-08-20 06:40:19 -0700484 default 0x100000
485 help
486 Additional size of malloc() pool before relocation.
487
Bin Mengf9a61892015-12-10 22:03:01 -0800488config FSP_USE_UPD
489 bool
Simon Glass1efffd62019-09-25 08:57:14 -0600490 depends on FSP_VERSION1
Bin Mengf9a61892015-12-10 22:03:01 -0800491 default y
492 help
493 Most FSPs use UPD data region for some FSP customization. But there
494 are still some FSPs that might not even have UPD. For such FSPs,
495 override this to n in their platform Kconfig files.
496
Bin Meng4c836c92016-02-17 00:16:23 -0800497config FSP_BROKEN_HOB
498 bool
Simon Glass1efffd62019-09-25 08:57:14 -0600499 depends on FSP_VERSION1
Bin Meng4c836c92016-02-17 00:16:23 -0800500 help
501 Indicate some buggy FSPs that does not report memory used by FSP
502 itself as reserved in the resource descriptor HOB. Select this to
503 tell U-Boot to do some additional work to ensure U-Boot relocation
504 do not overwrite the important boot service data which is used by
505 FSP, otherwise the subsequent call to fsp_notify() will fail.
506
Bin Meng0ffd7e52015-10-11 21:37:35 -0700507config ENABLE_MRC_CACHE
508 bool "Enable MRC cache"
509 depends on !EFI && !SYS_COREBOOT
510 help
511 Enable this feature to cause MRC data to be cached in NV storage
512 to be used for speeding up boot time on future reboots and/or
513 power cycles.
514
Bin Meng5e842af2016-05-22 01:45:27 -0700515 For platforms that use Intel FSP for the memory initialization,
516 please check FSP output HOB via U-Boot command 'fsp hob' to see
Simon Glass6c34fc12019-09-25 08:00:11 -0600517 if there is FSP_NON_VOLATILE_STORAGE_HOB_GUID (asm/fsp1/fsp_hob.h).
Vagrant Cascadian973c0992019-05-03 14:28:37 -0800518 If such GUID does not exist, MRC cache is not available on such
Bin Meng5e842af2016-05-22 01:45:27 -0700519 platform (eg: Intel Queensbay), which means selecting this option
520 here does not make any difference.
521
Simon Glassd4e90742016-03-11 22:07:08 -0700522config HAVE_MRC
523 bool "Add a System Agent binary"
Simon Glassf69c0092020-07-19 13:55:52 -0600524 select HAS_ROM
525 select ROM_NEEDS_BLOBS
Simon Glassd4e90742016-03-11 22:07:08 -0700526 depends on !HAVE_FSP
527 help
528 Select this option to add a System Agent binary to
529 the resulting U-Boot image. MRC stands for Memory Reference Code.
530 It is a binary blob which U-Boot uses to set up SDRAM.
531
532 Note: Without this binary U-Boot will not be able to set up its
533 SDRAM so will not boot.
534
535config CACHE_MRC_BIN
536 bool
537 depends on HAVE_MRC
538 default n
539 help
540 Enable caching for the memory reference code binary. This uses an
541 MTRR (memory type range register) to turn on caching for the section
542 of SPI flash that contains the memory reference code. This makes
543 SDRAM init run faster.
544
545config CACHE_MRC_SIZE_KB
546 int
547 depends on HAVE_MRC
548 default 512
549 help
550 Sets the size of the cached area for the memory reference code.
551 This ends at the end of SPI flash (address 0xffffffff) and is
552 measured in KB. Typically this is set to 512, providing for 0.5MB
553 of cached space.
554
555config DCACHE_RAM_BASE
556 hex
557 depends on HAVE_MRC
558 help
559 Sets the base of the data cache area in memory space. This is the
560 start address of the cache-as-RAM (CAR) area and the address varies
561 depending on the CPU. Once CAR is set up, read/write memory becomes
562 available at this address and can be used temporarily until SDRAM
563 is working.
564
565config DCACHE_RAM_SIZE
566 hex
567 depends on HAVE_MRC
568 default 0x40000
569 help
570 Sets the total size of the data cache area in memory space. This
571 sets the size of the cache-as-RAM (CAR) area. Note that much of the
572 CAR space is required by the MRC. The CAR space available to U-Boot
573 is normally at the start and typically extends to 1/4 or 1/2 of the
574 available size.
575
576config DCACHE_RAM_MRC_VAR_SIZE
577 hex
578 depends on HAVE_MRC
579 help
580 This is the amount of CAR (Cache as RAM) reserved for use by the
581 memory reference code. This depends on the implementation of the
582 memory reference code and must be set correctly or the board will
583 not boot.
584
Simon Glassecae7fd2016-03-11 22:07:16 -0700585config HAVE_REFCODE
586 bool "Add a Reference Code binary"
587 help
588 Select this option to add a Reference Code binary to the resulting
589 U-Boot image. This is an Intel binary blob that handles system
590 initialisation, in this case the PCH and System Agent.
591
592 Note: Without this binary (on platforms that need it such as
593 broadwell) U-Boot will be missing some critical setup steps.
594 Various peripherals may fail to work.
595
Simon Glass3c4b98f2019-12-06 21:42:26 -0700596config HAVE_MICROCODE
597 bool
598 default y if !FSP_VERSION2
599
Simon Glassa9a44262015-04-29 22:25:59 -0600600config SMP
601 bool "Enable Symmetric Multiprocessing"
602 default n
603 help
604 Enable use of more than one CPU in U-Boot and the Operating System
605 when loaded. Each CPU will be started up and information can be
606 obtained using the 'cpu' command. If this option is disabled, then
607 only one CPU will be enabled regardless of the number of CPUs
608 available.
609
Simon Glass4a30bbb2020-07-17 08:48:16 -0600610config SMP_AP_WORK
611 bool
612 depends on SMP
613 help
614 Allow APs to do other work after initialisation instead of going
615 to sleep.
616
Bin Meng6bd24462015-06-12 14:52:23 +0800617config MAX_CPUS
618 int "Maximum number of CPUs permitted"
619 depends on SMP
620 default 4
621 help
622 When using multi-CPU chips it is possible for U-Boot to start up
623 more than one CPU. The stack memory used by all of these CPUs is
624 pre-allocated so at present U-Boot wants to know the maximum
625 number of CPUs that may be present. Set this to at least as high
626 as the number of CPUs in your system (it uses about 4KB of RAM for
627 each CPU).
628
Simon Glassa9a44262015-04-29 22:25:59 -0600629config AP_STACK_SIZE
630 hex
Bin Meng5ec10582015-06-12 14:52:22 +0800631 depends on SMP
Simon Glassa9a44262015-04-29 22:25:59 -0600632 default 0x1000
633 help
634 Each additional CPU started by U-Boot requires its own stack. This
635 option sets the stack size used by each CPU and directly affects
636 the memory used by this initialisation process. Typically 4KB is
637 enough space.
638
Bin Meng842c31e2017-08-17 01:10:42 -0700639config CPU_INTEL_TURBO_NOT_PACKAGE_SCOPED
640 bool
641 help
642 This option indicates that the turbo mode setting is not package
643 scoped. i.e. turbo_enable() needs to be called on not just the
644 bootstrap processor (BSP).
645
Bin Meng4de38862015-07-06 16:31:33 +0800646config HAVE_VGA_BIOS
647 bool "Add a VGA BIOS image"
648 help
649 Select this option if you have a VGA BIOS image that you would
650 like to add to your ROM.
651
652config VGA_BIOS_FILE
653 string "VGA BIOS image filename"
654 depends on HAVE_VGA_BIOS
655 default "vga.bin"
656 help
657 The filename of the VGA BIOS image in the board directory.
658
659config VGA_BIOS_ADDR
660 hex "VGA BIOS image location"
661 depends on HAVE_VGA_BIOS
662 default 0xfff90000
663 help
664 The location of VGA BIOS image in the SPI flash. For example, base
665 address of 0xfff90000 indicates that the image will be put at offset
666 0x90000 from the beginning of a 1MB flash device.
667
Bin Meng61dc3e22017-08-15 22:41:53 -0700668config HAVE_VBT
669 bool "Add a Video BIOS Table (VBT) image"
Simon Glass466c7852019-12-06 21:42:18 -0700670 depends on HAVE_FSP
Bin Meng61dc3e22017-08-15 22:41:53 -0700671 help
672 Select this option if you have a Video BIOS Table (VBT) image that
673 you would like to add to your ROM. This is normally required if you
674 are using an Intel FSP firmware that is complaint with spec 1.1 or
675 later to initialize the integrated graphics device (IGD).
676
677 Video BIOS Table, or VBT, provides platform and board specific
678 configuration information to the driver that is not discoverable
679 or available through other means. By other means the most used
680 method here is to read EDID table from the attached monitor, over
681 Display Data Channel (DDC) using two pin I2C serial interface. VBT
682 configuration is related to display hardware and is available via
683 the ACPI OpRegion or, on older systems, in the PCI ROM (Option ROM).
684
685config VBT_FILE
686 string "Video BIOS Table (VBT) image filename"
687 depends on HAVE_VBT
688 default "vbt.bin"
689 help
690 The filename of the file to use as Video BIOS Table (VBT) image
691 in the board directory.
692
693config VBT_ADDR
694 hex "Video BIOS Table (VBT) image location"
695 depends on HAVE_VBT
696 default 0xfff90000
697 help
698 The location of Video BIOS Table (VBT) image in the SPI flash. For
699 example, base address of 0xfff90000 indicates that the image will
700 be put at offset 0x90000 from the beginning of a 1MB flash device.
701
Bin Meng1b35bc52017-08-15 22:41:56 -0700702config VIDEO_FSP
703 bool "Enable FSP framebuffer driver support"
704 depends on HAVE_VBT && DM_VIDEO
705 help
706 Turn on this option to enable a framebuffer driver when U-Boot is
707 using Video BIOS Table (VBT) image for FSP firmware to initialize
708 the integrated graphics device.
709
Andy Shevchenkoa364e622017-07-28 20:02:15 +0300710config ROM_TABLE_ADDR
711 hex
712 default 0xf0000
713 help
714 All x86 tables happen to like the address range from 0x0f0000
715 to 0x100000. We use 0xf0000 as the starting address to store
716 those tables, including PIRQ routing table, Multi-Processor
717 table and ACPI table.
718
719config ROM_TABLE_SIZE
720 hex
721 default 0x10000
722
Wolfgang Wallnerb5460dd2020-02-03 14:06:45 +0100723config HAVE_ITSS
724 bool "Enable ITSS"
725 help
726 Select this to include the driver for the Interrupt Timer
727 Subsystem (ITSS) which is found on several Intel devices.
728
Wolfgang Wallner21fae582020-02-04 09:04:56 +0100729config HAVE_P2SB
730 bool "Enable P2SB"
Wolfgang Wallnera7851852020-07-01 13:37:24 +0200731 depends on P2SB
Wolfgang Wallner21fae582020-02-04 09:04:56 +0100732 help
733 Select this to include the driver for the Primary to
734 Sideband Bridge (P2SB) which is found on several Intel
735 devices.
736
Bin Meng45236ad2015-04-24 18:10:05 +0800737menu "System tables"
Bin Mengfd53d3c2015-08-13 00:29:13 -0700738 depends on !EFI && !SYS_COREBOOT
Bin Meng45236ad2015-04-24 18:10:05 +0800739
740config GENERATE_PIRQ_TABLE
741 bool "Generate a PIRQ table"
742 default n
743 help
744 Generate a PIRQ routing table for this board. The PIRQ routing table
745 is generated by U-Boot in the system memory from 0xf0000 to 0xfffff
746 at every 16-byte boundary with a PCI IRQ routing signature ("$PIR").
747 It specifies the interrupt router information as well how all the PCI
748 devices' interrupt pins are wired to PIRQs.
749
Simon Glass07e922a2015-04-28 20:25:10 -0600750config GENERATE_SFI_TABLE
751 bool "Generate a SFI (Simple Firmware Interface) table"
752 help
753 The Simple Firmware Interface (SFI) provides a lightweight method
754 for platform firmware to pass information to the operating system
755 via static tables in memory. Kernel SFI support is required to
756 boot on SFI-only platforms. If you have ACPI tables then these are
757 used instead.
758
759 U-Boot writes this table in write_sfi_table() just before booting
760 the OS.
761
762 For more information, see http://simplefirmware.org
763
Bin Mengc4f407e2015-06-23 12:18:52 +0800764config GENERATE_MP_TABLE
765 bool "Generate an MP (Multi-Processor) table"
766 default n
767 help
768 Generate an MP (Multi-Processor) table for this board. The MP table
769 provides a way for the operating system to support for symmetric
770 multiprocessing as well as symmetric I/O interrupt handling with
771 the local APIC and I/O APIC.
772
Saket Sinha331141a2015-08-22 12:20:55 +0530773config GENERATE_ACPI_TABLE
774 bool "Generate an ACPI (Advanced Configuration and Power Interface) table"
775 default n
Miao Yan4fcd7f22016-05-22 19:37:14 -0700776 select QFW if QEMU
Saket Sinha331141a2015-08-22 12:20:55 +0530777 help
778 The Advanced Configuration and Power Interface (ACPI) specification
779 provides an open standard for device configuration and management
780 by the operating system. It defines platform-independent interfaces
781 for configuration and power management monitoring.
782
Bin Meng45236ad2015-04-24 18:10:05 +0800783endmenu
784
Bin Mengab702be2017-04-21 07:24:28 -0700785config HAVE_ACPI_RESUME
786 bool "Enable ACPI S3 resume"
Bin Meng21340ed2017-10-18 18:20:55 -0700787 select ENABLE_MRC_CACHE
Bin Mengab702be2017-04-21 07:24:28 -0700788 help
789 Select this to enable ACPI S3 resume. S3 is an ACPI-defined sleeping
790 state where all system context is lost except system memory. U-Boot
791 is responsible for restoring the machine state as it was before sleep.
792 It needs restore the memory controller, without overwriting memory
793 which is not marked as reserved. For the peripherals which lose their
794 registers, U-Boot needs to write the original value. When everything
795 is done, U-Boot needs to find out the wakeup vector provided by OSes
796 and jump there.
797
Bin Meng62a8f7d2017-04-21 07:24:46 -0700798config S3_VGA_ROM_RUN
799 bool "Re-run VGA option ROMs on S3 resume"
800 depends on HAVE_ACPI_RESUME
Bin Meng62a8f7d2017-04-21 07:24:46 -0700801 help
802 Execute VGA option ROMs in U-Boot when resuming from S3. Normally
803 this is needed when graphics console is being used in the kernel.
804
805 Turning it off can reduce some resume time, but be aware that your
806 graphics console won't work without VGA options ROMs. Set it to N
807 if your kernel is only on a serial console.
808
Bin Meng212c7b22017-04-21 07:24:34 -0700809config STACK_SIZE
810 hex
811 depends on HAVE_ACPI_RESUME
812 default 0x1000
813 help
814 Estimated U-Boot's runtime stack size that needs to be reserved
815 during an ACPI S3 resume.
816
Bin Meng45236ad2015-04-24 18:10:05 +0800817config MAX_PIRQ_LINKS
818 int
819 default 8
820 help
821 This variable specifies the number of PIRQ interrupt links which are
822 routable. On most older chipsets, this is 4, PIRQA through PIRQD.
823 Some newer chipsets offer more than four links, commonly up to PIRQH.
824
825config IRQ_SLOT_COUNT
826 int
827 default 128
828 help
829 U-Boot can support up to 254 IRQ slot info in the PIRQ routing table
830 which in turns forms a table of exact 4KiB. The default value 128
831 should be enough for most boards. If this does not fit your board,
832 change it according to your needs.
833
Simon Glass461cebf2015-01-27 22:13:33 -0700834config PCIE_ECAM_BASE
835 hex
Bin Mengd11c1b22015-02-02 21:25:09 +0800836 default 0xe0000000
Simon Glass461cebf2015-01-27 22:13:33 -0700837 help
838 This is the memory-mapped address of PCI configuration space, which
839 is only available through the Enhanced Configuration Access
840 Mechanism (ECAM) with PCI Express. It can be set up almost
841 anywhere. Before it is set up, it is possible to access PCI
842 configuration space through I/O access, but memory access is more
843 convenient. Using this, PCI can be scanned and configured. This
844 should be set to a region that does not conflict with memory
845 assigned to PCI devices - i.e. the memory and prefetch regions, as
846 passed to pci_set_region().
847
Bin Mengcf40bd42015-07-22 01:21:15 -0700848config PCIE_ECAM_SIZE
849 hex
850 default 0x10000000
851 help
852 This is the size of memory-mapped address of PCI configuration space,
853 which is only available through the Enhanced Configuration Access
854 Mechanism (ECAM) with PCI Express. Each bus consumes 1 MiB memory,
855 so a default 0x10000000 size covers all of the 256 buses which is the
856 maximum number of PCI buses as defined by the PCI specification.
857
Bin Meng70e41942015-10-22 19:13:31 -0700858config I8259_PIC
Bin Mengcda8aab2018-11-29 19:57:22 -0800859 bool "Enable Intel 8259 compatible interrupt controller"
Bin Meng70e41942015-10-22 19:13:31 -0700860 default y
861 help
862 Intel 8259 ISA compatible chipset incorporates two 8259 (master and
863 slave) interrupt controllers. Include this to have U-Boot set up
864 the interrupt correctly.
865
Hannes Schmelzerd18df3c2018-11-18 23:19:43 +0100866config APIC
Bin Mengcda8aab2018-11-29 19:57:22 -0800867 bool "Enable Intel Advanced Programmable Interrupt Controller"
Hannes Schmelzerd18df3c2018-11-18 23:19:43 +0100868 default y
869 help
870 The (A)dvanced (P)rogrammable (I)nterrupt (C)ontroller is responsible
871 for catching interrupts and distributing them to one or more CPU
872 cores. In most cases there are some LAPICs (local) for each core and
873 one I/O APIC. This conjunction is found on most modern x86 systems.
874
Bin Mengc253c3f2018-06-10 06:25:01 -0700875config PINCTRL_ICH6
876 bool
877 help
878 Intel ICH6 compatible chipset pinctrl driver. It needs to work
879 together with the ICH6 compatible gpio driver.
880
Bin Meng70e41942015-10-22 19:13:31 -0700881config I8254_TIMER
882 bool
883 default y
884 help
885 Intel 8254 timer contains three counters which have fixed uses.
886 Include this to have U-Boot set up the timer correctly.
887
Bin Meng96030fa2016-02-28 23:54:50 -0800888config SEABIOS
889 bool "Support booting SeaBIOS"
890 help
891 SeaBIOS is an open source implementation of a 16-bit X86 BIOS.
892 It can run in an emulator or natively on X86 hardware with the use
893 of coreboot/U-Boot. By turning on this option, U-Boot prepares
894 all the configuration tables that are necessary to boot SeaBIOS.
895
896 Check http://www.seabios.org/SeaBIOS for details.
897
Bin Meng322ec3e2016-05-11 07:44:59 -0700898config HIGH_TABLE_SIZE
899 hex "Size of configuration tables which reside in high memory"
900 default 0x10000
901 depends on SEABIOS
902 help
903 SeaBIOS itself resides in E seg and F seg, where U-Boot puts all
904 configuration tables like PIRQ/MP/ACPI. To avoid conflicts, U-Boot
905 puts a copy of configuration tables in high memory region which
906 is reserved on the stack before relocation. The region size is
907 determined by this option.
908
909 Increse it if the default size does not fit the board's needs.
910 This is most likely due to a large ACPI DSDT table is used.
911
Simon Glass8f963e12019-12-06 21:42:25 -0700912config INTEL_CAR_CQOS
913 bool "Support Intel Cache Quality of Service"
914 help
915 Cache Quality of Service allows more fine-grained control of cache
916 usage. As result, it is possible to set up a portion of L2 cache for
917 CAR and use the remainder for actual caching.
918
919#
920# Each bit in QOS mask controls this many bytes. This is calculated as:
921# (CACHE_WAYS / CACHE_BITS_PER_MASK) * CACHE_LINE_SIZE * CACHE_SETS
922#
923config CACHE_QOS_SIZE_PER_BIT
924 hex
925 depends on INTEL_CAR_CQOS
926 default 0x20000 # 128 KB
927
Simon Glass20af0ff2019-12-06 21:42:29 -0700928config X86_OFFSET_U_BOOT
929 hex "Offset of U-Boot in ROM image"
930 depends on HAVE_SYS_TEXT_BASE
931 default SYS_TEXT_BASE
932
Simon Glass4d7a9232019-12-06 21:42:30 -0700933config X86_OFFSET_SPL
934 hex "Offset of SPL in ROM image"
935 depends on SPL && X86
936 default SPL_TEXT_BASE
937
Simon Glass98a4cb62020-02-06 09:55:01 -0700938config ACPI_GPE
939 bool "Support ACPI general-purpose events"
940 help
941 Enable a driver for ACPI GPEs to allow peripherals to send interrupts
942 via ACPI to the OS. In U-Boot this is only used when U-Boot itself
943 needs access to these interrupts. This can happen when it uses a
944 peripheral that is set up to use GPEs and so cannot use the normal
945 GPIO mechanism for polling an input.
946
947 See https://queue.acm.org/blogposting.cfm?id=18977 for more info
948
949config SPL_ACPI_GPE
950 bool "Support ACPI general-purpose events in SPL"
951 help
952 Enable a driver for ACPI GPEs to allow peripherals to send interrupts
953 via ACPI to the OS. In U-Boot this is only used when U-Boot itself
954 needs access to these interrupts. This can happen when it uses a
955 peripheral that is set up to use GPEs and so cannot use the normal
956 GPIO mechanism for polling an input.
957
958 See https://queue.acm.org/blogposting.cfm?id=18977 for more info
959
960config TPL_ACPI_GPE
961 bool "Support ACPI general-purpose events in TPL"
962 help
963 Enable a driver for ACPI GPEs to allow peripherals to send interrupts
964 via ACPI to the OS. In U-Boot this is only used when U-Boot itself
965 needs access to these interrupts. This can happen when it uses a
966 peripheral that is set up to use GPEs and so cannot use the normal
967 GPIO mechanism for polling an input.
968
969 See https://queue.acm.org/blogposting.cfm?id=18977 for more info
970
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900971endmenu