Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net> |
| 4 | * |
| 5 | * (C) Copyright 2007-2011 |
| 6 | * Allwinner Technology Co., Ltd. <www.allwinnertech.com> |
| 7 | * Tom Cubie <tangliang@allwinnertech.com> |
| 8 | * |
| 9 | * Some init for sunxi platform. |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 10 | */ |
| 11 | |
| 12 | #include <common.h> |
Simon Glass | 1d91ba7 | 2019-11-14 12:57:37 -0700 | [diff] [blame] | 13 | #include <cpu_func.h> |
Simon Glass | 9758973 | 2020-05-10 11:40:02 -0600 | [diff] [blame] | 14 | #include <init.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 15 | #include <log.h> |
Daniel Kochmański | e8b97e2 | 2015-05-29 16:55:42 +0200 | [diff] [blame] | 16 | #include <mmc.h> |
Hans de Goede | 3352b22 | 2014-06-13 22:55:49 +0200 | [diff] [blame] | 17 | #include <i2c.h> |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 18 | #include <serial.h> |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 19 | #include <spl.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 20 | #include <asm/cache.h> |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 21 | #include <asm/gpio.h> |
| 22 | #include <asm/io.h> |
| 23 | #include <asm/arch/clock.h> |
Bernhard Nortmann | ead498a | 2015-09-17 18:52:52 +0200 | [diff] [blame] | 24 | #include <asm/arch/spl.h> |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 25 | #include <asm/arch/sys_proto.h> |
| 26 | #include <asm/arch/timer.h> |
Chen-Yu Tsai | fcc7b70 | 2015-08-25 10:49:19 +0800 | [diff] [blame] | 27 | #include <asm/arch/tzpc.h> |
Daniel Kochmański | e8b97e2 | 2015-05-29 16:55:42 +0200 | [diff] [blame] | 28 | #include <asm/arch/mmc.h> |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 29 | |
Ian Campbell | d41e2f67 | 2014-07-06 20:03:20 +0100 | [diff] [blame] | 30 | #include <linux/compiler.h> |
| 31 | |
Simon Glass | 5debe1f | 2015-02-07 10:47:30 -0700 | [diff] [blame] | 32 | struct fel_stash { |
| 33 | uint32_t sp; |
| 34 | uint32_t lr; |
Siarhei Siamashka | 7ef91f0 | 2015-02-16 10:23:59 +0200 | [diff] [blame] | 35 | uint32_t cpsr; |
| 36 | uint32_t sctlr; |
| 37 | uint32_t vbar; |
Simon Glass | 5debe1f | 2015-02-07 10:47:30 -0700 | [diff] [blame] | 38 | }; |
| 39 | |
Marek Behún | 4bebdd3 | 2021-05-20 13:23:52 +0200 | [diff] [blame] | 40 | struct fel_stash fel_stash __section(".data"); |
Simon Glass | 5debe1f | 2015-02-07 10:47:30 -0700 | [diff] [blame] | 41 | |
Andre Przywara | 3a63c23 | 2017-02-16 01:20:24 +0000 | [diff] [blame] | 42 | #ifdef CONFIG_ARM64 |
Siarhei Siamashka | 26c50fb | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 43 | #include <asm/armv8/mmu.h> |
| 44 | |
| 45 | static struct mm_region sunxi_mem_map[] = { |
| 46 | { |
| 47 | /* SRAM, MMIO regions */ |
York Sun | c7104e5 | 2016-06-24 16:46:22 -0700 | [diff] [blame] | 48 | .virt = 0x0UL, |
| 49 | .phys = 0x0UL, |
Siarhei Siamashka | 26c50fb | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 50 | .size = 0x40000000UL, |
| 51 | .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) | |
| 52 | PTE_BLOCK_NON_SHARE |
| 53 | }, { |
| 54 | /* RAM */ |
York Sun | c7104e5 | 2016-06-24 16:46:22 -0700 | [diff] [blame] | 55 | .virt = 0x40000000UL, |
| 56 | .phys = 0x40000000UL, |
Andre Przywara | c0387f1 | 2021-04-28 21:29:55 +0100 | [diff] [blame] | 57 | .size = CONFIG_SUNXI_DRAM_MAX_SIZE, |
Siarhei Siamashka | 26c50fb | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 58 | .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) | |
| 59 | PTE_BLOCK_INNER_SHARE |
| 60 | }, { |
| 61 | /* List terminator */ |
| 62 | 0, |
| 63 | } |
| 64 | }; |
| 65 | struct mm_region *mem_map = sunxi_mem_map; |
Andre Przywara | c0387f1 | 2021-04-28 21:29:55 +0100 | [diff] [blame] | 66 | |
Heinrich Schuchardt | 51a9aac | 2023-08-12 20:16:58 +0200 | [diff] [blame] | 67 | phys_addr_t board_get_usable_ram_top(phys_size_t total_size) |
Andre Przywara | c0387f1 | 2021-04-28 21:29:55 +0100 | [diff] [blame] | 68 | { |
| 69 | /* Some devices (like the EMAC) have a 32-bit DMA limit. */ |
| 70 | if (gd->ram_top > (1ULL << 32)) |
| 71 | return 1ULL << 32; |
| 72 | |
| 73 | return gd->ram_top; |
| 74 | } |
Andre Przywara | a9aab24 | 2022-11-28 00:02:56 +0000 | [diff] [blame] | 75 | #endif /* CONFIG_ARM64 */ |
Siarhei Siamashka | 26c50fb | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 76 | |
Andre Przywara | e2c133d | 2022-01-22 10:05:12 +0000 | [diff] [blame] | 77 | #ifdef CONFIG_SPL_BUILD |
Simon Glass | 8735682 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 78 | static int gpio_init(void) |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 79 | { |
Icenowy Zheng | 112c886 | 2019-04-24 13:44:12 +0800 | [diff] [blame] | 80 | __maybe_unused uint val; |
Chen-Yu Tsai | d4ea92b | 2014-10-22 16:47:42 +0800 | [diff] [blame] | 81 | #if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F) |
Chen-Yu Tsai | cc2605e | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 82 | #if defined(CONFIG_MACH_SUN4I) || \ |
| 83 | defined(CONFIG_MACH_SUN7I) || \ |
| 84 | defined(CONFIG_MACH_SUN8I_R40) |
Chen-Yu Tsai | d4ea92b | 2014-10-22 16:47:42 +0800 | [diff] [blame] | 85 | /* disable GPB22,23 as uart0 tx,rx to avoid conflict */ |
| 86 | sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT); |
| 87 | sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT); |
| 88 | #endif |
Andre Przywara | 072e477 | 2022-05-06 00:34:39 +0100 | [diff] [blame] | 89 | #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN5I) || \ |
| 90 | defined(CONFIG_MACH_SUN7I) || defined(CONFIG_MACH_SUN8I_R40) || \ |
| 91 | defined(CONFIG_MACH_SUN9I) |
Chen-Yu Tsai | da2f333 | 2015-06-23 19:57:23 +0800 | [diff] [blame] | 92 | sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0); |
| 93 | sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0); |
Andre Przywara | 072e477 | 2022-05-06 00:34:39 +0100 | [diff] [blame] | 94 | #else |
| 95 | sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0); |
| 96 | sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0); |
Paul Kocialkowski | ae358a4 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 97 | #endif |
Andre Przywara | 072e477 | 2022-05-06 00:34:39 +0100 | [diff] [blame] | 98 | sunxi_gpio_set_pull(SUNXI_GPF(4), SUNXI_GPIO_PULL_UP); |
Icenowy Zheng | 8f2d1c0 | 2022-01-29 10:23:07 -0500 | [diff] [blame] | 99 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNIV) |
| 100 | sunxi_gpio_set_cfgpin(SUNXI_GPE(0), SUNIV_GPE_UART0); |
| 101 | sunxi_gpio_set_cfgpin(SUNXI_GPE(1), SUNIV_GPE_UART0); |
| 102 | sunxi_gpio_set_pull(SUNXI_GPE(1), SUNXI_GPIO_PULL_UP); |
Chen-Yu Tsai | cc2605e | 2016-11-30 14:57:32 +0800 | [diff] [blame] | 103 | #elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || \ |
| 104 | defined(CONFIG_MACH_SUN7I) || \ |
| 105 | defined(CONFIG_MACH_SUN8I_R40)) |
Paul Kocialkowski | ae358a4 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 106 | sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0); |
| 107 | sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0); |
Chen-Yu Tsai | 4e526e2 | 2014-10-03 20:16:21 +0800 | [diff] [blame] | 108 | sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP); |
Ian Campbell | 8f32aaa | 2014-10-24 21:20:47 +0100 | [diff] [blame] | 109 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I) |
Paul Kocialkowski | ae358a4 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 110 | sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0); |
| 111 | sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0); |
Chen-Yu Tsai | 4e526e2 | 2014-10-03 20:16:21 +0800 | [diff] [blame] | 112 | sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP); |
Ian Campbell | 8f32aaa | 2014-10-24 21:20:47 +0100 | [diff] [blame] | 113 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I) |
Paul Kocialkowski | ae358a4 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 114 | sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0); |
| 115 | sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0); |
Maxime Ripard | f139f1e | 2014-10-03 20:16:28 +0800 | [diff] [blame] | 116 | sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP); |
Chen-Yu Tsai | 28b7192 | 2015-06-23 19:57:25 +0800 | [diff] [blame] | 117 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A33) |
| 118 | sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_A33_GPB_UART0); |
| 119 | sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_A33_GPB_UART0); |
| 120 | sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP); |
Andre Przywara | 5fb9743 | 2017-02-16 01:20:27 +0000 | [diff] [blame] | 121 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNXI_H3_H5) |
Jens Kuske | f977072 | 2015-11-17 15:12:58 +0100 | [diff] [blame] | 122 | sunxi_gpio_set_cfgpin(SUNXI_GPA(4), SUN8I_H3_GPA_UART0); |
| 123 | sunxi_gpio_set_cfgpin(SUNXI_GPA(5), SUN8I_H3_GPA_UART0); |
| 124 | sunxi_gpio_set_pull(SUNXI_GPA(5), SUNXI_GPIO_PULL_UP); |
Siarhei Siamashka | 26c50fb | 2016-03-29 17:29:10 +0200 | [diff] [blame] | 125 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I) |
| 126 | sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN50I_GPB_UART0); |
| 127 | sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN50I_GPB_UART0); |
| 128 | sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP); |
Icenowy Zheng | a78bb07 | 2018-07-21 16:20:28 +0800 | [diff] [blame] | 129 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I_H6) |
| 130 | sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_H6_GPH_UART0); |
| 131 | sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_H6_GPH_UART0); |
| 132 | sunxi_gpio_set_pull(SUNXI_GPH(1), SUNXI_GPIO_PULL_UP); |
Jernej Skrabec | 30efb9d | 2021-01-11 21:11:41 +0100 | [diff] [blame] | 133 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I_H616) |
| 134 | sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_H616_GPH_UART0); |
| 135 | sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_H616_GPH_UART0); |
| 136 | sunxi_gpio_set_pull(SUNXI_GPH(1), SUNXI_GPIO_PULL_UP); |
vishnupatekar | 133bfbe | 2015-11-29 01:07:20 +0800 | [diff] [blame] | 137 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A83T) |
| 138 | sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_A83T_GPB_UART0); |
| 139 | sunxi_gpio_set_cfgpin(SUNXI_GPB(10), SUN8I_A83T_GPB_UART0); |
| 140 | sunxi_gpio_set_pull(SUNXI_GPB(10), SUNXI_GPIO_PULL_UP); |
Icenowy Zheng | 52e6188 | 2017-04-08 15:30:12 +0800 | [diff] [blame] | 141 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_V3S) |
| 142 | sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN8I_V3S_GPB_UART0); |
| 143 | sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_V3S_GPB_UART0); |
| 144 | sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP); |
Hans de Goede | 7bfe2bb | 2015-01-13 19:25:06 +0100 | [diff] [blame] | 145 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I) |
| 146 | sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0); |
| 147 | sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0); |
| 148 | sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP); |
Andre Przywara | 72313dc | 2022-10-05 23:19:54 +0100 | [diff] [blame] | 149 | #elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUNIV) |
| 150 | sunxi_gpio_set_cfgpin(SUNXI_GPA(2), SUNIV_GPE_UART0); |
| 151 | sunxi_gpio_set_cfgpin(SUNXI_GPA(3), SUNIV_GPE_UART0); |
| 152 | sunxi_gpio_set_pull(SUNXI_GPA(3), SUNXI_GPIO_PULL_UP); |
Ian Campbell | 8f32aaa | 2014-10-24 21:20:47 +0100 | [diff] [blame] | 153 | #elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I) |
Paul Kocialkowski | ae358a4 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 154 | sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1); |
| 155 | sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1); |
Chen-Yu Tsai | 4e526e2 | 2014-10-03 20:16:21 +0800 | [diff] [blame] | 156 | sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP); |
Angelo Dureghello | 47263bd | 2021-10-09 14:18:59 +0200 | [diff] [blame] | 157 | #elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I_H3) |
| 158 | sunxi_gpio_set_cfgpin(SUNXI_GPA(0), SUN8I_H3_GPA_UART2); |
| 159 | sunxi_gpio_set_cfgpin(SUNXI_GPA(1), SUN8I_H3_GPA_UART2); |
| 160 | sunxi_gpio_set_pull(SUNXI_GPA(1), SUNXI_GPIO_PULL_UP); |
Laurent Itti | 20dfe00 | 2015-05-05 17:02:00 -0700 | [diff] [blame] | 161 | #elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I) |
| 162 | sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2); |
| 163 | sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2); |
| 164 | sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP); |
Ian Campbell | 8f32aaa | 2014-10-24 21:20:47 +0100 | [diff] [blame] | 165 | #elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I) |
Paul Kocialkowski | ae358a4 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 166 | sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART); |
| 167 | sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART); |
Chen-Yu Tsai | 6ee6388 | 2014-10-22 16:47:47 +0800 | [diff] [blame] | 168 | sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP); |
Tobias Schramm | 6892a56 | 2021-02-15 00:19:58 +0100 | [diff] [blame] | 169 | #elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN8I) && \ |
| 170 | !defined(CONFIG_MACH_SUN8I_R40) |
| 171 | sunxi_gpio_set_cfgpin(SUNXI_GPG(6), SUN8I_GPG_UART1); |
| 172 | sunxi_gpio_set_cfgpin(SUNXI_GPG(7), SUN8I_GPG_UART1); |
| 173 | sunxi_gpio_set_pull(SUNXI_GPG(7), SUNXI_GPIO_PULL_UP); |
Hans de Goede | 8c1c782 | 2014-06-09 11:36:58 +0200 | [diff] [blame] | 174 | #else |
| 175 | #error Unsupported console port number. Please fix pin mux settings in board.c |
| 176 | #endif |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 177 | |
Jernej Skrabec | da8ae61 | 2021-01-11 21:11:34 +0100 | [diff] [blame] | 178 | #ifdef CONFIG_SUN50I_GEN_H6 |
Icenowy Zheng | 112c886 | 2019-04-24 13:44:12 +0800 | [diff] [blame] | 179 | /* Update PIO power bias configuration by copy hardware detected value */ |
| 180 | val = readl(SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL); |
| 181 | writel(val, SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL); |
| 182 | val = readl(SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL); |
| 183 | writel(val, SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL); |
| 184 | #endif |
| 185 | |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 186 | return 0; |
| 187 | } |
Simon Glass | 8735682 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 188 | |
Simon Glass | ee30679 | 2016-09-24 18:20:13 -0600 | [diff] [blame] | 189 | static int spl_board_load_image(struct spl_image_info *spl_image, |
| 190 | struct spl_boot_device *bootdev) |
Simon Glass | 5debe1f | 2015-02-07 10:47:30 -0700 | [diff] [blame] | 191 | { |
| 192 | debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr); |
| 193 | return_to_fel(fel_stash.sp, fel_stash.lr); |
Nikita Kiryanov | 33eefe4 | 2015-11-08 17:11:49 +0200 | [diff] [blame] | 194 | |
| 195 | return 0; |
Simon Glass | 5debe1f | 2015-02-07 10:47:30 -0700 | [diff] [blame] | 196 | } |
Simon Glass | 4fc1f25 | 2016-11-30 15:30:50 -0700 | [diff] [blame] | 197 | SPL_LOAD_IMAGE_METHOD("FEL", 0, BOOT_DEVICE_BOARD, spl_board_load_image); |
Andre Przywara | a9aab24 | 2022-11-28 00:02:56 +0000 | [diff] [blame] | 198 | #endif /* CONFIG_SPL_BUILD */ |
Simon Glass | 5debe1f | 2015-02-07 10:47:30 -0700 | [diff] [blame] | 199 | |
Andre Przywara | a0a5b21 | 2020-01-10 01:47:31 +0000 | [diff] [blame] | 200 | #define SUNXI_INVALID_BOOT_SOURCE -1 |
| 201 | |
Jesse Taube | fb7bd33 | 2022-02-11 19:32:33 -0500 | [diff] [blame] | 202 | static int suniv_get_boot_source(void) |
| 203 | { |
| 204 | /* Get the last function call from BootROM's stack. */ |
| 205 | u32 brom_call = *(u32 *)(uintptr_t)(fel_stash.sp - 4); |
| 206 | |
| 207 | /* translate SUNIV BootROM stack to standard SUNXI boot sources */ |
| 208 | switch (brom_call) { |
| 209 | case SUNIV_BOOTED_FROM_MMC0: |
| 210 | return SUNXI_BOOTED_FROM_MMC0; |
| 211 | case SUNIV_BOOTED_FROM_SPI: |
| 212 | return SUNXI_BOOTED_FROM_SPI; |
| 213 | case SUNIV_BOOTED_FROM_MMC1: |
| 214 | return SUNXI_BOOTED_FROM_MMC2; |
| 215 | /* SPI NAND is not supported yet. */ |
| 216 | case SUNIV_BOOTED_FROM_NAND: |
| 217 | return SUNXI_INVALID_BOOT_SOURCE; |
| 218 | } |
| 219 | /* If we get here something went wrong try to boot from FEL.*/ |
| 220 | printf("Unknown boot source from BROM: 0x%x\n", brom_call); |
| 221 | return SUNXI_INVALID_BOOT_SOURCE; |
| 222 | } |
| 223 | |
Samuel Holland | 784fcf6 | 2022-03-18 00:00:44 -0500 | [diff] [blame] | 224 | static int sunxi_egon_valid(struct boot_file_head *egon_head) |
| 225 | { |
| 226 | return !memcmp(egon_head->magic, BOOT0_MAGIC, 8); /* eGON.BT0 */ |
| 227 | } |
| 228 | |
| 229 | static int sunxi_toc0_valid(struct toc0_main_info *toc0_info) |
| 230 | { |
| 231 | return !memcmp(toc0_info->name, TOC0_MAIN_INFO_NAME, 8); /* TOC0.GLH */ |
| 232 | } |
| 233 | |
Andre Przywara | a0a5b21 | 2020-01-10 01:47:31 +0000 | [diff] [blame] | 234 | static int sunxi_get_boot_source(void) |
| 235 | { |
Samuel Holland | 784fcf6 | 2022-03-18 00:00:44 -0500 | [diff] [blame] | 236 | struct boot_file_head *egon_head = (void *)SPL_ADDR; |
| 237 | struct toc0_main_info *toc0_info = (void *)SPL_ADDR; |
| 238 | |
Jesse Taube | fb7bd33 | 2022-02-11 19:32:33 -0500 | [diff] [blame] | 239 | /* |
| 240 | * On the ARMv5 SoCs, the SPL header in SRAM is overwritten by the |
| 241 | * exception vectors in U-Boot proper, so we won't find any |
| 242 | * information there. Also the FEL stash is only valid in the SPL, |
| 243 | * so we can't use that either. So if this is called from U-Boot |
| 244 | * proper, just return MMC0 as a placeholder, for now. |
| 245 | */ |
| 246 | if (IS_ENABLED(CONFIG_MACH_SUNIV) && |
| 247 | !IS_ENABLED(CONFIG_SPL_BUILD)) |
| 248 | return SUNXI_BOOTED_FROM_MMC0; |
| 249 | |
Jesse Taube | fb7bd33 | 2022-02-11 19:32:33 -0500 | [diff] [blame] | 250 | if (IS_ENABLED(CONFIG_MACH_SUNIV)) |
| 251 | return suniv_get_boot_source(); |
Samuel Holland | 784fcf6 | 2022-03-18 00:00:44 -0500 | [diff] [blame] | 252 | if (sunxi_egon_valid(egon_head)) |
| 253 | return readb(&egon_head->boot_media); |
| 254 | if (sunxi_toc0_valid(toc0_info)) |
| 255 | return readb(&toc0_info->platform[0]); |
| 256 | |
| 257 | /* Not a valid image, so we must have been booted via FEL. */ |
| 258 | return SUNXI_INVALID_BOOT_SOURCE; |
Andre Przywara | a0a5b21 | 2020-01-10 01:47:31 +0000 | [diff] [blame] | 259 | } |
| 260 | |
Hans de Goede | b42b04d | 2015-01-21 16:24:05 +0100 | [diff] [blame] | 261 | /* The sunxi internal brom will try to loader external bootloader |
| 262 | * from mmc0, nand flash, mmc2. |
Hans de Goede | b42b04d | 2015-01-21 16:24:05 +0100 | [diff] [blame] | 263 | */ |
Maxime Ripard | 1941be8 | 2017-08-23 10:06:30 +0200 | [diff] [blame] | 264 | uint32_t sunxi_get_boot_device(void) |
Hans de Goede | b42b04d | 2015-01-21 16:24:05 +0100 | [diff] [blame] | 265 | { |
Andre Przywara | a0a5b21 | 2020-01-10 01:47:31 +0000 | [diff] [blame] | 266 | int boot_source = sunxi_get_boot_source(); |
Hans de Goede | 6527fa2 | 2016-07-09 15:31:47 +0200 | [diff] [blame] | 267 | |
Siarhei Siamashka | 7ef91f0 | 2015-02-16 10:23:59 +0200 | [diff] [blame] | 268 | /* |
Daniel Kochmański | e8b97e2 | 2015-05-29 16:55:42 +0200 | [diff] [blame] | 269 | * When booting from the SD card or NAND memory, the "eGON.BT0" |
| 270 | * signature is expected to be found in memory at the address 0x0004 |
| 271 | * (see the "mksunxiboot" tool, which generates this header). |
Siarhei Siamashka | 7ef91f0 | 2015-02-16 10:23:59 +0200 | [diff] [blame] | 272 | * |
| 273 | * When booting in the FEL mode over USB, this signature is patched in |
| 274 | * memory and replaced with something else by the 'fel' tool. This other |
| 275 | * signature is selected in such a way, that it can't be present in a |
| 276 | * valid bootable SD card image (because the BROM would refuse to |
| 277 | * execute the SPL in this case). |
| 278 | * |
Daniel Kochmański | e8b97e2 | 2015-05-29 16:55:42 +0200 | [diff] [blame] | 279 | * This checks for the signature and if it is not found returns to |
| 280 | * the FEL code in the BROM to wait and receive the main u-boot |
| 281 | * binary over USB. If it is found, it determines where SPL was |
| 282 | * read from. |
Siarhei Siamashka | 7ef91f0 | 2015-02-16 10:23:59 +0200 | [diff] [blame] | 283 | */ |
Hans de Goede | 6527fa2 | 2016-07-09 15:31:47 +0200 | [diff] [blame] | 284 | switch (boot_source) { |
Andre Przywara | a0a5b21 | 2020-01-10 01:47:31 +0000 | [diff] [blame] | 285 | case SUNXI_INVALID_BOOT_SOURCE: |
| 286 | return BOOT_DEVICE_BOARD; |
Hans de Goede | 6527fa2 | 2016-07-09 15:31:47 +0200 | [diff] [blame] | 287 | case SUNXI_BOOTED_FROM_MMC0: |
Andre Przywara | 946e9db | 2018-12-16 02:04:58 +0000 | [diff] [blame] | 288 | case SUNXI_BOOTED_FROM_MMC0_HIGH: |
Daniel Kochmański | e8b97e2 | 2015-05-29 16:55:42 +0200 | [diff] [blame] | 289 | return BOOT_DEVICE_MMC1; |
Hans de Goede | 6527fa2 | 2016-07-09 15:31:47 +0200 | [diff] [blame] | 290 | case SUNXI_BOOTED_FROM_NAND: |
Daniel Kochmański | e8b97e2 | 2015-05-29 16:55:42 +0200 | [diff] [blame] | 291 | return BOOT_DEVICE_NAND; |
Hans de Goede | 6527fa2 | 2016-07-09 15:31:47 +0200 | [diff] [blame] | 292 | case SUNXI_BOOTED_FROM_MMC2: |
Andre Przywara | 946e9db | 2018-12-16 02:04:58 +0000 | [diff] [blame] | 293 | case SUNXI_BOOTED_FROM_MMC2_HIGH: |
Hans de Goede | 6527fa2 | 2016-07-09 15:31:47 +0200 | [diff] [blame] | 294 | return BOOT_DEVICE_MMC2; |
| 295 | case SUNXI_BOOTED_FROM_SPI: |
| 296 | return BOOT_DEVICE_SPI; |
Daniel Kochmański | e8b97e2 | 2015-05-29 16:55:42 +0200 | [diff] [blame] | 297 | } |
| 298 | |
Hans de Goede | 6527fa2 | 2016-07-09 15:31:47 +0200 | [diff] [blame] | 299 | panic("Unknown boot source %d\n", boot_source); |
Daniel Kochmański | e8b97e2 | 2015-05-29 16:55:42 +0200 | [diff] [blame] | 300 | return -1; /* Never reached */ |
Hans de Goede | b42b04d | 2015-01-21 16:24:05 +0100 | [diff] [blame] | 301 | } |
| 302 | |
Maxime Ripard | 1941be8 | 2017-08-23 10:06:30 +0200 | [diff] [blame] | 303 | #ifdef CONFIG_SPL_BUILD |
Samuel Holland | 784fcf6 | 2022-03-18 00:00:44 -0500 | [diff] [blame] | 304 | uint32_t sunxi_get_spl_size(void) |
Andre Przywara | d42cbee | 2021-01-11 21:11:39 +0100 | [diff] [blame] | 305 | { |
Samuel Holland | 784fcf6 | 2022-03-18 00:00:44 -0500 | [diff] [blame] | 306 | struct boot_file_head *egon_head = (void *)SPL_ADDR; |
| 307 | struct toc0_main_info *toc0_info = (void *)SPL_ADDR; |
| 308 | |
| 309 | if (sunxi_egon_valid(egon_head)) |
| 310 | return readl(&egon_head->length); |
| 311 | if (sunxi_toc0_valid(toc0_info)) |
| 312 | return readl(&toc0_info->length); |
Andre Przywara | d42cbee | 2021-01-11 21:11:39 +0100 | [diff] [blame] | 313 | |
Samuel Holland | 784fcf6 | 2022-03-18 00:00:44 -0500 | [diff] [blame] | 314 | /* Not a valid image, so use the default U-Boot offset. */ |
| 315 | return 0; |
Andre Przywara | d42cbee | 2021-01-11 21:11:39 +0100 | [diff] [blame] | 316 | } |
| 317 | |
Andre Przywara | 9ba18e8 | 2020-01-10 01:47:32 +0000 | [diff] [blame] | 318 | /* |
| 319 | * The eGON SPL image can be located at 8KB or at 128KB into an SD card or |
| 320 | * an eMMC device. The boot source has bit 4 set in the latter case. |
| 321 | * By adding 120KB to the normal offset when booting from a "high" location |
| 322 | * we can support both cases. |
Andre Przywara | d42cbee | 2021-01-11 21:11:39 +0100 | [diff] [blame] | 323 | * Also U-Boot proper is located at least 32KB after the SPL, but will |
| 324 | * immediately follow the SPL if that is bigger than that. |
Andre Przywara | 9ba18e8 | 2020-01-10 01:47:32 +0000 | [diff] [blame] | 325 | */ |
Andre Przywara | d42cbee | 2021-01-11 21:11:39 +0100 | [diff] [blame] | 326 | unsigned long spl_mmc_get_uboot_raw_sector(struct mmc *mmc, |
| 327 | unsigned long raw_sect) |
Andre Przywara | 9ba18e8 | 2020-01-10 01:47:32 +0000 | [diff] [blame] | 328 | { |
Andre Przywara | d42cbee | 2021-01-11 21:11:39 +0100 | [diff] [blame] | 329 | unsigned long spl_size = sunxi_get_spl_size(); |
| 330 | unsigned long sector; |
| 331 | |
| 332 | sector = max(raw_sect, spl_size / 512); |
Andre Przywara | 9ba18e8 | 2020-01-10 01:47:32 +0000 | [diff] [blame] | 333 | |
| 334 | switch (sunxi_get_boot_source()) { |
| 335 | case SUNXI_BOOTED_FROM_MMC0_HIGH: |
| 336 | case SUNXI_BOOTED_FROM_MMC2_HIGH: |
| 337 | sector += (128 - 8) * 2; |
| 338 | break; |
| 339 | } |
| 340 | |
| 341 | return sector; |
| 342 | } |
| 343 | |
Maxime Ripard | 1941be8 | 2017-08-23 10:06:30 +0200 | [diff] [blame] | 344 | u32 spl_boot_device(void) |
| 345 | { |
| 346 | return sunxi_get_boot_device(); |
| 347 | } |
| 348 | |
Andre Przywara | b277429 | 2022-01-23 00:28:43 +0000 | [diff] [blame] | 349 | __weak void sunxi_sram_init(void) |
| 350 | { |
| 351 | } |
| 352 | |
Andre Przywara | c7175be | 2021-07-12 11:06:50 +0100 | [diff] [blame] | 353 | /* |
| 354 | * When booting from an eMMC boot partition, the SPL puts the same boot |
| 355 | * source code into SRAM A1 as when loading the SPL from the normal |
| 356 | * eMMC user data partition: 0x2. So to know where we have been loaded |
| 357 | * from, we repeat the BROM algorithm here: checking for a valid eGON boot |
| 358 | * image at offset 0 of a (potentially) selected boot partition. |
| 359 | * If any of the conditions is not met, it must have been the eMMC user |
| 360 | * data partition. |
| 361 | */ |
| 362 | static bool sunxi_valid_emmc_boot(struct mmc *mmc) |
| 363 | { |
| 364 | struct blk_desc *bd = mmc_get_blk_desc(mmc); |
Simon Glass | 72cc538 | 2022-10-20 18:22:39 -0600 | [diff] [blame] | 365 | u32 *buffer = (void *)(uintptr_t)CONFIG_TEXT_BASE; |
Andre Przywara | c7175be | 2021-07-12 11:06:50 +0100 | [diff] [blame] | 366 | struct boot_file_head *egon_head = (void *)buffer; |
Andre Przywara | 98d724e | 2022-11-25 01:38:06 +0000 | [diff] [blame] | 367 | struct toc0_main_info *toc0_info = (void *)buffer; |
Andre Przywara | c7175be | 2021-07-12 11:06:50 +0100 | [diff] [blame] | 368 | int bootpart = EXT_CSD_EXTRACT_BOOT_PART(mmc->part_config); |
| 369 | uint32_t spl_size, emmc_checksum, chksum = 0; |
| 370 | ulong count; |
| 371 | |
| 372 | /* The BROM requires BOOT_ACK to be enabled. */ |
| 373 | if (!EXT_CSD_EXTRACT_BOOT_ACK(mmc->part_config)) |
| 374 | return false; |
| 375 | |
| 376 | /* |
| 377 | * The BOOT_BUS_CONDITION register must be 4-bit SDR, with (0x09) |
| 378 | * or without (0x01) high speed timings. |
| 379 | */ |
| 380 | if ((mmc->ext_csd[EXT_CSD_BOOT_BUS_WIDTH] & 0x1b) != 0x01 && |
| 381 | (mmc->ext_csd[EXT_CSD_BOOT_BUS_WIDTH] & 0x1b) != 0x09) |
| 382 | return false; |
| 383 | |
| 384 | /* Partition 0 is the user data partition, bootpart must be 1 or 2. */ |
| 385 | if (bootpart != 1 && bootpart != 2) |
| 386 | return false; |
| 387 | |
| 388 | /* Failure to switch to the boot partition is fatal. */ |
| 389 | if (mmc_switch_part(mmc, bootpart)) |
| 390 | return false; |
| 391 | |
| 392 | /* Read the first block to do some sanity checks on the eGON header. */ |
| 393 | count = blk_dread(bd, 0, 1, buffer); |
Andre Przywara | 98d724e | 2022-11-25 01:38:06 +0000 | [diff] [blame] | 394 | if (count != 1) |
Andre Przywara | c7175be | 2021-07-12 11:06:50 +0100 | [diff] [blame] | 395 | return false; |
| 396 | |
Andre Przywara | 98d724e | 2022-11-25 01:38:06 +0000 | [diff] [blame] | 397 | if (sunxi_egon_valid(egon_head)) |
| 398 | spl_size = egon_head->length; |
| 399 | else if (sunxi_toc0_valid(toc0_info)) |
| 400 | spl_size = toc0_info->length; |
| 401 | else |
| 402 | return false; |
| 403 | |
Andre Przywara | c7175be | 2021-07-12 11:06:50 +0100 | [diff] [blame] | 404 | /* Read the rest of the SPL now we know it's halfway sane. */ |
Andre Przywara | c7175be | 2021-07-12 11:06:50 +0100 | [diff] [blame] | 405 | count = blk_dread(bd, 1, DIV_ROUND_UP(spl_size, bd->blksz) - 1, |
| 406 | buffer + bd->blksz / 4); |
| 407 | |
| 408 | /* Save the checksum and replace it with the "stamp value". */ |
| 409 | emmc_checksum = buffer[3]; |
| 410 | buffer[3] = 0x5f0a6c39; |
| 411 | |
| 412 | /* The checksum is a simple ignore-carry addition of all words. */ |
| 413 | for (count = 0; count < spl_size / 4; count++) |
| 414 | chksum += buffer[count]; |
| 415 | |
| 416 | debug("eMMC boot part SPL checksum: stored: 0x%08x, computed: 0x%08x\n", |
| 417 | emmc_checksum, chksum); |
| 418 | |
| 419 | return emmc_checksum == chksum; |
| 420 | } |
| 421 | |
| 422 | u32 spl_mmc_boot_mode(struct mmc *mmc, const u32 boot_device) |
| 423 | { |
| 424 | static u32 result = ~0; |
| 425 | |
| 426 | if (result != ~0) |
| 427 | return result; |
| 428 | |
| 429 | result = MMCSD_MODE_RAW; |
| 430 | if (!IS_SD(mmc) && IS_ENABLED(CONFIG_SUPPORT_EMMC_BOOT)) { |
| 431 | if (sunxi_valid_emmc_boot(mmc)) |
| 432 | result = MMCSD_MODE_EMMCBOOT; |
| 433 | else |
| 434 | mmc_switch_part(mmc, 0); |
| 435 | } |
| 436 | |
| 437 | debug("%s(): %s part\n", __func__, |
| 438 | result == MMCSD_MODE_RAW ? "user" : "boot"); |
| 439 | |
| 440 | return result; |
| 441 | } |
| 442 | |
Hans de Goede | b42b04d | 2015-01-21 16:24:05 +0100 | [diff] [blame] | 443 | void board_init_f(ulong dummy) |
| 444 | { |
Andre Przywara | b277429 | 2022-01-23 00:28:43 +0000 | [diff] [blame] | 445 | sunxi_sram_init(); |
| 446 | |
Andre Przywara | e2c133d | 2022-01-22 10:05:12 +0000 | [diff] [blame] | 447 | #if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I_H3 |
| 448 | /* Enable non-secure access to some peripherals */ |
| 449 | tzpc_init(); |
| 450 | #endif |
| 451 | |
| 452 | clock_init(); |
| 453 | timer_init(); |
| 454 | gpio_init(); |
Andre Przywara | e2c133d | 2022-01-22 10:05:12 +0000 | [diff] [blame] | 455 | |
Hans de Goede | 76fa0b2 | 2015-09-13 12:31:24 +0200 | [diff] [blame] | 456 | spl_init(); |
Simon Glass | 8735682 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 457 | preloader_console_init(); |
| 458 | |
Samuel Holland | 35e9f63 | 2021-10-08 00:17:17 -0500 | [diff] [blame] | 459 | #if CONFIG_IS_ENABLED(I2C) && CONFIG_IS_ENABLED(SYS_I2C_LEGACY) |
Simon Glass | 8735682 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 460 | /* Needed early by sunxi_board_init if PMU is enabled */ |
Andre Przywara | e2c133d | 2022-01-22 10:05:12 +0000 | [diff] [blame] | 461 | i2c_init_board(); |
Simon Glass | 8735682 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 462 | i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE); |
| 463 | #endif |
| 464 | sunxi_board_init(); |
Simon Glass | 8735682 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 465 | } |
Andre Przywara | a9aab24 | 2022-11-28 00:02:56 +0000 | [diff] [blame] | 466 | #endif /* CONFIG_SPL_BUILD */ |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 467 | |
Samuel Holland | 01477b3 | 2021-11-03 22:55:15 -0500 | [diff] [blame] | 468 | #if !CONFIG_IS_ENABLED(SYSRESET) |
Harald Seiler | 6f14d5f | 2020-12-15 16:47:52 +0100 | [diff] [blame] | 469 | void reset_cpu(void) |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 470 | { |
Chen-Yu Tsai | 84f3bb4 | 2016-11-30 16:27:14 +0800 | [diff] [blame] | 471 | #if defined(CONFIG_SUNXI_GEN_SUN4I) || defined(CONFIG_MACH_SUN8I_R40) |
Hans de Goede | 1374e89 | 2014-06-09 11:36:56 +0200 | [diff] [blame] | 472 | static const struct sunxi_wdog *wdog = |
| 473 | &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog; |
| 474 | |
| 475 | /* Set the watchdog for its shortest interval (.5s) and wait */ |
| 476 | writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode); |
| 477 | writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl); |
Hans de Goede | fa43a6e | 2014-06-13 22:55:52 +0200 | [diff] [blame] | 478 | |
| 479 | while (1) { |
| 480 | /* sun5i sometimes gets stuck without this */ |
| 481 | writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode); |
| 482 | } |
Jernej Skrabec | da8ae61 | 2021-01-11 21:11:34 +0100 | [diff] [blame] | 483 | #elif defined(CONFIG_SUNXI_GEN_SUN6I) || defined(CONFIG_SUN50I_GEN_H6) |
Clément Péron | 3344544 | 2019-04-17 19:41:05 +0200 | [diff] [blame] | 484 | #if defined(CONFIG_MACH_SUN50I_H6) |
| 485 | /* WDOG is broken for some H6 rev. use the R_WDOG instead */ |
| 486 | static const struct sunxi_wdog *wdog = |
| 487 | (struct sunxi_wdog *)SUNXI_R_WDOG_BASE; |
| 488 | #else |
Chen-Yu Tsai | 1275c48 | 2014-10-04 20:37:28 +0800 | [diff] [blame] | 489 | static const struct sunxi_wdog *wdog = |
Clément Péron | 3344544 | 2019-04-17 19:41:05 +0200 | [diff] [blame] | 490 | ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog; |
| 491 | #endif |
Chen-Yu Tsai | 1275c48 | 2014-10-04 20:37:28 +0800 | [diff] [blame] | 492 | /* Set the watchdog for its shortest interval (.5s) and wait */ |
| 493 | writel(WDT_CFG_RESET, &wdog->cfg); |
| 494 | writel(WDT_MODE_EN, &wdog->mode); |
| 495 | writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl); |
Hans de Goede | b25d3c9 | 2015-06-14 16:53:15 +0200 | [diff] [blame] | 496 | while (1) { } |
Chen-Yu Tsai | 1275c48 | 2014-10-04 20:37:28 +0800 | [diff] [blame] | 497 | #endif |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 498 | } |
Andre Przywara | a9aab24 | 2022-11-28 00:02:56 +0000 | [diff] [blame] | 499 | #endif /* CONFIG_SYSRESET */ |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 500 | |
Icenowy Zheng | 96b82b6 | 2022-10-13 21:26:44 +0800 | [diff] [blame] | 501 | #if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF) && defined(CONFIG_CPU_V7A) |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 502 | void enable_caches(void) |
| 503 | { |
| 504 | /* Enable D-cache. I-cache is already enabled in start.S */ |
| 505 | dcache_enable(); |
| 506 | } |
| 507 | #endif |