blob: ff87faf6a22419e54d3639817ad2b884a97a3911 [file] [log] [blame]
Dave Gerlachd712b362021-05-11 10:22:11 -05001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Texas Instruments' K3 DDRSS driver
4 *
Nishanth Menoneaa39c62023-11-01 15:56:03 -05005 * Copyright (C) 2020-2021 Texas Instruments Incorporated - https://www.ti.com/
Dave Gerlachd712b362021-05-11 10:22:11 -05006 */
7
Dave Gerlach296c83a2022-03-17 12:03:43 -05008#include <config.h>
Georgi Vlaev1e6702e2025-01-06 14:37:01 +05309#include <time.h>
Dave Gerlachd712b362021-05-11 10:22:11 -050010#include <clk.h>
Dave Gerlach296c83a2022-03-17 12:03:43 -050011#include <div64.h>
Dave Gerlachd712b362021-05-11 10:22:11 -050012#include <dm.h>
13#include <dm/device_compat.h>
Dave Gerlach296c83a2022-03-17 12:03:43 -050014#include <fdt_support.h>
Dave Gerlachd712b362021-05-11 10:22:11 -050015#include <ram.h>
16#include <hang.h>
17#include <log.h>
18#include <asm/io.h>
19#include <power-domain.h>
20#include <wait_bit.h>
Lokesh Vutladd01c632021-05-11 10:22:13 -050021#include <power/regulator.h>
Dave Gerlachd712b362021-05-11 10:22:11 -050022
23#include "lpddr4_obj_if.h"
24#include "lpddr4_if.h"
25#include "lpddr4_structs_if.h"
26#include "lpddr4_ctl_regs.h"
27
28#define SRAM_MAX 512
29
30#define CTRLMMR_DDR4_FSP_CLKCHNG_REQ_OFFS 0x80
31#define CTRLMMR_DDR4_FSP_CLKCHNG_ACK_OFFS 0xc0
32
Dominic Rath6feaf592022-04-06 11:56:47 +020033#define DDRSS_V2A_CTL_REG 0x0020
Wolfgang Denk62fb2b42021-09-27 17:42:39 +020034#define DDRSS_ECC_CTRL_REG 0x0120
Dave Gerlach2c861a92021-05-11 10:22:12 -050035
Santhosh Kumar Kd80d5222025-01-23 14:06:26 +053036#define DDRSS_V2A_CTL_REG_SDRAM_IDX_CALC(x) ((ilog2(x) - 16) << 5)
37#define DDRSS_V2A_CTL_REG_SDRAM_IDX_MASK (~(0x1F << 0x5))
38#define DDRSS_V2A_CTL_REG_REGION_IDX_MASK (~(0X1F))
39#define DDRSS_V2A_CTL_REG_REGION_IDX_DEFAULT 0xF
40
41#define DDRSS_ECC_CTRL_REG_DEFAULT 0x0
Dave Gerlach296c83a2022-03-17 12:03:43 -050042#define DDRSS_ECC_CTRL_REG_ECC_EN BIT(0)
43#define DDRSS_ECC_CTRL_REG_RMW_EN BIT(1)
44#define DDRSS_ECC_CTRL_REG_ECC_CK BIT(2)
45#define DDRSS_ECC_CTRL_REG_WR_ALLOC BIT(4)
46
47#define DDRSS_ECC_R0_STR_ADDR_REG 0x0130
48#define DDRSS_ECC_R0_END_ADDR_REG 0x0134
49#define DDRSS_ECC_R1_STR_ADDR_REG 0x0138
50#define DDRSS_ECC_R1_END_ADDR_REG 0x013c
51#define DDRSS_ECC_R2_STR_ADDR_REG 0x0140
52#define DDRSS_ECC_R2_END_ADDR_REG 0x0144
53#define DDRSS_ECC_1B_ERR_CNT_REG 0x0150
Santhosh Kumar Kf0297ba2025-01-06 14:37:04 +053054#define DDRSS_V2A_INT_SET_REG 0x00a8
55
56#define DDRSS_V2A_INT_SET_REG_ECC1BERR_EN BIT(3)
57#define DDRSS_V2A_INT_SET_REG_ECC2BERR_EN BIT(4)
58#define DDRSS_V2A_INT_SET_REG_ECCM1BERR_EN BIT(5)
Dave Gerlach296c83a2022-03-17 12:03:43 -050059
Aswath Govindrajub232cb42022-01-25 20:56:29 +053060#define SINGLE_DDR_SUBSYSTEM 0x1
61#define MULTI_DDR_SUBSYSTEM 0x2
62
Aswath Govindraju6324bc72022-01-25 20:56:30 +053063#define MULTI_DDR_CFG0 0x00114100
64#define MULTI_DDR_CFG1 0x00114104
65#define DDR_CFG_LOAD 0x00114110
66
67enum intrlv_gran {
68 GRAN_128B,
69 GRAN_512B,
70 GRAN_2KB,
71 GRAN_4KB,
72 GRAN_16KB,
73 GRAN_32KB,
74 GRAN_512KB,
75 GRAN_1GB,
76 GRAN_1_5GB,
77 GRAN_2GB,
78 GRAN_3GB,
79 GRAN_4GB,
80 GRAN_6GB,
81 GRAN_8GB,
82 GRAN_16GB
83};
84
85enum intrlv_size {
86 SIZE_0,
87 SIZE_128MB,
88 SIZE_256MB,
89 SIZE_512MB,
90 SIZE_1GB,
91 SIZE_2GB,
92 SIZE_3GB,
93 SIZE_4GB,
94 SIZE_6GB,
95 SIZE_8GB,
96 SIZE_12GB,
97 SIZE_16GB,
98 SIZE_32GB
99};
100
101struct k3_ddrss_data {
102 u32 flags;
103};
104
105enum ecc_enable {
106 DISABLE_ALL = 0,
107 ENABLE_0,
108 ENABLE_1,
109 ENABLE_ALL
110};
111
112enum emif_config {
113 INTERLEAVE_ALL = 0,
114 SEPR0,
115 SEPR1
116};
117
118enum emif_active {
119 EMIF_0 = 1,
120 EMIF_1,
121 EMIF_ALL
122};
123
124struct k3_msmc {
125 enum intrlv_gran gran;
126 enum intrlv_size size;
127 enum ecc_enable enable;
128 enum emif_config config;
129 enum emif_active active;
130};
131
Dave Gerlach296c83a2022-03-17 12:03:43 -0500132#define K3_DDRSS_MAX_ECC_REGIONS 3
133
134struct k3_ddrss_ecc_region {
Santhosh Kumar K3f735f72025-01-06 14:37:03 +0530135 u64 start;
136 u64 range;
Dave Gerlach296c83a2022-03-17 12:03:43 -0500137};
138
Dave Gerlachd712b362021-05-11 10:22:11 -0500139struct k3_ddrss_desc {
140 struct udevice *dev;
141 void __iomem *ddrss_ss_cfg;
142 void __iomem *ddrss_ctrl_mmr;
Dave Gerlachfd199dd2022-03-17 12:03:42 -0500143 void __iomem *ddrss_ctl_cfg;
Dave Gerlachd712b362021-05-11 10:22:11 -0500144 struct power_domain ddrcfg_pwrdmn;
145 struct power_domain ddrdata_pwrdmn;
146 struct clk ddr_clk;
147 struct clk osc_clk;
Dave Gerlachff4e82b2022-04-08 16:46:50 -0500148 u32 ddr_freq0;
Dave Gerlachd712b362021-05-11 10:22:11 -0500149 u32 ddr_freq1;
150 u32 ddr_freq2;
151 u32 ddr_fhs_cnt;
Bryan Brattlof2905a462023-07-17 17:15:26 -0500152 u32 dram_class;
Lokesh Vutladd01c632021-05-11 10:22:13 -0500153 struct udevice *vtt_supply;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530154 u32 instance;
155 lpddr4_obj *driverdt;
156 lpddr4_config config;
157 lpddr4_privatedata pd;
Dave Gerlach296c83a2022-03-17 12:03:43 -0500158 struct k3_ddrss_ecc_region ecc_regions[K3_DDRSS_MAX_ECC_REGIONS];
159 u64 ecc_reserved_space;
Santhosh Kumar K51c52fb2025-01-06 14:37:02 +0530160 u64 ddr_bank_base[CONFIG_NR_DRAM_BANKS];
161 u64 ddr_bank_size[CONFIG_NR_DRAM_BANKS];
162 u64 ddr_ram_size;
Dave Gerlachd712b362021-05-11 10:22:11 -0500163};
164
Dave Gerlachd712b362021-05-11 10:22:11 -0500165struct reginitdata {
166 u32 ctl_regs[LPDDR4_INTR_CTL_REG_COUNT];
167 u16 ctl_regs_offs[LPDDR4_INTR_CTL_REG_COUNT];
168 u32 pi_regs[LPDDR4_INTR_PHY_INDEP_REG_COUNT];
169 u16 pi_regs_offs[LPDDR4_INTR_PHY_INDEP_REG_COUNT];
170 u32 phy_regs[LPDDR4_INTR_PHY_REG_COUNT];
171 u16 phy_regs_offs[LPDDR4_INTR_PHY_REG_COUNT];
172};
173
174#define TH_MACRO_EXP(fld, str) (fld##str)
175
176#define TH_FLD_MASK(fld) TH_MACRO_EXP(fld, _MASK)
177#define TH_FLD_SHIFT(fld) TH_MACRO_EXP(fld, _SHIFT)
178#define TH_FLD_WIDTH(fld) TH_MACRO_EXP(fld, _WIDTH)
179#define TH_FLD_WOCLR(fld) TH_MACRO_EXP(fld, _WOCLR)
180#define TH_FLD_WOSET(fld) TH_MACRO_EXP(fld, _WOSET)
181
182#define str(s) #s
183#define xstr(s) str(s)
184
185#define CTL_SHIFT 11
186#define PHY_SHIFT 11
187#define PI_SHIFT 10
188
189#define DENALI_CTL_0_DRAM_CLASS_DDR4 0xA
190#define DENALI_CTL_0_DRAM_CLASS_LPDDR4 0xB
191
192#define TH_OFFSET_FROM_REG(REG, SHIFT, offset) do {\
193 char *i, *pstr = xstr(REG); offset = 0;\
194 for (i = &pstr[SHIFT]; *i != '\0'; ++i) {\
195 offset = offset * 10 + (*i - '0'); } \
196 } while (0)
197
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530198static u32 k3_lpddr4_read_ddr_type(const lpddr4_privatedata *pd)
Dave Gerlachd712b362021-05-11 10:22:11 -0500199{
200 u32 status = 0U;
201 u32 offset = 0U;
202 u32 regval = 0U;
203 u32 dram_class = 0U;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530204 struct k3_ddrss_desc *ddrss = (struct k3_ddrss_desc *)pd->ddr_instance;
Dave Gerlachd712b362021-05-11 10:22:11 -0500205
206 TH_OFFSET_FROM_REG(LPDDR4__DRAM_CLASS__REG, CTL_SHIFT, offset);
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530207 status = ddrss->driverdt->readreg(pd, LPDDR4_CTL_REGS, offset, &regval);
Dave Gerlachd712b362021-05-11 10:22:11 -0500208 if (status > 0U) {
209 printf("%s: Failed to read DRAM_CLASS\n", __func__);
210 hang();
211 }
212
213 dram_class = ((regval & TH_FLD_MASK(LPDDR4__DRAM_CLASS__FLD)) >>
214 TH_FLD_SHIFT(LPDDR4__DRAM_CLASS__FLD));
215 return dram_class;
216}
217
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530218static void k3_lpddr4_freq_update(struct k3_ddrss_desc *ddrss)
Dave Gerlachd712b362021-05-11 10:22:11 -0500219{
220 unsigned int req_type, counter;
221
222 for (counter = 0; counter < ddrss->ddr_fhs_cnt; counter++) {
223 if (wait_for_bit_le32(ddrss->ddrss_ctrl_mmr +
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530224 CTRLMMR_DDR4_FSP_CLKCHNG_REQ_OFFS + ddrss->instance * 0x10, 0x80,
Dave Gerlachd712b362021-05-11 10:22:11 -0500225 true, 10000, false)) {
226 printf("Timeout during frequency handshake\n");
227 hang();
228 }
229
230 req_type = readl(ddrss->ddrss_ctrl_mmr +
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530231 CTRLMMR_DDR4_FSP_CLKCHNG_REQ_OFFS + ddrss->instance * 0x10) & 0x03;
Dave Gerlachd712b362021-05-11 10:22:11 -0500232
Dave Gerlachd712b362021-05-11 10:22:11 -0500233 if (req_type == 1)
234 clk_set_rate(&ddrss->ddr_clk, ddrss->ddr_freq1);
235 else if (req_type == 2)
236 clk_set_rate(&ddrss->ddr_clk, ddrss->ddr_freq2);
237 else if (req_type == 0)
Dave Gerlachff4e82b2022-04-08 16:46:50 -0500238 clk_set_rate(&ddrss->ddr_clk, ddrss->ddr_freq0);
Dave Gerlachd712b362021-05-11 10:22:11 -0500239 else
240 printf("%s: Invalid freq request type\n", __func__);
241
242 writel(0x1, ddrss->ddrss_ctrl_mmr +
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530243 CTRLMMR_DDR4_FSP_CLKCHNG_ACK_OFFS + ddrss->instance * 0x10);
Dave Gerlachd712b362021-05-11 10:22:11 -0500244 if (wait_for_bit_le32(ddrss->ddrss_ctrl_mmr +
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530245 CTRLMMR_DDR4_FSP_CLKCHNG_REQ_OFFS + ddrss->instance * 0x10, 0x80,
Dave Gerlachd712b362021-05-11 10:22:11 -0500246 false, 10, false)) {
247 printf("Timeout during frequency handshake\n");
248 hang();
249 }
250 writel(0x0, ddrss->ddrss_ctrl_mmr +
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530251 CTRLMMR_DDR4_FSP_CLKCHNG_ACK_OFFS + ddrss->instance * 0x10);
Dave Gerlachd712b362021-05-11 10:22:11 -0500252 }
253}
254
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530255static void k3_lpddr4_ack_freq_upd_req(const lpddr4_privatedata *pd)
Dave Gerlachd712b362021-05-11 10:22:11 -0500256{
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530257 struct k3_ddrss_desc *ddrss = (struct k3_ddrss_desc *)pd->ddr_instance;
Dave Gerlachd712b362021-05-11 10:22:11 -0500258
Bryan Brattlof2905a462023-07-17 17:15:26 -0500259 switch (ddrss->dram_class) {
Dave Gerlachd712b362021-05-11 10:22:11 -0500260 case DENALI_CTL_0_DRAM_CLASS_DDR4:
261 break;
262 case DENALI_CTL_0_DRAM_CLASS_LPDDR4:
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530263 k3_lpddr4_freq_update(ddrss);
Dave Gerlachd712b362021-05-11 10:22:11 -0500264 break;
265 default:
266 printf("Unrecognized dram_class cannot update frequency!\n");
267 }
268}
269
270static int k3_ddrss_init_freq(struct k3_ddrss_desc *ddrss)
271{
Dave Gerlachd712b362021-05-11 10:22:11 -0500272 int ret;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530273 lpddr4_privatedata *pd = &ddrss->pd;
Dave Gerlachd712b362021-05-11 10:22:11 -0500274
Bryan Brattlof2905a462023-07-17 17:15:26 -0500275 ddrss->dram_class = k3_lpddr4_read_ddr_type(pd);
Dave Gerlachd712b362021-05-11 10:22:11 -0500276
Bryan Brattlof2905a462023-07-17 17:15:26 -0500277 switch (ddrss->dram_class) {
Dave Gerlachd712b362021-05-11 10:22:11 -0500278 case DENALI_CTL_0_DRAM_CLASS_DDR4:
279 /* Set to ddr_freq1 from DT for DDR4 */
280 ret = clk_set_rate(&ddrss->ddr_clk, ddrss->ddr_freq1);
281 break;
282 case DENALI_CTL_0_DRAM_CLASS_LPDDR4:
Dave Gerlachff4e82b2022-04-08 16:46:50 -0500283 ret = clk_set_rate(&ddrss->ddr_clk, ddrss->ddr_freq0);
Dave Gerlachd712b362021-05-11 10:22:11 -0500284 break;
285 default:
286 ret = -EINVAL;
287 printf("Unrecognized dram_class cannot init frequency!\n");
288 }
289
290 if (ret < 0)
291 dev_err(ddrss->dev, "ddr clk init failed: %d\n", ret);
292 else
293 ret = 0;
294
295 return ret;
296}
297
298static void k3_lpddr4_info_handler(const lpddr4_privatedata *pd,
299 lpddr4_infotype infotype)
300{
301 if (infotype == LPDDR4_DRV_SOC_PLL_UPDATE)
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530302 k3_lpddr4_ack_freq_upd_req(pd);
Dave Gerlachd712b362021-05-11 10:22:11 -0500303}
304
305static int k3_ddrss_power_on(struct k3_ddrss_desc *ddrss)
306{
307 int ret;
308
309 debug("%s(ddrss=%p)\n", __func__, ddrss);
310
311 ret = power_domain_on(&ddrss->ddrcfg_pwrdmn);
312 if (ret) {
313 dev_err(ddrss->dev, "power_domain_on() failed: %d\n", ret);
314 return ret;
315 }
316
317 ret = power_domain_on(&ddrss->ddrdata_pwrdmn);
318 if (ret) {
319 dev_err(ddrss->dev, "power_domain_on() failed: %d\n", ret);
320 return ret;
321 }
322
Lokesh Vutladd01c632021-05-11 10:22:13 -0500323 ret = device_get_supply_regulator(ddrss->dev, "vtt-supply",
324 &ddrss->vtt_supply);
325 if (ret) {
326 dev_dbg(ddrss->dev, "vtt-supply not found.\n");
327 } else {
328 ret = regulator_set_value(ddrss->vtt_supply, 3300000);
329 if (ret)
330 return ret;
331 dev_dbg(ddrss->dev, "VTT regulator enabled, volt = %d\n",
332 regulator_get_value(ddrss->vtt_supply));
333 }
334
Dave Gerlachd712b362021-05-11 10:22:11 -0500335 return 0;
336}
337
338static int k3_ddrss_ofdata_to_priv(struct udevice *dev)
339{
340 struct k3_ddrss_desc *ddrss = dev_get_priv(dev);
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530341 struct k3_ddrss_data *ddrss_data = (struct k3_ddrss_data *)dev_get_driver_data(dev);
Matthias Schiffer47331932023-09-27 15:33:34 +0200342 void *reg;
Dave Gerlachd712b362021-05-11 10:22:11 -0500343 int ret;
344
345 debug("%s(dev=%p)\n", __func__, dev);
346
Matthias Schiffer47331932023-09-27 15:33:34 +0200347 reg = dev_read_addr_name_ptr(dev, "cfg");
348 if (!reg) {
Dave Gerlachd712b362021-05-11 10:22:11 -0500349 dev_err(dev, "No reg property for DDRSS wrapper logic\n");
350 return -EINVAL;
351 }
Matthias Schiffer47331932023-09-27 15:33:34 +0200352 ddrss->ddrss_ctl_cfg = reg;
Dave Gerlachd712b362021-05-11 10:22:11 -0500353
Matthias Schiffer47331932023-09-27 15:33:34 +0200354 reg = dev_read_addr_name_ptr(dev, "ctrl_mmr_lp4");
355 if (!reg) {
Dave Gerlachd712b362021-05-11 10:22:11 -0500356 dev_err(dev, "No reg property for CTRL MMR\n");
357 return -EINVAL;
358 }
Matthias Schiffer47331932023-09-27 15:33:34 +0200359 ddrss->ddrss_ctrl_mmr = reg;
Dave Gerlachd712b362021-05-11 10:22:11 -0500360
Matthias Schiffer47331932023-09-27 15:33:34 +0200361 reg = dev_read_addr_name_ptr(dev, "ss_cfg");
362 if (!reg)
Dave Gerlach296c83a2022-03-17 12:03:43 -0500363 dev_dbg(dev, "No reg property for SS Config region, but this is optional so continuing.\n");
Matthias Schiffer47331932023-09-27 15:33:34 +0200364 ddrss->ddrss_ss_cfg = reg;
Dave Gerlach296c83a2022-03-17 12:03:43 -0500365
Dave Gerlachd712b362021-05-11 10:22:11 -0500366 ret = power_domain_get_by_index(dev, &ddrss->ddrcfg_pwrdmn, 0);
367 if (ret) {
368 dev_err(dev, "power_domain_get() failed: %d\n", ret);
369 return ret;
370 }
371
372 ret = power_domain_get_by_index(dev, &ddrss->ddrdata_pwrdmn, 1);
373 if (ret) {
374 dev_err(dev, "power_domain_get() failed: %d\n", ret);
375 return ret;
376 }
377
378 ret = clk_get_by_index(dev, 0, &ddrss->ddr_clk);
379 if (ret)
380 dev_err(dev, "clk get failed%d\n", ret);
381
382 ret = clk_get_by_index(dev, 1, &ddrss->osc_clk);
383 if (ret)
384 dev_err(dev, "clk get failed for osc clk %d\n", ret);
385
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530386 /* Reading instance number for multi ddr subystems */
387 if (ddrss_data->flags & MULTI_DDR_SUBSYSTEM) {
388 ret = dev_read_u32(dev, "instance", &ddrss->instance);
389 if (ret) {
390 dev_err(dev, "missing instance property");
391 return -EINVAL;
392 }
393 } else {
394 ddrss->instance = 0;
395 }
396
Dave Gerlachff4e82b2022-04-08 16:46:50 -0500397 ret = dev_read_u32(dev, "ti,ddr-freq0", &ddrss->ddr_freq0);
398 if (ret) {
399 ddrss->ddr_freq0 = clk_get_rate(&ddrss->osc_clk);
400 dev_dbg(dev,
401 "ddr freq0 not populated, using bypass frequency.\n");
402 }
403
Dave Gerlachd712b362021-05-11 10:22:11 -0500404 ret = dev_read_u32(dev, "ti,ddr-freq1", &ddrss->ddr_freq1);
405 if (ret)
406 dev_err(dev, "ddr freq1 not populated %d\n", ret);
407
408 ret = dev_read_u32(dev, "ti,ddr-freq2", &ddrss->ddr_freq2);
409 if (ret)
410 dev_err(dev, "ddr freq2 not populated %d\n", ret);
411
412 ret = dev_read_u32(dev, "ti,ddr-fhs-cnt", &ddrss->ddr_fhs_cnt);
413 if (ret)
414 dev_err(dev, "ddr fhs cnt not populated %d\n", ret);
415
416 return ret;
417}
418
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530419void k3_lpddr4_probe(struct k3_ddrss_desc *ddrss)
Dave Gerlachd712b362021-05-11 10:22:11 -0500420{
421 u32 status = 0U;
422 u16 configsize = 0U;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530423 lpddr4_config *config = &ddrss->config;
Dave Gerlachd712b362021-05-11 10:22:11 -0500424
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530425 status = ddrss->driverdt->probe(config, &configsize);
Dave Gerlachd712b362021-05-11 10:22:11 -0500426
427 if ((status != 0) || (configsize != sizeof(lpddr4_privatedata))
428 || (configsize > SRAM_MAX)) {
429 printf("%s: FAIL\n", __func__);
430 hang();
431 } else {
432 debug("%s: PASS\n", __func__);
433 }
434}
435
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530436void k3_lpddr4_init(struct k3_ddrss_desc *ddrss)
Dave Gerlachd712b362021-05-11 10:22:11 -0500437{
438 u32 status = 0U;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530439 lpddr4_config *config = &ddrss->config;
440 lpddr4_obj *driverdt = ddrss->driverdt;
441 lpddr4_privatedata *pd = &ddrss->pd;
Dave Gerlachd712b362021-05-11 10:22:11 -0500442
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530443 if ((sizeof(*pd) != sizeof(lpddr4_privatedata)) || (sizeof(*pd) > SRAM_MAX)) {
Dave Gerlachd712b362021-05-11 10:22:11 -0500444 printf("%s: FAIL\n", __func__);
445 hang();
446 }
447
Dave Gerlachfd199dd2022-03-17 12:03:42 -0500448 config->ctlbase = (struct lpddr4_ctlregs_s *)ddrss->ddrss_ctl_cfg;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530449 config->infohandler = (lpddr4_infocallback) k3_lpddr4_info_handler;
Dave Gerlachd712b362021-05-11 10:22:11 -0500450
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530451 status = driverdt->init(pd, config);
452
453 /* linking ddr instance to lpddr4 */
454 pd->ddr_instance = (void *)ddrss;
Dave Gerlachd712b362021-05-11 10:22:11 -0500455
456 if ((status > 0U) ||
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530457 (pd->ctlbase != (struct lpddr4_ctlregs_s *)config->ctlbase) ||
458 (pd->ctlinterrupthandler != config->ctlinterrupthandler) ||
459 (pd->phyindepinterrupthandler != config->phyindepinterrupthandler)) {
Dave Gerlachd712b362021-05-11 10:22:11 -0500460 printf("%s: FAIL\n", __func__);
461 hang();
462 } else {
463 debug("%s: PASS\n", __func__);
464 }
465}
466
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530467void populate_data_array_from_dt(struct k3_ddrss_desc *ddrss,
468 struct reginitdata *reginit_data)
Dave Gerlachd712b362021-05-11 10:22:11 -0500469{
470 int ret, i;
471
472 ret = dev_read_u32_array(ddrss->dev, "ti,ctl-data",
473 (u32 *)reginit_data->ctl_regs,
474 LPDDR4_INTR_CTL_REG_COUNT);
475 if (ret)
476 printf("Error reading ctrl data %d\n", ret);
477
478 for (i = 0; i < LPDDR4_INTR_CTL_REG_COUNT; i++)
479 reginit_data->ctl_regs_offs[i] = i;
480
481 ret = dev_read_u32_array(ddrss->dev, "ti,pi-data",
482 (u32 *)reginit_data->pi_regs,
483 LPDDR4_INTR_PHY_INDEP_REG_COUNT);
484 if (ret)
485 printf("Error reading PI data\n");
486
487 for (i = 0; i < LPDDR4_INTR_PHY_INDEP_REG_COUNT; i++)
488 reginit_data->pi_regs_offs[i] = i;
489
490 ret = dev_read_u32_array(ddrss->dev, "ti,phy-data",
491 (u32 *)reginit_data->phy_regs,
492 LPDDR4_INTR_PHY_REG_COUNT);
493 if (ret)
494 printf("Error reading PHY data %d\n", ret);
495
496 for (i = 0; i < LPDDR4_INTR_PHY_REG_COUNT; i++)
497 reginit_data->phy_regs_offs[i] = i;
498}
499
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530500void k3_lpddr4_hardware_reg_init(struct k3_ddrss_desc *ddrss)
Dave Gerlachd712b362021-05-11 10:22:11 -0500501{
502 u32 status = 0U;
503 struct reginitdata reginitdata;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530504 lpddr4_obj *driverdt = ddrss->driverdt;
505 lpddr4_privatedata *pd = &ddrss->pd;
Dave Gerlachd712b362021-05-11 10:22:11 -0500506
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530507 populate_data_array_from_dt(ddrss, &reginitdata);
Dave Gerlachd712b362021-05-11 10:22:11 -0500508
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530509 status = driverdt->writectlconfig(pd, reginitdata.ctl_regs,
Dave Gerlachd712b362021-05-11 10:22:11 -0500510 reginitdata.ctl_regs_offs,
511 LPDDR4_INTR_CTL_REG_COUNT);
512 if (!status)
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530513 status = driverdt->writephyindepconfig(pd, reginitdata.pi_regs,
Dave Gerlachd712b362021-05-11 10:22:11 -0500514 reginitdata.pi_regs_offs,
515 LPDDR4_INTR_PHY_INDEP_REG_COUNT);
516 if (!status)
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530517 status = driverdt->writephyconfig(pd, reginitdata.phy_regs,
Dave Gerlachd712b362021-05-11 10:22:11 -0500518 reginitdata.phy_regs_offs,
519 LPDDR4_INTR_PHY_REG_COUNT);
520 if (status) {
521 printf("%s: FAIL\n", __func__);
522 hang();
523 }
524}
525
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530526void k3_lpddr4_start(struct k3_ddrss_desc *ddrss)
Dave Gerlachd712b362021-05-11 10:22:11 -0500527{
528 u32 status = 0U;
529 u32 regval = 0U;
530 u32 offset = 0U;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530531 lpddr4_obj *driverdt = ddrss->driverdt;
532 lpddr4_privatedata *pd = &ddrss->pd;
Dave Gerlachd712b362021-05-11 10:22:11 -0500533
534 TH_OFFSET_FROM_REG(LPDDR4__START__REG, CTL_SHIFT, offset);
535
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530536 status = driverdt->readreg(pd, LPDDR4_CTL_REGS, offset, &regval);
Dave Gerlachd712b362021-05-11 10:22:11 -0500537 if ((status > 0U) || ((regval & TH_FLD_MASK(LPDDR4__START__FLD)) != 0U)) {
538 printf("%s: Pre start FAIL\n", __func__);
539 hang();
540 }
541
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530542 status = driverdt->start(pd);
Dave Gerlachd712b362021-05-11 10:22:11 -0500543 if (status > 0U) {
544 printf("%s: FAIL\n", __func__);
545 hang();
546 }
547
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530548 status = driverdt->readreg(pd, LPDDR4_CTL_REGS, offset, &regval);
Dave Gerlachd712b362021-05-11 10:22:11 -0500549 if ((status > 0U) || ((regval & TH_FLD_MASK(LPDDR4__START__FLD)) != 1U)) {
550 printf("%s: Post start FAIL\n", __func__);
551 hang();
552 } else {
553 debug("%s: Post start PASS\n", __func__);
554 }
555}
556
Santhosh Kumar K3f735f72025-01-06 14:37:03 +0530557static void k3_ddrss_set_ecc_range_r0(u32 base, u64 start_address, u64 size)
Dave Gerlach296c83a2022-03-17 12:03:43 -0500558{
559 writel((start_address) >> 16, base + DDRSS_ECC_R0_STR_ADDR_REG);
560 writel((start_address + size - 1) >> 16, base + DDRSS_ECC_R0_END_ADDR_REG);
561}
562
Georgi Vlaev1e6702e2025-01-06 14:37:01 +0530563#define BIST_MODE_MEM_INIT 4
564#define BIST_MEM_INIT_TIMEOUT 10000 /* 1msec loops per block = 10s */
565static void k3_lpddr4_bist_init_mem_region(struct k3_ddrss_desc *ddrss,
566 u64 addr, u64 size,
567 u32 pattern)
Dave Gerlach296c83a2022-03-17 12:03:43 -0500568{
Georgi Vlaev1e6702e2025-01-06 14:37:01 +0530569 lpddr4_obj *driverdt = ddrss->driverdt;
570 lpddr4_privatedata *pd = &ddrss->pd;
571 u32 status, offset, regval;
572 bool int_status;
573 int i = 0;
Dave Gerlach296c83a2022-03-17 12:03:43 -0500574
Georgi Vlaev1e6702e2025-01-06 14:37:01 +0530575 /* Set BIST_START_ADDR_0 [31:0] */
576 regval = (u32)(addr & TH_FLD_MASK(LPDDR4__BIST_START_ADDRESS_0__FLD));
577 TH_OFFSET_FROM_REG(LPDDR4__BIST_START_ADDRESS_0__REG, CTL_SHIFT, offset);
578 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, regval);
579
580 /* Set BIST_START_ADDR_1 [32 or 34:32] */
581 regval = (u32)(addr >> TH_FLD_WIDTH(LPDDR4__BIST_START_ADDRESS_0__FLD));
582 regval &= TH_FLD_MASK(LPDDR4__BIST_START_ADDRESS_1__FLD);
583 TH_OFFSET_FROM_REG(LPDDR4__BIST_START_ADDRESS_1__REG, CTL_SHIFT, offset);
584 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, regval);
Dave Gerlach296c83a2022-03-17 12:03:43 -0500585
Georgi Vlaev1e6702e2025-01-06 14:37:01 +0530586 /* Set ADDR_SPACE = log2(size) */
587 regval = (u32)(ilog2(size) << TH_FLD_SHIFT(LPDDR4__ADDR_SPACE__FLD));
588 TH_OFFSET_FROM_REG(LPDDR4__ADDR_SPACE__REG, CTL_SHIFT, offset);
589 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, regval);
590
591 /* Enable the BIST data check. On 32bit lpddr4 (e.g J7) this shares a
592 * register with ADDR_SPACE and BIST_GO.
593 */
594 TH_OFFSET_FROM_REG(LPDDR4__BIST_DATA_CHECK__REG, CTL_SHIFT, offset);
595 driverdt->readreg(pd, LPDDR4_CTL_REGS, offset, &regval);
596 regval |= TH_FLD_MASK(LPDDR4__BIST_DATA_CHECK__FLD);
597 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, regval);
598 /* Clear the address check bit */
599 TH_OFFSET_FROM_REG(LPDDR4__BIST_ADDR_CHECK__REG, CTL_SHIFT, offset);
600 driverdt->readreg(pd, LPDDR4_CTL_REGS, offset, &regval);
601 regval &= ~TH_FLD_MASK(LPDDR4__BIST_ADDR_CHECK__FLD);
602 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, regval);
603
604 /* Set BIST_TEST_MODE[2:0] to memory initialize (4) */
605 regval = BIST_MODE_MEM_INIT;
606 TH_OFFSET_FROM_REG(LPDDR4__BIST_TEST_MODE__REG, CTL_SHIFT, offset);
607 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, regval);
608
609 /* Set BIST_DATA_PATTERN[31:0] */
610 TH_OFFSET_FROM_REG(LPDDR4__BIST_DATA_PATTERN_0__REG, CTL_SHIFT, offset);
611 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, pattern);
612
613 /* Set BIST_DATA_PATTERN[63:32] */
614 TH_OFFSET_FROM_REG(LPDDR4__BIST_DATA_PATTERN_1__REG, CTL_SHIFT, offset);
615 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, pattern);
616
617 udelay(1000);
618
619 /* Enable the programmed BIST operation - BIST_GO = 1 */
620 TH_OFFSET_FROM_REG(LPDDR4__BIST_GO__REG, CTL_SHIFT, offset);
621 driverdt->readreg(pd, LPDDR4_CTL_REGS, offset, &regval);
622 regval |= TH_FLD_MASK(LPDDR4__BIST_GO__FLD);
623 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, regval);
624
625 /* Wait for the BIST_DONE interrupt */
626 while (i < BIST_MEM_INIT_TIMEOUT) {
627 status = driverdt->checkctlinterrupt(pd, LPDDR4_INTR_BIST_DONE,
628 &int_status);
629 if (!status & int_status) {
630 /* Clear LPDDR4_INTR_BIST_DONE */
631 driverdt->ackctlinterrupt(pd, LPDDR4_INTR_BIST_DONE);
632 break;
633 }
634 udelay(1000);
635 i++;
636 }
637
638 /* Before continuing we have to stop BIST - BIST_GO = 0 */
639 TH_OFFSET_FROM_REG(LPDDR4__BIST_GO__REG, CTL_SHIFT, offset);
640 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, 0);
641
642 /* Timeout hit while priming the memory. We can't continue,
643 * since the memory is not fully initialized and we most
644 * likely get an uncorrectable error exception while booting.
645 */
646 if (i == BIST_MEM_INIT_TIMEOUT) {
647 printf("ERROR: Timeout while priming the memory.\n");
648 hang();
649 }
650}
651
652static void k3_ddrss_lpddr4_preload_full_mem(struct k3_ddrss_desc *ddrss,
653 u64 total_size, u32 pattern)
654{
655 u32 done, max_size2;
656
657 /* Get the max size (log2) supported in this config (16/32 lpddr4)
658 * from the start_addess width - 16bit: 8G, 32bit: 32G
659 */
660 max_size2 = TH_FLD_WIDTH(LPDDR4__BIST_START_ADDRESS_0__FLD) +
661 TH_FLD_WIDTH(LPDDR4__BIST_START_ADDRESS_1__FLD) + 1;
662
663 /* ECC is enabled in dt but we can't preload the memory if
664 * the memory configuration is recognized and supported.
665 */
666 if (!total_size || total_size > (1ull << max_size2) ||
667 total_size & (total_size - 1)) {
668 printf("ECC: the memory configuration is not supported\n");
669 hang();
670 }
671 printf("ECC is enabled, priming DDR which will take several seconds.\n");
672 done = get_timer(0);
673 k3_lpddr4_bist_init_mem_region(ddrss, 0, total_size, pattern);
674 printf("ECC: priming DDR completed in %lu msec\n", get_timer(done));
Dave Gerlach296c83a2022-03-17 12:03:43 -0500675}
676
Santhosh Kumar K51c52fb2025-01-06 14:37:02 +0530677static void k3_ddrss_ddr_bank_base_size_calc(struct k3_ddrss_desc *ddrss)
678{
679 int bank, na, ns, len, parent;
680 const fdt32_t *ptr, *end;
681
682 for (bank = 0; bank < CONFIG_NR_DRAM_BANKS; bank++) {
683 ddrss->ddr_bank_base[bank] = 0;
684 ddrss->ddr_bank_size[bank] = 0;
685 }
686
687 ofnode mem = ofnode_null();
688
689 do {
690 mem = ofnode_by_prop_value(mem, "device_type", "memory", 7);
691 } while (!ofnode_is_enabled(mem));
692
693 const void *fdt = ofnode_to_fdt(mem);
694 int node = ofnode_to_offset(mem);
695 const char *property = "reg";
696
697 parent = fdt_parent_offset(fdt, node);
698 na = fdt_address_cells(fdt, parent);
699 ns = fdt_size_cells(fdt, parent);
700 ptr = fdt_getprop(fdt, node, property, &len);
701 end = ptr + len / sizeof(*ptr);
702
703 for (bank = 0; bank < CONFIG_NR_DRAM_BANKS; bank++) {
704 if (ptr + na + ns <= end) {
705 if (CONFIG_IS_ENABLED(OF_TRANSLATE))
706 ddrss->ddr_bank_base[bank] = fdt_translate_address(fdt, node, ptr);
707 else
708 ddrss->ddr_bank_base[bank] = fdtdec_get_number(ptr, na);
709
710 ddrss->ddr_bank_size[bank] = fdtdec_get_number(&ptr[na], ns);
711 }
712
713 ptr += na + ns;
714 }
715
716 for (bank = 0; bank < CONFIG_NR_DRAM_BANKS; bank++)
717 ddrss->ddr_ram_size += ddrss->ddr_bank_size[bank];
718}
719
Santhosh Kumar Kd80d5222025-01-23 14:06:26 +0530720static void k3_ddrss_ddr_reg_init(struct k3_ddrss_desc *ddrss)
721{
722 u32 v2a_ctl_reg, sdram_idx;
723
724 sdram_idx = DDRSS_V2A_CTL_REG_SDRAM_IDX_CALC(ddrss->ddr_ram_size);
725 v2a_ctl_reg = readl(ddrss->ddrss_ss_cfg + DDRSS_V2A_CTL_REG);
726 v2a_ctl_reg = (v2a_ctl_reg & DDRSS_V2A_CTL_REG_SDRAM_IDX_MASK) | sdram_idx;
727
728 if (IS_ENABLED(CONFIG_SOC_K3_AM642))
729 v2a_ctl_reg = (v2a_ctl_reg & DDRSS_V2A_CTL_REG_REGION_IDX_MASK) |
730 DDRSS_V2A_CTL_REG_REGION_IDX_DEFAULT;
731
732 writel(v2a_ctl_reg, ddrss->ddrss_ss_cfg + DDRSS_V2A_CTL_REG);
733 writel(DDRSS_ECC_CTRL_REG_DEFAULT, ddrss->ddrss_ss_cfg + DDRSS_ECC_CTRL_REG);
734}
735
Dave Gerlach296c83a2022-03-17 12:03:43 -0500736static void k3_ddrss_lpddr4_ecc_calc_reserved_mem(struct k3_ddrss_desc *ddrss)
737{
738 fdtdec_setup_mem_size_base_lowest();
739
Santhosh Kumar K51c52fb2025-01-06 14:37:02 +0530740 ddrss->ecc_reserved_space = ddrss->ddr_ram_size;
Dave Gerlach296c83a2022-03-17 12:03:43 -0500741 do_div(ddrss->ecc_reserved_space, 9);
742
743 /* Round to clean number */
744 ddrss->ecc_reserved_space = 1ull << (fls(ddrss->ecc_reserved_space));
745}
746
747static void k3_ddrss_lpddr4_ecc_init(struct k3_ddrss_desc *ddrss)
748{
Santhosh Kumar K3f735f72025-01-06 14:37:03 +0530749 u64 ecc_region_start = ddrss->ecc_regions[0].start;
750 u64 ecc_range = ddrss->ecc_regions[0].range;
Dave Gerlach296c83a2022-03-17 12:03:43 -0500751 u32 base = (u32)ddrss->ddrss_ss_cfg;
752 u32 val;
753
754 /* Only Program region 0 which covers full ddr space */
Santhosh Kumar K3f735f72025-01-06 14:37:03 +0530755 k3_ddrss_set_ecc_range_r0(base, ecc_region_start - ddrss->ddr_bank_base[0], ecc_range);
Dave Gerlach296c83a2022-03-17 12:03:43 -0500756
757 /* Enable ECC, RMW, WR_ALLOC */
758 writel(DDRSS_ECC_CTRL_REG_ECC_EN | DDRSS_ECC_CTRL_REG_RMW_EN |
759 DDRSS_ECC_CTRL_REG_WR_ALLOC, base + DDRSS_ECC_CTRL_REG);
760
Georgi Vlaev1e6702e2025-01-06 14:37:01 +0530761 /* Preload the full memory with 0's using the BIST engine of
762 * the LPDDR4 controller.
763 */
Santhosh Kumar K51c52fb2025-01-06 14:37:02 +0530764 k3_ddrss_lpddr4_preload_full_mem(ddrss, ddrss->ddr_ram_size, 0);
Dave Gerlach296c83a2022-03-17 12:03:43 -0500765
766 /* Clear Error Count Register */
767 writel(0x1, base + DDRSS_ECC_1B_ERR_CNT_REG);
768
Santhosh Kumar Kf0297ba2025-01-06 14:37:04 +0530769 writel(DDRSS_V2A_INT_SET_REG_ECC1BERR_EN | DDRSS_V2A_INT_SET_REG_ECC2BERR_EN |
770 DDRSS_V2A_INT_SET_REG_ECCM1BERR_EN, base + DDRSS_V2A_INT_SET_REG);
771
Dave Gerlach296c83a2022-03-17 12:03:43 -0500772 /* Enable ECC Check */
773 val = readl(base + DDRSS_ECC_CTRL_REG);
774 val |= DDRSS_ECC_CTRL_REG_ECC_CK;
775 writel(val, base + DDRSS_ECC_CTRL_REG);
776}
777
Dave Gerlachd712b362021-05-11 10:22:11 -0500778static int k3_ddrss_probe(struct udevice *dev)
779{
780 int ret;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530781 struct k3_ddrss_desc *ddrss = dev_get_priv(dev);
Dave Gerlachd712b362021-05-11 10:22:11 -0500782
783 debug("%s(dev=%p)\n", __func__, dev);
784
785 ret = k3_ddrss_ofdata_to_priv(dev);
786 if (ret)
787 return ret;
788
789 ddrss->dev = dev;
790 ret = k3_ddrss_power_on(ddrss);
791 if (ret)
792 return ret;
793
Santhosh Kumar Kd80d5222025-01-23 14:06:26 +0530794 k3_ddrss_ddr_bank_base_size_calc(ddrss);
795
796 k3_ddrss_ddr_reg_init(ddrss);
Dave Gerlach2c861a92021-05-11 10:22:12 -0500797
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530798 ddrss->driverdt = lpddr4_getinstance();
799
800 k3_lpddr4_probe(ddrss);
801 k3_lpddr4_init(ddrss);
802 k3_lpddr4_hardware_reg_init(ddrss);
Dave Gerlachd712b362021-05-11 10:22:11 -0500803
804 ret = k3_ddrss_init_freq(ddrss);
805 if (ret)
806 return ret;
807
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530808 k3_lpddr4_start(ddrss);
Dave Gerlachd712b362021-05-11 10:22:11 -0500809
Santhosh Kumar K94174ef2025-01-06 14:37:06 +0530810 if (IS_ENABLED(CONFIG_K3_INLINE_ECC)) {
Dave Gerlach296c83a2022-03-17 12:03:43 -0500811 if (!ddrss->ddrss_ss_cfg) {
812 printf("%s: ss_cfg is required if ecc is enabled but not provided.",
813 __func__);
814 return -EINVAL;
815 }
816
817 k3_ddrss_lpddr4_ecc_calc_reserved_mem(ddrss);
818
819 /* Always configure one region that covers full DDR space */
Santhosh Kumar K3f735f72025-01-06 14:37:03 +0530820 ddrss->ecc_regions[0].start = ddrss->ddr_bank_base[0];
821 ddrss->ecc_regions[0].range = ddrss->ddr_ram_size - ddrss->ecc_reserved_space;
Dave Gerlach296c83a2022-03-17 12:03:43 -0500822 k3_ddrss_lpddr4_ecc_init(ddrss);
823 }
824
Dave Gerlachd712b362021-05-11 10:22:11 -0500825 return ret;
826}
827
Dave Gerlach296c83a2022-03-17 12:03:43 -0500828int k3_ddrss_ddr_fdt_fixup(struct udevice *dev, void *blob, struct bd_info *bd)
829{
Dave Gerlach296c83a2022-03-17 12:03:43 -0500830 int bank;
Santhosh Kumar K51c52fb2025-01-06 14:37:02 +0530831 struct k3_ddrss_desc *ddrss = dev_get_priv(dev);
Dave Gerlach296c83a2022-03-17 12:03:43 -0500832
833 if (ddrss->ecc_reserved_space == 0)
834 return 0;
835
836 for (bank = CONFIG_NR_DRAM_BANKS - 1; bank >= 0; bank--) {
Santhosh Kumar K51c52fb2025-01-06 14:37:02 +0530837 if (ddrss->ecc_reserved_space > ddrss->ddr_bank_size[bank]) {
838 ddrss->ecc_reserved_space -= ddrss->ddr_bank_size[bank];
839 ddrss->ddr_bank_size[bank] = 0;
Dave Gerlach296c83a2022-03-17 12:03:43 -0500840 } else {
Santhosh Kumar K51c52fb2025-01-06 14:37:02 +0530841 ddrss->ddr_bank_size[bank] -= ddrss->ecc_reserved_space;
Dave Gerlach296c83a2022-03-17 12:03:43 -0500842 break;
843 }
844 }
845
Santhosh Kumar K51c52fb2025-01-06 14:37:02 +0530846 return fdt_fixup_memory_banks(blob, ddrss->ddr_bank_base,
847 ddrss->ddr_bank_size, CONFIG_NR_DRAM_BANKS);
Dave Gerlach296c83a2022-03-17 12:03:43 -0500848}
849
Dave Gerlachd712b362021-05-11 10:22:11 -0500850static int k3_ddrss_get_info(struct udevice *dev, struct ram_info *info)
851{
852 return 0;
853}
854
855static struct ram_ops k3_ddrss_ops = {
856 .get_info = k3_ddrss_get_info,
857};
858
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530859static const struct k3_ddrss_data k3_data = {
860 .flags = SINGLE_DDR_SUBSYSTEM,
861};
862
863static const struct k3_ddrss_data j721s2_data = {
864 .flags = MULTI_DDR_SUBSYSTEM,
865};
866
Dave Gerlachd712b362021-05-11 10:22:11 -0500867static const struct udevice_id k3_ddrss_ids[] = {
Bryan Brattlofdebb0452022-11-03 19:13:53 -0500868 {.compatible = "ti,am62a-ddrss", .data = (ulong)&k3_data, },
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530869 {.compatible = "ti,am64-ddrss", .data = (ulong)&k3_data, },
870 {.compatible = "ti,j721e-ddrss", .data = (ulong)&k3_data, },
871 {.compatible = "ti,j721s2-ddrss", .data = (ulong)&j721s2_data, },
Dave Gerlachd712b362021-05-11 10:22:11 -0500872 {}
873};
874
875U_BOOT_DRIVER(k3_ddrss) = {
876 .name = "k3_ddrss",
877 .id = UCLASS_RAM,
878 .of_match = k3_ddrss_ids,
879 .ops = &k3_ddrss_ops,
880 .probe = k3_ddrss_probe,
881 .priv_auto = sizeof(struct k3_ddrss_desc),
882};
Aswath Govindraju6324bc72022-01-25 20:56:30 +0530883
884static int k3_msmc_set_config(struct k3_msmc *msmc)
885{
886 u32 ddr_cfg0 = 0;
887 u32 ddr_cfg1 = 0;
888
889 ddr_cfg0 |= msmc->gran << 24;
890 ddr_cfg0 |= msmc->size << 16;
891 /* heartbeat_per, bit[4:0] setting to 3 is advisable */
892 ddr_cfg0 |= 3;
893
894 /* Program MULTI_DDR_CFG0 */
895 writel(ddr_cfg0, MULTI_DDR_CFG0);
896
897 ddr_cfg1 |= msmc->enable << 16;
898 ddr_cfg1 |= msmc->config << 8;
899 ddr_cfg1 |= msmc->active;
900
901 /* Program MULTI_DDR_CFG1 */
902 writel(ddr_cfg1, MULTI_DDR_CFG1);
903
904 /* Program DDR_CFG_LOAD */
905 writel(0x60000000, DDR_CFG_LOAD);
906
907 return 0;
908}
909
910static int k3_msmc_probe(struct udevice *dev)
911{
912 struct k3_msmc *msmc = dev_get_priv(dev);
913 int ret = 0;
914
915 /* Read the granular size from DT */
916 ret = dev_read_u32(dev, "intrlv-gran", &msmc->gran);
917 if (ret) {
918 dev_err(dev, "missing intrlv-gran property");
919 return -EINVAL;
920 }
921
922 /* Read the interleave region from DT */
923 ret = dev_read_u32(dev, "intrlv-size", &msmc->size);
924 if (ret) {
925 dev_err(dev, "missing intrlv-size property");
926 return -EINVAL;
927 }
928
929 /* Read ECC enable config */
930 ret = dev_read_u32(dev, "ecc-enable", &msmc->enable);
931 if (ret) {
932 dev_err(dev, "missing ecc-enable property");
933 return -EINVAL;
934 }
935
936 /* Read EMIF configuration */
937 ret = dev_read_u32(dev, "emif-config", &msmc->config);
938 if (ret) {
939 dev_err(dev, "missing emif-config property");
940 return -EINVAL;
941 }
942
943 /* Read EMIF active */
944 ret = dev_read_u32(dev, "emif-active", &msmc->active);
945 if (ret) {
946 dev_err(dev, "missing emif-active property");
947 return -EINVAL;
948 }
949
950 ret = k3_msmc_set_config(msmc);
951 if (ret) {
952 dev_err(dev, "error setting msmc config");
953 return -EINVAL;
954 }
955
956 return 0;
957}
958
959static const struct udevice_id k3_msmc_ids[] = {
960 { .compatible = "ti,j721s2-msmc"},
961 {}
962};
963
964U_BOOT_DRIVER(k3_msmc) = {
965 .name = "k3_msmc",
966 .of_match = k3_msmc_ids,
967 .id = UCLASS_MISC,
968 .probe = k3_msmc_probe,
969 .priv_auto = sizeof(struct k3_msmc),
970 .flags = DM_FLAG_DEFAULT_PD_CTRL_OFF,
971};