blob: 29ce53453c1f42662a2233a2ae640c83628dc5f6 [file] [log] [blame]
Dave Gerlachd712b362021-05-11 10:22:11 -05001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Texas Instruments' K3 DDRSS driver
4 *
Nishanth Menoneaa39c62023-11-01 15:56:03 -05005 * Copyright (C) 2020-2021 Texas Instruments Incorporated - https://www.ti.com/
Dave Gerlachd712b362021-05-11 10:22:11 -05006 */
7
Dave Gerlach296c83a2022-03-17 12:03:43 -05008#include <config.h>
Georgi Vlaev1e6702e2025-01-06 14:37:01 +05309#include <time.h>
Dave Gerlachd712b362021-05-11 10:22:11 -050010#include <clk.h>
Dave Gerlach296c83a2022-03-17 12:03:43 -050011#include <div64.h>
Dave Gerlachd712b362021-05-11 10:22:11 -050012#include <dm.h>
13#include <dm/device_compat.h>
Dave Gerlach296c83a2022-03-17 12:03:43 -050014#include <fdt_support.h>
Dave Gerlachd712b362021-05-11 10:22:11 -050015#include <ram.h>
16#include <hang.h>
17#include <log.h>
18#include <asm/io.h>
19#include <power-domain.h>
20#include <wait_bit.h>
Lokesh Vutladd01c632021-05-11 10:22:13 -050021#include <power/regulator.h>
Dave Gerlachd712b362021-05-11 10:22:11 -050022
23#include "lpddr4_obj_if.h"
24#include "lpddr4_if.h"
25#include "lpddr4_structs_if.h"
26#include "lpddr4_ctl_regs.h"
27
28#define SRAM_MAX 512
29
30#define CTRLMMR_DDR4_FSP_CLKCHNG_REQ_OFFS 0x80
31#define CTRLMMR_DDR4_FSP_CLKCHNG_ACK_OFFS 0xc0
32
Dominic Rath6feaf592022-04-06 11:56:47 +020033#define DDRSS_V2A_CTL_REG 0x0020
Wolfgang Denk62fb2b42021-09-27 17:42:39 +020034#define DDRSS_ECC_CTRL_REG 0x0120
Dave Gerlach2c861a92021-05-11 10:22:12 -050035
Dave Gerlach296c83a2022-03-17 12:03:43 -050036#define DDRSS_ECC_CTRL_REG_ECC_EN BIT(0)
37#define DDRSS_ECC_CTRL_REG_RMW_EN BIT(1)
38#define DDRSS_ECC_CTRL_REG_ECC_CK BIT(2)
39#define DDRSS_ECC_CTRL_REG_WR_ALLOC BIT(4)
40
41#define DDRSS_ECC_R0_STR_ADDR_REG 0x0130
42#define DDRSS_ECC_R0_END_ADDR_REG 0x0134
43#define DDRSS_ECC_R1_STR_ADDR_REG 0x0138
44#define DDRSS_ECC_R1_END_ADDR_REG 0x013c
45#define DDRSS_ECC_R2_STR_ADDR_REG 0x0140
46#define DDRSS_ECC_R2_END_ADDR_REG 0x0144
47#define DDRSS_ECC_1B_ERR_CNT_REG 0x0150
48
Aswath Govindrajub232cb42022-01-25 20:56:29 +053049#define SINGLE_DDR_SUBSYSTEM 0x1
50#define MULTI_DDR_SUBSYSTEM 0x2
51
Aswath Govindraju6324bc72022-01-25 20:56:30 +053052#define MULTI_DDR_CFG0 0x00114100
53#define MULTI_DDR_CFG1 0x00114104
54#define DDR_CFG_LOAD 0x00114110
55
56enum intrlv_gran {
57 GRAN_128B,
58 GRAN_512B,
59 GRAN_2KB,
60 GRAN_4KB,
61 GRAN_16KB,
62 GRAN_32KB,
63 GRAN_512KB,
64 GRAN_1GB,
65 GRAN_1_5GB,
66 GRAN_2GB,
67 GRAN_3GB,
68 GRAN_4GB,
69 GRAN_6GB,
70 GRAN_8GB,
71 GRAN_16GB
72};
73
74enum intrlv_size {
75 SIZE_0,
76 SIZE_128MB,
77 SIZE_256MB,
78 SIZE_512MB,
79 SIZE_1GB,
80 SIZE_2GB,
81 SIZE_3GB,
82 SIZE_4GB,
83 SIZE_6GB,
84 SIZE_8GB,
85 SIZE_12GB,
86 SIZE_16GB,
87 SIZE_32GB
88};
89
90struct k3_ddrss_data {
91 u32 flags;
92};
93
94enum ecc_enable {
95 DISABLE_ALL = 0,
96 ENABLE_0,
97 ENABLE_1,
98 ENABLE_ALL
99};
100
101enum emif_config {
102 INTERLEAVE_ALL = 0,
103 SEPR0,
104 SEPR1
105};
106
107enum emif_active {
108 EMIF_0 = 1,
109 EMIF_1,
110 EMIF_ALL
111};
112
113struct k3_msmc {
114 enum intrlv_gran gran;
115 enum intrlv_size size;
116 enum ecc_enable enable;
117 enum emif_config config;
118 enum emif_active active;
119};
120
Dave Gerlach296c83a2022-03-17 12:03:43 -0500121#define K3_DDRSS_MAX_ECC_REGIONS 3
122
123struct k3_ddrss_ecc_region {
124 u32 start;
125 u32 range;
126};
127
Dave Gerlachd712b362021-05-11 10:22:11 -0500128struct k3_ddrss_desc {
129 struct udevice *dev;
130 void __iomem *ddrss_ss_cfg;
131 void __iomem *ddrss_ctrl_mmr;
Dave Gerlachfd199dd2022-03-17 12:03:42 -0500132 void __iomem *ddrss_ctl_cfg;
Dave Gerlachd712b362021-05-11 10:22:11 -0500133 struct power_domain ddrcfg_pwrdmn;
134 struct power_domain ddrdata_pwrdmn;
135 struct clk ddr_clk;
136 struct clk osc_clk;
Dave Gerlachff4e82b2022-04-08 16:46:50 -0500137 u32 ddr_freq0;
Dave Gerlachd712b362021-05-11 10:22:11 -0500138 u32 ddr_freq1;
139 u32 ddr_freq2;
140 u32 ddr_fhs_cnt;
Bryan Brattlof2905a462023-07-17 17:15:26 -0500141 u32 dram_class;
Lokesh Vutladd01c632021-05-11 10:22:13 -0500142 struct udevice *vtt_supply;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530143 u32 instance;
144 lpddr4_obj *driverdt;
145 lpddr4_config config;
146 lpddr4_privatedata pd;
Dave Gerlach296c83a2022-03-17 12:03:43 -0500147 struct k3_ddrss_ecc_region ecc_regions[K3_DDRSS_MAX_ECC_REGIONS];
148 u64 ecc_reserved_space;
149 bool ti_ecc_enabled;
Santhosh Kumar K51c52fb2025-01-06 14:37:02 +0530150 u64 ddr_bank_base[CONFIG_NR_DRAM_BANKS];
151 u64 ddr_bank_size[CONFIG_NR_DRAM_BANKS];
152 u64 ddr_ram_size;
Dave Gerlachd712b362021-05-11 10:22:11 -0500153};
154
Dave Gerlachd712b362021-05-11 10:22:11 -0500155struct reginitdata {
156 u32 ctl_regs[LPDDR4_INTR_CTL_REG_COUNT];
157 u16 ctl_regs_offs[LPDDR4_INTR_CTL_REG_COUNT];
158 u32 pi_regs[LPDDR4_INTR_PHY_INDEP_REG_COUNT];
159 u16 pi_regs_offs[LPDDR4_INTR_PHY_INDEP_REG_COUNT];
160 u32 phy_regs[LPDDR4_INTR_PHY_REG_COUNT];
161 u16 phy_regs_offs[LPDDR4_INTR_PHY_REG_COUNT];
162};
163
164#define TH_MACRO_EXP(fld, str) (fld##str)
165
166#define TH_FLD_MASK(fld) TH_MACRO_EXP(fld, _MASK)
167#define TH_FLD_SHIFT(fld) TH_MACRO_EXP(fld, _SHIFT)
168#define TH_FLD_WIDTH(fld) TH_MACRO_EXP(fld, _WIDTH)
169#define TH_FLD_WOCLR(fld) TH_MACRO_EXP(fld, _WOCLR)
170#define TH_FLD_WOSET(fld) TH_MACRO_EXP(fld, _WOSET)
171
172#define str(s) #s
173#define xstr(s) str(s)
174
175#define CTL_SHIFT 11
176#define PHY_SHIFT 11
177#define PI_SHIFT 10
178
179#define DENALI_CTL_0_DRAM_CLASS_DDR4 0xA
180#define DENALI_CTL_0_DRAM_CLASS_LPDDR4 0xB
181
182#define TH_OFFSET_FROM_REG(REG, SHIFT, offset) do {\
183 char *i, *pstr = xstr(REG); offset = 0;\
184 for (i = &pstr[SHIFT]; *i != '\0'; ++i) {\
185 offset = offset * 10 + (*i - '0'); } \
186 } while (0)
187
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530188static u32 k3_lpddr4_read_ddr_type(const lpddr4_privatedata *pd)
Dave Gerlachd712b362021-05-11 10:22:11 -0500189{
190 u32 status = 0U;
191 u32 offset = 0U;
192 u32 regval = 0U;
193 u32 dram_class = 0U;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530194 struct k3_ddrss_desc *ddrss = (struct k3_ddrss_desc *)pd->ddr_instance;
Dave Gerlachd712b362021-05-11 10:22:11 -0500195
196 TH_OFFSET_FROM_REG(LPDDR4__DRAM_CLASS__REG, CTL_SHIFT, offset);
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530197 status = ddrss->driverdt->readreg(pd, LPDDR4_CTL_REGS, offset, &regval);
Dave Gerlachd712b362021-05-11 10:22:11 -0500198 if (status > 0U) {
199 printf("%s: Failed to read DRAM_CLASS\n", __func__);
200 hang();
201 }
202
203 dram_class = ((regval & TH_FLD_MASK(LPDDR4__DRAM_CLASS__FLD)) >>
204 TH_FLD_SHIFT(LPDDR4__DRAM_CLASS__FLD));
205 return dram_class;
206}
207
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530208static void k3_lpddr4_freq_update(struct k3_ddrss_desc *ddrss)
Dave Gerlachd712b362021-05-11 10:22:11 -0500209{
210 unsigned int req_type, counter;
211
212 for (counter = 0; counter < ddrss->ddr_fhs_cnt; counter++) {
213 if (wait_for_bit_le32(ddrss->ddrss_ctrl_mmr +
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530214 CTRLMMR_DDR4_FSP_CLKCHNG_REQ_OFFS + ddrss->instance * 0x10, 0x80,
Dave Gerlachd712b362021-05-11 10:22:11 -0500215 true, 10000, false)) {
216 printf("Timeout during frequency handshake\n");
217 hang();
218 }
219
220 req_type = readl(ddrss->ddrss_ctrl_mmr +
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530221 CTRLMMR_DDR4_FSP_CLKCHNG_REQ_OFFS + ddrss->instance * 0x10) & 0x03;
Dave Gerlachd712b362021-05-11 10:22:11 -0500222
Dave Gerlachd712b362021-05-11 10:22:11 -0500223 if (req_type == 1)
224 clk_set_rate(&ddrss->ddr_clk, ddrss->ddr_freq1);
225 else if (req_type == 2)
226 clk_set_rate(&ddrss->ddr_clk, ddrss->ddr_freq2);
227 else if (req_type == 0)
Dave Gerlachff4e82b2022-04-08 16:46:50 -0500228 clk_set_rate(&ddrss->ddr_clk, ddrss->ddr_freq0);
Dave Gerlachd712b362021-05-11 10:22:11 -0500229 else
230 printf("%s: Invalid freq request type\n", __func__);
231
232 writel(0x1, ddrss->ddrss_ctrl_mmr +
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530233 CTRLMMR_DDR4_FSP_CLKCHNG_ACK_OFFS + ddrss->instance * 0x10);
Dave Gerlachd712b362021-05-11 10:22:11 -0500234 if (wait_for_bit_le32(ddrss->ddrss_ctrl_mmr +
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530235 CTRLMMR_DDR4_FSP_CLKCHNG_REQ_OFFS + ddrss->instance * 0x10, 0x80,
Dave Gerlachd712b362021-05-11 10:22:11 -0500236 false, 10, false)) {
237 printf("Timeout during frequency handshake\n");
238 hang();
239 }
240 writel(0x0, ddrss->ddrss_ctrl_mmr +
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530241 CTRLMMR_DDR4_FSP_CLKCHNG_ACK_OFFS + ddrss->instance * 0x10);
Dave Gerlachd712b362021-05-11 10:22:11 -0500242 }
243}
244
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530245static void k3_lpddr4_ack_freq_upd_req(const lpddr4_privatedata *pd)
Dave Gerlachd712b362021-05-11 10:22:11 -0500246{
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530247 struct k3_ddrss_desc *ddrss = (struct k3_ddrss_desc *)pd->ddr_instance;
Dave Gerlachd712b362021-05-11 10:22:11 -0500248
Bryan Brattlof2905a462023-07-17 17:15:26 -0500249 switch (ddrss->dram_class) {
Dave Gerlachd712b362021-05-11 10:22:11 -0500250 case DENALI_CTL_0_DRAM_CLASS_DDR4:
251 break;
252 case DENALI_CTL_0_DRAM_CLASS_LPDDR4:
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530253 k3_lpddr4_freq_update(ddrss);
Dave Gerlachd712b362021-05-11 10:22:11 -0500254 break;
255 default:
256 printf("Unrecognized dram_class cannot update frequency!\n");
257 }
258}
259
260static int k3_ddrss_init_freq(struct k3_ddrss_desc *ddrss)
261{
Dave Gerlachd712b362021-05-11 10:22:11 -0500262 int ret;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530263 lpddr4_privatedata *pd = &ddrss->pd;
Dave Gerlachd712b362021-05-11 10:22:11 -0500264
Bryan Brattlof2905a462023-07-17 17:15:26 -0500265 ddrss->dram_class = k3_lpddr4_read_ddr_type(pd);
Dave Gerlachd712b362021-05-11 10:22:11 -0500266
Bryan Brattlof2905a462023-07-17 17:15:26 -0500267 switch (ddrss->dram_class) {
Dave Gerlachd712b362021-05-11 10:22:11 -0500268 case DENALI_CTL_0_DRAM_CLASS_DDR4:
269 /* Set to ddr_freq1 from DT for DDR4 */
270 ret = clk_set_rate(&ddrss->ddr_clk, ddrss->ddr_freq1);
271 break;
272 case DENALI_CTL_0_DRAM_CLASS_LPDDR4:
Dave Gerlachff4e82b2022-04-08 16:46:50 -0500273 ret = clk_set_rate(&ddrss->ddr_clk, ddrss->ddr_freq0);
Dave Gerlachd712b362021-05-11 10:22:11 -0500274 break;
275 default:
276 ret = -EINVAL;
277 printf("Unrecognized dram_class cannot init frequency!\n");
278 }
279
280 if (ret < 0)
281 dev_err(ddrss->dev, "ddr clk init failed: %d\n", ret);
282 else
283 ret = 0;
284
285 return ret;
286}
287
288static void k3_lpddr4_info_handler(const lpddr4_privatedata *pd,
289 lpddr4_infotype infotype)
290{
291 if (infotype == LPDDR4_DRV_SOC_PLL_UPDATE)
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530292 k3_lpddr4_ack_freq_upd_req(pd);
Dave Gerlachd712b362021-05-11 10:22:11 -0500293}
294
295static int k3_ddrss_power_on(struct k3_ddrss_desc *ddrss)
296{
297 int ret;
298
299 debug("%s(ddrss=%p)\n", __func__, ddrss);
300
301 ret = power_domain_on(&ddrss->ddrcfg_pwrdmn);
302 if (ret) {
303 dev_err(ddrss->dev, "power_domain_on() failed: %d\n", ret);
304 return ret;
305 }
306
307 ret = power_domain_on(&ddrss->ddrdata_pwrdmn);
308 if (ret) {
309 dev_err(ddrss->dev, "power_domain_on() failed: %d\n", ret);
310 return ret;
311 }
312
Lokesh Vutladd01c632021-05-11 10:22:13 -0500313 ret = device_get_supply_regulator(ddrss->dev, "vtt-supply",
314 &ddrss->vtt_supply);
315 if (ret) {
316 dev_dbg(ddrss->dev, "vtt-supply not found.\n");
317 } else {
318 ret = regulator_set_value(ddrss->vtt_supply, 3300000);
319 if (ret)
320 return ret;
321 dev_dbg(ddrss->dev, "VTT regulator enabled, volt = %d\n",
322 regulator_get_value(ddrss->vtt_supply));
323 }
324
Dave Gerlachd712b362021-05-11 10:22:11 -0500325 return 0;
326}
327
328static int k3_ddrss_ofdata_to_priv(struct udevice *dev)
329{
330 struct k3_ddrss_desc *ddrss = dev_get_priv(dev);
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530331 struct k3_ddrss_data *ddrss_data = (struct k3_ddrss_data *)dev_get_driver_data(dev);
Matthias Schiffer47331932023-09-27 15:33:34 +0200332 void *reg;
Dave Gerlachd712b362021-05-11 10:22:11 -0500333 int ret;
334
335 debug("%s(dev=%p)\n", __func__, dev);
336
Matthias Schiffer47331932023-09-27 15:33:34 +0200337 reg = dev_read_addr_name_ptr(dev, "cfg");
338 if (!reg) {
Dave Gerlachd712b362021-05-11 10:22:11 -0500339 dev_err(dev, "No reg property for DDRSS wrapper logic\n");
340 return -EINVAL;
341 }
Matthias Schiffer47331932023-09-27 15:33:34 +0200342 ddrss->ddrss_ctl_cfg = reg;
Dave Gerlachd712b362021-05-11 10:22:11 -0500343
Matthias Schiffer47331932023-09-27 15:33:34 +0200344 reg = dev_read_addr_name_ptr(dev, "ctrl_mmr_lp4");
345 if (!reg) {
Dave Gerlachd712b362021-05-11 10:22:11 -0500346 dev_err(dev, "No reg property for CTRL MMR\n");
347 return -EINVAL;
348 }
Matthias Schiffer47331932023-09-27 15:33:34 +0200349 ddrss->ddrss_ctrl_mmr = reg;
Dave Gerlachd712b362021-05-11 10:22:11 -0500350
Matthias Schiffer47331932023-09-27 15:33:34 +0200351 reg = dev_read_addr_name_ptr(dev, "ss_cfg");
352 if (!reg)
Dave Gerlach296c83a2022-03-17 12:03:43 -0500353 dev_dbg(dev, "No reg property for SS Config region, but this is optional so continuing.\n");
Matthias Schiffer47331932023-09-27 15:33:34 +0200354 ddrss->ddrss_ss_cfg = reg;
Dave Gerlach296c83a2022-03-17 12:03:43 -0500355
Dave Gerlachd712b362021-05-11 10:22:11 -0500356 ret = power_domain_get_by_index(dev, &ddrss->ddrcfg_pwrdmn, 0);
357 if (ret) {
358 dev_err(dev, "power_domain_get() failed: %d\n", ret);
359 return ret;
360 }
361
362 ret = power_domain_get_by_index(dev, &ddrss->ddrdata_pwrdmn, 1);
363 if (ret) {
364 dev_err(dev, "power_domain_get() failed: %d\n", ret);
365 return ret;
366 }
367
368 ret = clk_get_by_index(dev, 0, &ddrss->ddr_clk);
369 if (ret)
370 dev_err(dev, "clk get failed%d\n", ret);
371
372 ret = clk_get_by_index(dev, 1, &ddrss->osc_clk);
373 if (ret)
374 dev_err(dev, "clk get failed for osc clk %d\n", ret);
375
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530376 /* Reading instance number for multi ddr subystems */
377 if (ddrss_data->flags & MULTI_DDR_SUBSYSTEM) {
378 ret = dev_read_u32(dev, "instance", &ddrss->instance);
379 if (ret) {
380 dev_err(dev, "missing instance property");
381 return -EINVAL;
382 }
383 } else {
384 ddrss->instance = 0;
385 }
386
Dave Gerlachff4e82b2022-04-08 16:46:50 -0500387 ret = dev_read_u32(dev, "ti,ddr-freq0", &ddrss->ddr_freq0);
388 if (ret) {
389 ddrss->ddr_freq0 = clk_get_rate(&ddrss->osc_clk);
390 dev_dbg(dev,
391 "ddr freq0 not populated, using bypass frequency.\n");
392 }
393
Dave Gerlachd712b362021-05-11 10:22:11 -0500394 ret = dev_read_u32(dev, "ti,ddr-freq1", &ddrss->ddr_freq1);
395 if (ret)
396 dev_err(dev, "ddr freq1 not populated %d\n", ret);
397
398 ret = dev_read_u32(dev, "ti,ddr-freq2", &ddrss->ddr_freq2);
399 if (ret)
400 dev_err(dev, "ddr freq2 not populated %d\n", ret);
401
402 ret = dev_read_u32(dev, "ti,ddr-fhs-cnt", &ddrss->ddr_fhs_cnt);
403 if (ret)
404 dev_err(dev, "ddr fhs cnt not populated %d\n", ret);
405
Dave Gerlach296c83a2022-03-17 12:03:43 -0500406 ddrss->ti_ecc_enabled = dev_read_bool(dev, "ti,ecc-enable");
407
Dave Gerlachd712b362021-05-11 10:22:11 -0500408 return ret;
409}
410
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530411void k3_lpddr4_probe(struct k3_ddrss_desc *ddrss)
Dave Gerlachd712b362021-05-11 10:22:11 -0500412{
413 u32 status = 0U;
414 u16 configsize = 0U;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530415 lpddr4_config *config = &ddrss->config;
Dave Gerlachd712b362021-05-11 10:22:11 -0500416
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530417 status = ddrss->driverdt->probe(config, &configsize);
Dave Gerlachd712b362021-05-11 10:22:11 -0500418
419 if ((status != 0) || (configsize != sizeof(lpddr4_privatedata))
420 || (configsize > SRAM_MAX)) {
421 printf("%s: FAIL\n", __func__);
422 hang();
423 } else {
424 debug("%s: PASS\n", __func__);
425 }
426}
427
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530428void k3_lpddr4_init(struct k3_ddrss_desc *ddrss)
Dave Gerlachd712b362021-05-11 10:22:11 -0500429{
430 u32 status = 0U;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530431 lpddr4_config *config = &ddrss->config;
432 lpddr4_obj *driverdt = ddrss->driverdt;
433 lpddr4_privatedata *pd = &ddrss->pd;
Dave Gerlachd712b362021-05-11 10:22:11 -0500434
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530435 if ((sizeof(*pd) != sizeof(lpddr4_privatedata)) || (sizeof(*pd) > SRAM_MAX)) {
Dave Gerlachd712b362021-05-11 10:22:11 -0500436 printf("%s: FAIL\n", __func__);
437 hang();
438 }
439
Dave Gerlachfd199dd2022-03-17 12:03:42 -0500440 config->ctlbase = (struct lpddr4_ctlregs_s *)ddrss->ddrss_ctl_cfg;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530441 config->infohandler = (lpddr4_infocallback) k3_lpddr4_info_handler;
Dave Gerlachd712b362021-05-11 10:22:11 -0500442
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530443 status = driverdt->init(pd, config);
444
445 /* linking ddr instance to lpddr4 */
446 pd->ddr_instance = (void *)ddrss;
Dave Gerlachd712b362021-05-11 10:22:11 -0500447
448 if ((status > 0U) ||
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530449 (pd->ctlbase != (struct lpddr4_ctlregs_s *)config->ctlbase) ||
450 (pd->ctlinterrupthandler != config->ctlinterrupthandler) ||
451 (pd->phyindepinterrupthandler != config->phyindepinterrupthandler)) {
Dave Gerlachd712b362021-05-11 10:22:11 -0500452 printf("%s: FAIL\n", __func__);
453 hang();
454 } else {
455 debug("%s: PASS\n", __func__);
456 }
457}
458
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530459void populate_data_array_from_dt(struct k3_ddrss_desc *ddrss,
460 struct reginitdata *reginit_data)
Dave Gerlachd712b362021-05-11 10:22:11 -0500461{
462 int ret, i;
463
464 ret = dev_read_u32_array(ddrss->dev, "ti,ctl-data",
465 (u32 *)reginit_data->ctl_regs,
466 LPDDR4_INTR_CTL_REG_COUNT);
467 if (ret)
468 printf("Error reading ctrl data %d\n", ret);
469
470 for (i = 0; i < LPDDR4_INTR_CTL_REG_COUNT; i++)
471 reginit_data->ctl_regs_offs[i] = i;
472
473 ret = dev_read_u32_array(ddrss->dev, "ti,pi-data",
474 (u32 *)reginit_data->pi_regs,
475 LPDDR4_INTR_PHY_INDEP_REG_COUNT);
476 if (ret)
477 printf("Error reading PI data\n");
478
479 for (i = 0; i < LPDDR4_INTR_PHY_INDEP_REG_COUNT; i++)
480 reginit_data->pi_regs_offs[i] = i;
481
482 ret = dev_read_u32_array(ddrss->dev, "ti,phy-data",
483 (u32 *)reginit_data->phy_regs,
484 LPDDR4_INTR_PHY_REG_COUNT);
485 if (ret)
486 printf("Error reading PHY data %d\n", ret);
487
488 for (i = 0; i < LPDDR4_INTR_PHY_REG_COUNT; i++)
489 reginit_data->phy_regs_offs[i] = i;
490}
491
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530492void k3_lpddr4_hardware_reg_init(struct k3_ddrss_desc *ddrss)
Dave Gerlachd712b362021-05-11 10:22:11 -0500493{
494 u32 status = 0U;
495 struct reginitdata reginitdata;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530496 lpddr4_obj *driverdt = ddrss->driverdt;
497 lpddr4_privatedata *pd = &ddrss->pd;
Dave Gerlachd712b362021-05-11 10:22:11 -0500498
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530499 populate_data_array_from_dt(ddrss, &reginitdata);
Dave Gerlachd712b362021-05-11 10:22:11 -0500500
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530501 status = driverdt->writectlconfig(pd, reginitdata.ctl_regs,
Dave Gerlachd712b362021-05-11 10:22:11 -0500502 reginitdata.ctl_regs_offs,
503 LPDDR4_INTR_CTL_REG_COUNT);
504 if (!status)
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530505 status = driverdt->writephyindepconfig(pd, reginitdata.pi_regs,
Dave Gerlachd712b362021-05-11 10:22:11 -0500506 reginitdata.pi_regs_offs,
507 LPDDR4_INTR_PHY_INDEP_REG_COUNT);
508 if (!status)
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530509 status = driverdt->writephyconfig(pd, reginitdata.phy_regs,
Dave Gerlachd712b362021-05-11 10:22:11 -0500510 reginitdata.phy_regs_offs,
511 LPDDR4_INTR_PHY_REG_COUNT);
512 if (status) {
513 printf("%s: FAIL\n", __func__);
514 hang();
515 }
516}
517
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530518void k3_lpddr4_start(struct k3_ddrss_desc *ddrss)
Dave Gerlachd712b362021-05-11 10:22:11 -0500519{
520 u32 status = 0U;
521 u32 regval = 0U;
522 u32 offset = 0U;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530523 lpddr4_obj *driverdt = ddrss->driverdt;
524 lpddr4_privatedata *pd = &ddrss->pd;
Dave Gerlachd712b362021-05-11 10:22:11 -0500525
526 TH_OFFSET_FROM_REG(LPDDR4__START__REG, CTL_SHIFT, offset);
527
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530528 status = driverdt->readreg(pd, LPDDR4_CTL_REGS, offset, &regval);
Dave Gerlachd712b362021-05-11 10:22:11 -0500529 if ((status > 0U) || ((regval & TH_FLD_MASK(LPDDR4__START__FLD)) != 0U)) {
530 printf("%s: Pre start FAIL\n", __func__);
531 hang();
532 }
533
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530534 status = driverdt->start(pd);
Dave Gerlachd712b362021-05-11 10:22:11 -0500535 if (status > 0U) {
536 printf("%s: FAIL\n", __func__);
537 hang();
538 }
539
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530540 status = driverdt->readreg(pd, LPDDR4_CTL_REGS, offset, &regval);
Dave Gerlachd712b362021-05-11 10:22:11 -0500541 if ((status > 0U) || ((regval & TH_FLD_MASK(LPDDR4__START__FLD)) != 1U)) {
542 printf("%s: Post start FAIL\n", __func__);
543 hang();
544 } else {
545 debug("%s: Post start PASS\n", __func__);
546 }
547}
548
Dave Gerlach296c83a2022-03-17 12:03:43 -0500549static void k3_ddrss_set_ecc_range_r0(u32 base, u32 start_address, u32 size)
550{
551 writel((start_address) >> 16, base + DDRSS_ECC_R0_STR_ADDR_REG);
552 writel((start_address + size - 1) >> 16, base + DDRSS_ECC_R0_END_ADDR_REG);
553}
554
Georgi Vlaev1e6702e2025-01-06 14:37:01 +0530555#define BIST_MODE_MEM_INIT 4
556#define BIST_MEM_INIT_TIMEOUT 10000 /* 1msec loops per block = 10s */
557static void k3_lpddr4_bist_init_mem_region(struct k3_ddrss_desc *ddrss,
558 u64 addr, u64 size,
559 u32 pattern)
Dave Gerlach296c83a2022-03-17 12:03:43 -0500560{
Georgi Vlaev1e6702e2025-01-06 14:37:01 +0530561 lpddr4_obj *driverdt = ddrss->driverdt;
562 lpddr4_privatedata *pd = &ddrss->pd;
563 u32 status, offset, regval;
564 bool int_status;
565 int i = 0;
Dave Gerlach296c83a2022-03-17 12:03:43 -0500566
Georgi Vlaev1e6702e2025-01-06 14:37:01 +0530567 /* Set BIST_START_ADDR_0 [31:0] */
568 regval = (u32)(addr & TH_FLD_MASK(LPDDR4__BIST_START_ADDRESS_0__FLD));
569 TH_OFFSET_FROM_REG(LPDDR4__BIST_START_ADDRESS_0__REG, CTL_SHIFT, offset);
570 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, regval);
571
572 /* Set BIST_START_ADDR_1 [32 or 34:32] */
573 regval = (u32)(addr >> TH_FLD_WIDTH(LPDDR4__BIST_START_ADDRESS_0__FLD));
574 regval &= TH_FLD_MASK(LPDDR4__BIST_START_ADDRESS_1__FLD);
575 TH_OFFSET_FROM_REG(LPDDR4__BIST_START_ADDRESS_1__REG, CTL_SHIFT, offset);
576 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, regval);
Dave Gerlach296c83a2022-03-17 12:03:43 -0500577
Georgi Vlaev1e6702e2025-01-06 14:37:01 +0530578 /* Set ADDR_SPACE = log2(size) */
579 regval = (u32)(ilog2(size) << TH_FLD_SHIFT(LPDDR4__ADDR_SPACE__FLD));
580 TH_OFFSET_FROM_REG(LPDDR4__ADDR_SPACE__REG, CTL_SHIFT, offset);
581 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, regval);
582
583 /* Enable the BIST data check. On 32bit lpddr4 (e.g J7) this shares a
584 * register with ADDR_SPACE and BIST_GO.
585 */
586 TH_OFFSET_FROM_REG(LPDDR4__BIST_DATA_CHECK__REG, CTL_SHIFT, offset);
587 driverdt->readreg(pd, LPDDR4_CTL_REGS, offset, &regval);
588 regval |= TH_FLD_MASK(LPDDR4__BIST_DATA_CHECK__FLD);
589 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, regval);
590 /* Clear the address check bit */
591 TH_OFFSET_FROM_REG(LPDDR4__BIST_ADDR_CHECK__REG, CTL_SHIFT, offset);
592 driverdt->readreg(pd, LPDDR4_CTL_REGS, offset, &regval);
593 regval &= ~TH_FLD_MASK(LPDDR4__BIST_ADDR_CHECK__FLD);
594 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, regval);
595
596 /* Set BIST_TEST_MODE[2:0] to memory initialize (4) */
597 regval = BIST_MODE_MEM_INIT;
598 TH_OFFSET_FROM_REG(LPDDR4__BIST_TEST_MODE__REG, CTL_SHIFT, offset);
599 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, regval);
600
601 /* Set BIST_DATA_PATTERN[31:0] */
602 TH_OFFSET_FROM_REG(LPDDR4__BIST_DATA_PATTERN_0__REG, CTL_SHIFT, offset);
603 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, pattern);
604
605 /* Set BIST_DATA_PATTERN[63:32] */
606 TH_OFFSET_FROM_REG(LPDDR4__BIST_DATA_PATTERN_1__REG, CTL_SHIFT, offset);
607 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, pattern);
608
609 udelay(1000);
610
611 /* Enable the programmed BIST operation - BIST_GO = 1 */
612 TH_OFFSET_FROM_REG(LPDDR4__BIST_GO__REG, CTL_SHIFT, offset);
613 driverdt->readreg(pd, LPDDR4_CTL_REGS, offset, &regval);
614 regval |= TH_FLD_MASK(LPDDR4__BIST_GO__FLD);
615 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, regval);
616
617 /* Wait for the BIST_DONE interrupt */
618 while (i < BIST_MEM_INIT_TIMEOUT) {
619 status = driverdt->checkctlinterrupt(pd, LPDDR4_INTR_BIST_DONE,
620 &int_status);
621 if (!status & int_status) {
622 /* Clear LPDDR4_INTR_BIST_DONE */
623 driverdt->ackctlinterrupt(pd, LPDDR4_INTR_BIST_DONE);
624 break;
625 }
626 udelay(1000);
627 i++;
628 }
629
630 /* Before continuing we have to stop BIST - BIST_GO = 0 */
631 TH_OFFSET_FROM_REG(LPDDR4__BIST_GO__REG, CTL_SHIFT, offset);
632 driverdt->writereg(pd, LPDDR4_CTL_REGS, offset, 0);
633
634 /* Timeout hit while priming the memory. We can't continue,
635 * since the memory is not fully initialized and we most
636 * likely get an uncorrectable error exception while booting.
637 */
638 if (i == BIST_MEM_INIT_TIMEOUT) {
639 printf("ERROR: Timeout while priming the memory.\n");
640 hang();
641 }
642}
643
644static void k3_ddrss_lpddr4_preload_full_mem(struct k3_ddrss_desc *ddrss,
645 u64 total_size, u32 pattern)
646{
647 u32 done, max_size2;
648
649 /* Get the max size (log2) supported in this config (16/32 lpddr4)
650 * from the start_addess width - 16bit: 8G, 32bit: 32G
651 */
652 max_size2 = TH_FLD_WIDTH(LPDDR4__BIST_START_ADDRESS_0__FLD) +
653 TH_FLD_WIDTH(LPDDR4__BIST_START_ADDRESS_1__FLD) + 1;
654
655 /* ECC is enabled in dt but we can't preload the memory if
656 * the memory configuration is recognized and supported.
657 */
658 if (!total_size || total_size > (1ull << max_size2) ||
659 total_size & (total_size - 1)) {
660 printf("ECC: the memory configuration is not supported\n");
661 hang();
662 }
663 printf("ECC is enabled, priming DDR which will take several seconds.\n");
664 done = get_timer(0);
665 k3_lpddr4_bist_init_mem_region(ddrss, 0, total_size, pattern);
666 printf("ECC: priming DDR completed in %lu msec\n", get_timer(done));
Dave Gerlach296c83a2022-03-17 12:03:43 -0500667}
668
Santhosh Kumar K51c52fb2025-01-06 14:37:02 +0530669static void k3_ddrss_ddr_bank_base_size_calc(struct k3_ddrss_desc *ddrss)
670{
671 int bank, na, ns, len, parent;
672 const fdt32_t *ptr, *end;
673
674 for (bank = 0; bank < CONFIG_NR_DRAM_BANKS; bank++) {
675 ddrss->ddr_bank_base[bank] = 0;
676 ddrss->ddr_bank_size[bank] = 0;
677 }
678
679 ofnode mem = ofnode_null();
680
681 do {
682 mem = ofnode_by_prop_value(mem, "device_type", "memory", 7);
683 } while (!ofnode_is_enabled(mem));
684
685 const void *fdt = ofnode_to_fdt(mem);
686 int node = ofnode_to_offset(mem);
687 const char *property = "reg";
688
689 parent = fdt_parent_offset(fdt, node);
690 na = fdt_address_cells(fdt, parent);
691 ns = fdt_size_cells(fdt, parent);
692 ptr = fdt_getprop(fdt, node, property, &len);
693 end = ptr + len / sizeof(*ptr);
694
695 for (bank = 0; bank < CONFIG_NR_DRAM_BANKS; bank++) {
696 if (ptr + na + ns <= end) {
697 if (CONFIG_IS_ENABLED(OF_TRANSLATE))
698 ddrss->ddr_bank_base[bank] = fdt_translate_address(fdt, node, ptr);
699 else
700 ddrss->ddr_bank_base[bank] = fdtdec_get_number(ptr, na);
701
702 ddrss->ddr_bank_size[bank] = fdtdec_get_number(&ptr[na], ns);
703 }
704
705 ptr += na + ns;
706 }
707
708 for (bank = 0; bank < CONFIG_NR_DRAM_BANKS; bank++)
709 ddrss->ddr_ram_size += ddrss->ddr_bank_size[bank];
710}
711
Dave Gerlach296c83a2022-03-17 12:03:43 -0500712static void k3_ddrss_lpddr4_ecc_calc_reserved_mem(struct k3_ddrss_desc *ddrss)
713{
714 fdtdec_setup_mem_size_base_lowest();
715
Santhosh Kumar K51c52fb2025-01-06 14:37:02 +0530716 ddrss->ecc_reserved_space = ddrss->ddr_ram_size;
Dave Gerlach296c83a2022-03-17 12:03:43 -0500717 do_div(ddrss->ecc_reserved_space, 9);
718
719 /* Round to clean number */
720 ddrss->ecc_reserved_space = 1ull << (fls(ddrss->ecc_reserved_space));
721}
722
723static void k3_ddrss_lpddr4_ecc_init(struct k3_ddrss_desc *ddrss)
724{
725 u32 ecc_region_start = ddrss->ecc_regions[0].start;
726 u32 ecc_range = ddrss->ecc_regions[0].range;
727 u32 base = (u32)ddrss->ddrss_ss_cfg;
728 u32 val;
729
730 /* Only Program region 0 which covers full ddr space */
731 k3_ddrss_set_ecc_range_r0(base, ecc_region_start - gd->ram_base, ecc_range);
732
733 /* Enable ECC, RMW, WR_ALLOC */
734 writel(DDRSS_ECC_CTRL_REG_ECC_EN | DDRSS_ECC_CTRL_REG_RMW_EN |
735 DDRSS_ECC_CTRL_REG_WR_ALLOC, base + DDRSS_ECC_CTRL_REG);
736
Georgi Vlaev1e6702e2025-01-06 14:37:01 +0530737 /* Preload the full memory with 0's using the BIST engine of
738 * the LPDDR4 controller.
739 */
Santhosh Kumar K51c52fb2025-01-06 14:37:02 +0530740 k3_ddrss_lpddr4_preload_full_mem(ddrss, ddrss->ddr_ram_size, 0);
Dave Gerlach296c83a2022-03-17 12:03:43 -0500741
742 /* Clear Error Count Register */
743 writel(0x1, base + DDRSS_ECC_1B_ERR_CNT_REG);
744
745 /* Enable ECC Check */
746 val = readl(base + DDRSS_ECC_CTRL_REG);
747 val |= DDRSS_ECC_CTRL_REG_ECC_CK;
748 writel(val, base + DDRSS_ECC_CTRL_REG);
749}
750
Dave Gerlachd712b362021-05-11 10:22:11 -0500751static int k3_ddrss_probe(struct udevice *dev)
752{
753 int ret;
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530754 struct k3_ddrss_desc *ddrss = dev_get_priv(dev);
Dave Gerlachd712b362021-05-11 10:22:11 -0500755
756 debug("%s(dev=%p)\n", __func__, dev);
757
758 ret = k3_ddrss_ofdata_to_priv(dev);
759 if (ret)
760 return ret;
761
762 ddrss->dev = dev;
763 ret = k3_ddrss_power_on(ddrss);
764 if (ret)
765 return ret;
766
Dave Gerlach2c861a92021-05-11 10:22:12 -0500767#ifdef CONFIG_K3_AM64_DDRSS
Dominic Rath6feaf592022-04-06 11:56:47 +0200768 /* AM64x supports only up to 2 GB SDRAM */
769 writel(0x000001EF, ddrss->ddrss_ss_cfg + DDRSS_V2A_CTL_REG);
Dave Gerlach2c861a92021-05-11 10:22:12 -0500770 writel(0x0, ddrss->ddrss_ss_cfg + DDRSS_ECC_CTRL_REG);
771#endif
772
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530773 ddrss->driverdt = lpddr4_getinstance();
774
775 k3_lpddr4_probe(ddrss);
776 k3_lpddr4_init(ddrss);
777 k3_lpddr4_hardware_reg_init(ddrss);
Dave Gerlachd712b362021-05-11 10:22:11 -0500778
779 ret = k3_ddrss_init_freq(ddrss);
780 if (ret)
781 return ret;
782
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530783 k3_lpddr4_start(ddrss);
Dave Gerlachd712b362021-05-11 10:22:11 -0500784
Santhosh Kumar K51c52fb2025-01-06 14:37:02 +0530785 k3_ddrss_ddr_bank_base_size_calc(ddrss);
786
Dave Gerlach296c83a2022-03-17 12:03:43 -0500787 if (ddrss->ti_ecc_enabled) {
788 if (!ddrss->ddrss_ss_cfg) {
789 printf("%s: ss_cfg is required if ecc is enabled but not provided.",
790 __func__);
791 return -EINVAL;
792 }
793
794 k3_ddrss_lpddr4_ecc_calc_reserved_mem(ddrss);
795
796 /* Always configure one region that covers full DDR space */
797 ddrss->ecc_regions[0].start = gd->ram_base;
798 ddrss->ecc_regions[0].range = gd->ram_size - ddrss->ecc_reserved_space;
799 k3_ddrss_lpddr4_ecc_init(ddrss);
800 }
801
Dave Gerlachd712b362021-05-11 10:22:11 -0500802 return ret;
803}
804
Dave Gerlach296c83a2022-03-17 12:03:43 -0500805int k3_ddrss_ddr_fdt_fixup(struct udevice *dev, void *blob, struct bd_info *bd)
806{
Dave Gerlach296c83a2022-03-17 12:03:43 -0500807 int bank;
Santhosh Kumar K51c52fb2025-01-06 14:37:02 +0530808 struct k3_ddrss_desc *ddrss = dev_get_priv(dev);
Dave Gerlach296c83a2022-03-17 12:03:43 -0500809
810 if (ddrss->ecc_reserved_space == 0)
811 return 0;
812
813 for (bank = CONFIG_NR_DRAM_BANKS - 1; bank >= 0; bank--) {
Santhosh Kumar K51c52fb2025-01-06 14:37:02 +0530814 if (ddrss->ecc_reserved_space > ddrss->ddr_bank_size[bank]) {
815 ddrss->ecc_reserved_space -= ddrss->ddr_bank_size[bank];
816 ddrss->ddr_bank_size[bank] = 0;
Dave Gerlach296c83a2022-03-17 12:03:43 -0500817 } else {
Santhosh Kumar K51c52fb2025-01-06 14:37:02 +0530818 ddrss->ddr_bank_size[bank] -= ddrss->ecc_reserved_space;
Dave Gerlach296c83a2022-03-17 12:03:43 -0500819 break;
820 }
821 }
822
Santhosh Kumar K51c52fb2025-01-06 14:37:02 +0530823 return fdt_fixup_memory_banks(blob, ddrss->ddr_bank_base,
824 ddrss->ddr_bank_size, CONFIG_NR_DRAM_BANKS);
Dave Gerlach296c83a2022-03-17 12:03:43 -0500825}
826
Dave Gerlachd712b362021-05-11 10:22:11 -0500827static int k3_ddrss_get_info(struct udevice *dev, struct ram_info *info)
828{
829 return 0;
830}
831
832static struct ram_ops k3_ddrss_ops = {
833 .get_info = k3_ddrss_get_info,
834};
835
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530836static const struct k3_ddrss_data k3_data = {
837 .flags = SINGLE_DDR_SUBSYSTEM,
838};
839
840static const struct k3_ddrss_data j721s2_data = {
841 .flags = MULTI_DDR_SUBSYSTEM,
842};
843
Dave Gerlachd712b362021-05-11 10:22:11 -0500844static const struct udevice_id k3_ddrss_ids[] = {
Bryan Brattlofdebb0452022-11-03 19:13:53 -0500845 {.compatible = "ti,am62a-ddrss", .data = (ulong)&k3_data, },
Aswath Govindrajub232cb42022-01-25 20:56:29 +0530846 {.compatible = "ti,am64-ddrss", .data = (ulong)&k3_data, },
847 {.compatible = "ti,j721e-ddrss", .data = (ulong)&k3_data, },
848 {.compatible = "ti,j721s2-ddrss", .data = (ulong)&j721s2_data, },
Dave Gerlachd712b362021-05-11 10:22:11 -0500849 {}
850};
851
852U_BOOT_DRIVER(k3_ddrss) = {
853 .name = "k3_ddrss",
854 .id = UCLASS_RAM,
855 .of_match = k3_ddrss_ids,
856 .ops = &k3_ddrss_ops,
857 .probe = k3_ddrss_probe,
858 .priv_auto = sizeof(struct k3_ddrss_desc),
859};
Aswath Govindraju6324bc72022-01-25 20:56:30 +0530860
861static int k3_msmc_set_config(struct k3_msmc *msmc)
862{
863 u32 ddr_cfg0 = 0;
864 u32 ddr_cfg1 = 0;
865
866 ddr_cfg0 |= msmc->gran << 24;
867 ddr_cfg0 |= msmc->size << 16;
868 /* heartbeat_per, bit[4:0] setting to 3 is advisable */
869 ddr_cfg0 |= 3;
870
871 /* Program MULTI_DDR_CFG0 */
872 writel(ddr_cfg0, MULTI_DDR_CFG0);
873
874 ddr_cfg1 |= msmc->enable << 16;
875 ddr_cfg1 |= msmc->config << 8;
876 ddr_cfg1 |= msmc->active;
877
878 /* Program MULTI_DDR_CFG1 */
879 writel(ddr_cfg1, MULTI_DDR_CFG1);
880
881 /* Program DDR_CFG_LOAD */
882 writel(0x60000000, DDR_CFG_LOAD);
883
884 return 0;
885}
886
887static int k3_msmc_probe(struct udevice *dev)
888{
889 struct k3_msmc *msmc = dev_get_priv(dev);
890 int ret = 0;
891
892 /* Read the granular size from DT */
893 ret = dev_read_u32(dev, "intrlv-gran", &msmc->gran);
894 if (ret) {
895 dev_err(dev, "missing intrlv-gran property");
896 return -EINVAL;
897 }
898
899 /* Read the interleave region from DT */
900 ret = dev_read_u32(dev, "intrlv-size", &msmc->size);
901 if (ret) {
902 dev_err(dev, "missing intrlv-size property");
903 return -EINVAL;
904 }
905
906 /* Read ECC enable config */
907 ret = dev_read_u32(dev, "ecc-enable", &msmc->enable);
908 if (ret) {
909 dev_err(dev, "missing ecc-enable property");
910 return -EINVAL;
911 }
912
913 /* Read EMIF configuration */
914 ret = dev_read_u32(dev, "emif-config", &msmc->config);
915 if (ret) {
916 dev_err(dev, "missing emif-config property");
917 return -EINVAL;
918 }
919
920 /* Read EMIF active */
921 ret = dev_read_u32(dev, "emif-active", &msmc->active);
922 if (ret) {
923 dev_err(dev, "missing emif-active property");
924 return -EINVAL;
925 }
926
927 ret = k3_msmc_set_config(msmc);
928 if (ret) {
929 dev_err(dev, "error setting msmc config");
930 return -EINVAL;
931 }
932
933 return 0;
934}
935
936static const struct udevice_id k3_msmc_ids[] = {
937 { .compatible = "ti,j721s2-msmc"},
938 {}
939};
940
941U_BOOT_DRIVER(k3_msmc) = {
942 .name = "k3_msmc",
943 .of_match = k3_msmc_ids,
944 .id = UCLASS_MISC,
945 .probe = k3_msmc_probe,
946 .priv_auto = sizeof(struct k3_msmc),
947 .flags = DM_FLAG_DEFAULT_PD_CTRL_OFF,
948};