Tom Rini | 8b0c8a1 | 2018-05-06 18:27:01 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2018, STMicroelectronics - All Rights Reserved |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 4 | */ |
Patrick Delaunay | ba77940 | 2020-11-06 19:01:29 +0100 | [diff] [blame] | 5 | |
| 6 | #define LOG_CATEGORY LOGC_ARCH |
| 7 | |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 8 | #include <clk.h> |
Simon Glass | 1d91ba7 | 2019-11-14 12:57:37 -0700 | [diff] [blame] | 9 | #include <cpu_func.h> |
Patrick Delaunay | 82168e8 | 2018-05-17 14:50:46 +0200 | [diff] [blame] | 10 | #include <debug_uart.h> |
Simon Glass | 5e6201b | 2019-08-01 09:46:51 -0600 | [diff] [blame] | 11 | #include <env.h> |
Simon Glass | 9758973 | 2020-05-10 11:40:02 -0600 | [diff] [blame] | 12 | #include <init.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 13 | #include <log.h> |
Patrick Delaunay | c946874 | 2021-05-07 14:50:35 +0200 | [diff] [blame] | 14 | #include <lmb.h> |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 15 | #include <misc.h> |
Simon Glass | bdd5f81 | 2023-09-14 18:21:46 -0600 | [diff] [blame] | 16 | #include <spl.h> |
Patrick Delaunay | 3fa644b | 2024-01-15 15:05:51 +0100 | [diff] [blame] | 17 | #include <asm/cache.h> |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 18 | #include <asm/io.h> |
| 19 | #include <asm/arch/stm32.h> |
Patrick Delaunay | 01e3afe | 2018-03-19 19:09:21 +0100 | [diff] [blame] | 20 | #include <asm/arch/sys_proto.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 21 | #include <asm/global_data.h> |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 22 | #include <dm/device.h> |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 23 | #include <dm/uclass.h> |
Simon Glass | 4dcacfc | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 24 | #include <linux/bitops.h> |
Simon Glass | bdd5f81 | 2023-09-14 18:21:46 -0600 | [diff] [blame] | 25 | #include <linux/printk.h> |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 26 | |
Patrick Delaunay | 8e6985b | 2020-04-30 16:30:20 +0200 | [diff] [blame] | 27 | /* |
| 28 | * early TLB into the .data section so that it not get cleared |
| 29 | * with 16kB allignment (see TTBR0_BASE_ADDR_MASK) |
| 30 | */ |
| 31 | u8 early_tlb[PGTABLE_SIZE] __section(".data") __aligned(0x4000); |
| 32 | |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 33 | u32 get_bootmode(void) |
| 34 | { |
| 35 | /* read bootmode from TAMP backup register */ |
| 36 | return (readl(TAMP_BOOT_CONTEXT) & TAMP_BOOT_MODE_MASK) >> |
| 37 | TAMP_BOOT_MODE_SHIFT; |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 38 | } |
| 39 | |
Igor Opaniuk | 100e0ec | 2023-11-06 11:41:52 +0100 | [diff] [blame] | 40 | u32 get_bootauth(void) |
| 41 | { |
| 42 | /* read boot auth status and partition from TAMP backup register */ |
| 43 | return (readl(TAMP_BOOT_CONTEXT) & TAMP_BOOT_AUTH_MASK) >> |
| 44 | TAMP_BOOT_AUTH_SHIFT; |
| 45 | } |
| 46 | |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 47 | /* |
Patrick Delaunay | 4ad5a12 | 2021-02-05 13:53:33 +0100 | [diff] [blame] | 48 | * weak function overidde: set the DDR/SYSRAM executable before to enable the |
| 49 | * MMU and configure DACR, for early early_enable_caches (SPL or pre-reloc) |
| 50 | */ |
| 51 | void dram_bank_mmu_setup(int bank) |
| 52 | { |
| 53 | struct bd_info *bd = gd->bd; |
| 54 | int i; |
| 55 | phys_addr_t start; |
Patrice Chotard | 226dc38 | 2024-12-13 14:26:55 +0100 | [diff] [blame] | 56 | phys_addr_t addr; |
Patrick Delaunay | 4ad5a12 | 2021-02-05 13:53:33 +0100 | [diff] [blame] | 57 | phys_size_t size; |
Patrick Delaunay | c946874 | 2021-05-07 14:50:35 +0200 | [diff] [blame] | 58 | bool use_lmb = false; |
| 59 | enum dcache_option option; |
Patrick Delaunay | 4ad5a12 | 2021-02-05 13:53:33 +0100 | [diff] [blame] | 60 | |
Simon Glass | 85ed77d | 2024-09-29 19:49:46 -0600 | [diff] [blame] | 61 | if (IS_ENABLED(CONFIG_XPL_BUILD)) { |
Patrick Delaunay | 123687c | 2022-05-20 18:24:46 +0200 | [diff] [blame] | 62 | /* STM32_SYSRAM_BASE exist only when SPL is supported */ |
| 63 | #ifdef CONFIG_SPL |
Patrick Delaunay | 4ad5a12 | 2021-02-05 13:53:33 +0100 | [diff] [blame] | 64 | start = ALIGN_DOWN(STM32_SYSRAM_BASE, MMU_SECTION_SIZE); |
| 65 | size = ALIGN(STM32_SYSRAM_SIZE, MMU_SECTION_SIZE); |
Patrick Delaunay | 123687c | 2022-05-20 18:24:46 +0200 | [diff] [blame] | 66 | #endif |
Patrick Delaunay | 4ad5a12 | 2021-02-05 13:53:33 +0100 | [diff] [blame] | 67 | } else if (gd->flags & GD_FLG_RELOC) { |
| 68 | /* bd->bi_dram is available only after relocation */ |
| 69 | start = bd->bi_dram[bank].start; |
| 70 | size = bd->bi_dram[bank].size; |
Patrick Delaunay | c946874 | 2021-05-07 14:50:35 +0200 | [diff] [blame] | 71 | use_lmb = true; |
Patrick Delaunay | 4ad5a12 | 2021-02-05 13:53:33 +0100 | [diff] [blame] | 72 | } else { |
| 73 | /* mark cacheable and executable the beggining of the DDR */ |
| 74 | start = STM32_DDR_BASE; |
| 75 | size = CONFIG_DDR_CACHEABLE_SIZE; |
| 76 | } |
| 77 | |
| 78 | for (i = start >> MMU_SECTION_SHIFT; |
| 79 | i < (start >> MMU_SECTION_SHIFT) + (size >> MMU_SECTION_SHIFT); |
Patrick Delaunay | c946874 | 2021-05-07 14:50:35 +0200 | [diff] [blame] | 80 | i++) { |
Patrice Chotard | 226dc38 | 2024-12-13 14:26:55 +0100 | [diff] [blame] | 81 | addr = i << MMU_SECTION_SHIFT; |
Patrick Delaunay | c946874 | 2021-05-07 14:50:35 +0200 | [diff] [blame] | 82 | option = DCACHE_DEFAULT_OPTION; |
Patrice Chotard | 226dc38 | 2024-12-13 14:26:55 +0100 | [diff] [blame] | 83 | if (use_lmb && |
| 84 | (lmb_is_reserved_flags(i << MMU_SECTION_SHIFT, LMB_NOMAP) || |
| 85 | addr >= gd->ram_top) |
| 86 | ) |
Patrick Delaunay | c946874 | 2021-05-07 14:50:35 +0200 | [diff] [blame] | 87 | option = 0; /* INVALID ENTRY in TLB */ |
| 88 | set_section_dcache(i, option); |
| 89 | } |
Patrick Delaunay | 4ad5a12 | 2021-02-05 13:53:33 +0100 | [diff] [blame] | 90 | } |
| 91 | /* |
Patrick Delaunay | 8e6985b | 2020-04-30 16:30:20 +0200 | [diff] [blame] | 92 | * initialize the MMU and activate cache in SPL or in U-Boot pre-reloc stage |
| 93 | * MMU/TLB is updated in enable_caches() for U-Boot after relocation |
| 94 | * or is deactivated in U-Boot entry function start.S::cpu_init_cp15 |
| 95 | */ |
| 96 | static void early_enable_caches(void) |
| 97 | { |
| 98 | /* I-cache is already enabled in start.S: cpu_init_cp15 */ |
| 99 | |
| 100 | if (CONFIG_IS_ENABLED(SYS_DCACHE_OFF)) |
| 101 | return; |
| 102 | |
Bhupesh Sharma | 58af3fb | 2023-08-22 13:21:11 +0530 | [diff] [blame] | 103 | #if !(CONFIG_IS_ENABLED(SYS_ICACHE_OFF) && CONFIG_IS_ENABLED(SYS_DCACHE_OFF)) |
Patrice Chotard | 18a8716 | 2021-02-24 13:53:27 +0100 | [diff] [blame] | 104 | gd->arch.tlb_size = PGTABLE_SIZE; |
| 105 | gd->arch.tlb_addr = (unsigned long)&early_tlb; |
Bhupesh Sharma | 58af3fb | 2023-08-22 13:21:11 +0530 | [diff] [blame] | 106 | #endif |
Patrick Delaunay | 8e6985b | 2020-04-30 16:30:20 +0200 | [diff] [blame] | 107 | |
Patrick Delaunay | 4ad5a12 | 2021-02-05 13:53:33 +0100 | [diff] [blame] | 108 | /* enable MMU (default configuration) */ |
Patrick Delaunay | 8e6985b | 2020-04-30 16:30:20 +0200 | [diff] [blame] | 109 | dcache_enable(); |
Patrick Delaunay | 8e6985b | 2020-04-30 16:30:20 +0200 | [diff] [blame] | 110 | } |
| 111 | |
| 112 | /* |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 113 | * Early system init |
| 114 | */ |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 115 | int arch_cpu_init(void) |
| 116 | { |
Patrick Delaunay | 8e6985b | 2020-04-30 16:30:20 +0200 | [diff] [blame] | 117 | early_enable_caches(); |
| 118 | |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 119 | /* early armv7 timer init: needed for polling */ |
| 120 | timer_init(); |
| 121 | |
Patrick Delaunay | e4bdd54 | 2022-05-20 18:24:42 +0200 | [diff] [blame] | 122 | return 0; |
| 123 | } |
| 124 | |
| 125 | /* weak function for SOC specific initialization */ |
| 126 | __weak void stm32mp_cpu_init(void) |
| 127 | { |
| 128 | } |
| 129 | |
| 130 | int mach_cpu_init(void) |
| 131 | { |
| 132 | u32 boot_mode; |
| 133 | |
| 134 | stm32mp_cpu_init(); |
Patrick Delaunay | 82168e8 | 2018-05-17 14:50:46 +0200 | [diff] [blame] | 135 | |
Patrick Delaunay | 82168e8 | 2018-05-17 14:50:46 +0200 | [diff] [blame] | 136 | boot_mode = get_bootmode(); |
| 137 | |
Patrick Delaunay | 29b2e2e | 2021-02-25 13:37:01 +0100 | [diff] [blame] | 138 | if (IS_ENABLED(CONFIG_CMD_STM32PROG_SERIAL) && |
| 139 | (boot_mode & TAMP_BOOT_DEVICE_MASK) == BOOT_SERIAL_UART) |
Patrick Delaunay | 82168e8 | 2018-05-17 14:50:46 +0200 | [diff] [blame] | 140 | gd->flags |= GD_FLG_SILENT | GD_FLG_DISABLE_CONSOLE; |
Simon Glass | 85ed77d | 2024-09-29 19:49:46 -0600 | [diff] [blame] | 141 | else if (IS_ENABLED(CONFIG_DEBUG_UART) && IS_ENABLED(CONFIG_XPL_BUILD)) |
Patrick Delaunay | 82168e8 | 2018-05-17 14:50:46 +0200 | [diff] [blame] | 142 | debug_uart_init(); |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 143 | |
| 144 | return 0; |
| 145 | } |
| 146 | |
Patrick Delaunay | 58e9553 | 2018-03-19 19:09:20 +0100 | [diff] [blame] | 147 | void enable_caches(void) |
| 148 | { |
Patrick Delaunay | 8e6985b | 2020-04-30 16:30:20 +0200 | [diff] [blame] | 149 | /* I-cache is already enabled in start.S: icache_enable() not needed */ |
| 150 | |
Patrick Delaunay | e880ea6 | 2024-10-11 17:31:49 +0200 | [diff] [blame] | 151 | /* keep D-cache configuration done before relocation, wait arch_early_init_r*/ |
| 152 | } |
| 153 | |
| 154 | int arch_early_init_r(void) |
| 155 | { |
Patrick Delaunay | 8e6985b | 2020-04-30 16:30:20 +0200 | [diff] [blame] | 156 | /* deactivate the data cache, early enabled in arch_cpu_init() */ |
| 157 | dcache_disable(); |
| 158 | /* |
| 159 | * update MMU after relocation and enable the data cache |
| 160 | * warning: the TLB location udpated in board_f.c::reserve_mmu |
| 161 | */ |
Patrick Delaunay | 58e9553 | 2018-03-19 19:09:20 +0100 | [diff] [blame] | 162 | dcache_enable(); |
Patrick Delaunay | e880ea6 | 2024-10-11 17:31:49 +0200 | [diff] [blame] | 163 | |
| 164 | return 0; |
Patrick Delaunay | 58e9553 | 2018-03-19 19:09:20 +0100 | [diff] [blame] | 165 | } |
| 166 | |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 167 | static void setup_boot_mode(void) |
| 168 | { |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 169 | const u32 serial_addr[] = { |
| 170 | STM32_USART1_BASE, |
| 171 | STM32_USART2_BASE, |
| 172 | STM32_USART3_BASE, |
| 173 | STM32_UART4_BASE, |
| 174 | STM32_UART5_BASE, |
| 175 | STM32_USART6_BASE, |
| 176 | STM32_UART7_BASE, |
| 177 | STM32_UART8_BASE |
| 178 | }; |
Patrick Delaunay | 5c2f6d7 | 2021-07-06 17:19:45 +0200 | [diff] [blame] | 179 | const u32 sdmmc_addr[] = { |
| 180 | STM32_SDMMC1_BASE, |
| 181 | STM32_SDMMC2_BASE, |
| 182 | STM32_SDMMC3_BASE |
| 183 | }; |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 184 | char cmd[60]; |
| 185 | u32 boot_ctx = readl(TAMP_BOOT_CONTEXT); |
| 186 | u32 boot_mode = |
| 187 | (boot_ctx & TAMP_BOOT_MODE_MASK) >> TAMP_BOOT_MODE_SHIFT; |
Patrick Delaunay | 1b03eb0 | 2019-06-21 15:26:39 +0200 | [diff] [blame] | 188 | unsigned int instance = (boot_mode & TAMP_BOOT_INSTANCE_MASK) - 1; |
Patrick Delaunay | 008d3c3 | 2019-02-27 17:01:20 +0100 | [diff] [blame] | 189 | u32 forced_mode = (boot_ctx & TAMP_BOOT_FORCED_MASK); |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 190 | struct udevice *dev; |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 191 | |
Patrick Delaunay | ba77940 | 2020-11-06 19:01:29 +0100 | [diff] [blame] | 192 | log_debug("%s: boot_ctx=0x%x => boot_mode=%x, instance=%d forced=%x\n", |
| 193 | __func__, boot_ctx, boot_mode, instance, forced_mode); |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 194 | switch (boot_mode & TAMP_BOOT_DEVICE_MASK) { |
| 195 | case BOOT_SERIAL_UART: |
Rasmus Villemoes | 6d83f3c | 2023-03-24 08:55:19 +0100 | [diff] [blame] | 196 | if (instance >= ARRAY_SIZE(serial_addr)) |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 197 | break; |
Patrick Delaunay | e259299 | 2021-02-25 13:37:03 +0100 | [diff] [blame] | 198 | /* serial : search associated node in devicetree */ |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 199 | sprintf(cmd, "serial@%x", serial_addr[instance]); |
Patrick Delaunay | e259299 | 2021-02-25 13:37:03 +0100 | [diff] [blame] | 200 | if (uclass_get_device_by_name(UCLASS_SERIAL, cmd, &dev)) { |
Patrick Delaunay | 7540d87 | 2021-02-25 13:37:02 +0100 | [diff] [blame] | 201 | /* restore console on error */ |
| 202 | if (IS_ENABLED(CONFIG_CMD_STM32PROG_SERIAL)) |
| 203 | gd->flags &= ~(GD_FLG_SILENT | |
| 204 | GD_FLG_DISABLE_CONSOLE); |
Patrick Delaunay | 643e404 | 2021-04-06 09:27:39 +0200 | [diff] [blame] | 205 | log_err("uart%d = %s not found in device tree!\n", |
| 206 | instance + 1, cmd); |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 207 | break; |
Patrick Delaunay | 7540d87 | 2021-02-25 13:37:02 +0100 | [diff] [blame] | 208 | } |
Patrick Delaunay | e259299 | 2021-02-25 13:37:03 +0100 | [diff] [blame] | 209 | sprintf(cmd, "%d", dev_seq(dev)); |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 210 | env_set("boot_device", "serial"); |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 211 | env_set("boot_instance", cmd); |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 212 | |
| 213 | /* restore console on uart when not used */ |
Patrick Delaunay | 29b2e2e | 2021-02-25 13:37:01 +0100 | [diff] [blame] | 214 | if (IS_ENABLED(CONFIG_CMD_STM32PROG_SERIAL) && gd->cur_serial_dev != dev) { |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 215 | gd->flags &= ~(GD_FLG_SILENT | |
| 216 | GD_FLG_DISABLE_CONSOLE); |
Patrick Delaunay | 643e404 | 2021-04-06 09:27:39 +0200 | [diff] [blame] | 217 | log_info("serial boot with console enabled!\n"); |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 218 | } |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 219 | break; |
| 220 | case BOOT_SERIAL_USB: |
| 221 | env_set("boot_device", "usb"); |
| 222 | env_set("boot_instance", "0"); |
| 223 | break; |
| 224 | case BOOT_FLASH_SD: |
| 225 | case BOOT_FLASH_EMMC: |
Rasmus Villemoes | 6d83f3c | 2023-03-24 08:55:19 +0100 | [diff] [blame] | 226 | if (instance >= ARRAY_SIZE(sdmmc_addr)) |
Patrick Delaunay | 5c2f6d7 | 2021-07-06 17:19:45 +0200 | [diff] [blame] | 227 | break; |
| 228 | /* search associated sdmmc node in devicetree */ |
| 229 | sprintf(cmd, "mmc@%x", sdmmc_addr[instance]); |
| 230 | if (uclass_get_device_by_name(UCLASS_MMC, cmd, &dev)) { |
| 231 | printf("mmc%d = %s not found in device tree!\n", |
| 232 | instance, cmd); |
| 233 | break; |
| 234 | } |
| 235 | sprintf(cmd, "%d", dev_seq(dev)); |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 236 | env_set("boot_device", "mmc"); |
| 237 | env_set("boot_instance", cmd); |
| 238 | break; |
| 239 | case BOOT_FLASH_NAND: |
| 240 | env_set("boot_device", "nand"); |
| 241 | env_set("boot_instance", "0"); |
| 242 | break; |
Patrick Delaunay | b5a7ca2 | 2020-03-18 09:22:52 +0100 | [diff] [blame] | 243 | case BOOT_FLASH_SPINAND: |
| 244 | env_set("boot_device", "spi-nand"); |
| 245 | env_set("boot_instance", "0"); |
| 246 | break; |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 247 | case BOOT_FLASH_NOR: |
| 248 | env_set("boot_device", "nor"); |
| 249 | env_set("boot_instance", "0"); |
| 250 | break; |
| 251 | default: |
Patrick Delaunay | 02e9197 | 2021-07-08 10:53:56 +0200 | [diff] [blame] | 252 | env_set("boot_device", "invalid"); |
| 253 | env_set("boot_instance", ""); |
| 254 | log_err("unexpected boot mode = %x\n", boot_mode); |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 255 | break; |
| 256 | } |
Patrick Delaunay | 008d3c3 | 2019-02-27 17:01:20 +0100 | [diff] [blame] | 257 | |
| 258 | switch (forced_mode) { |
| 259 | case BOOT_FASTBOOT: |
Patrick Delaunay | 643e404 | 2021-04-06 09:27:39 +0200 | [diff] [blame] | 260 | log_info("Enter fastboot!\n"); |
Patrick Delaunay | 008d3c3 | 2019-02-27 17:01:20 +0100 | [diff] [blame] | 261 | env_set("preboot", "env set preboot; fastboot 0"); |
| 262 | break; |
| 263 | case BOOT_STM32PROG: |
| 264 | env_set("boot_device", "usb"); |
| 265 | env_set("boot_instance", "0"); |
| 266 | break; |
| 267 | case BOOT_UMS_MMC0: |
| 268 | case BOOT_UMS_MMC1: |
| 269 | case BOOT_UMS_MMC2: |
Patrick Delaunay | 643e404 | 2021-04-06 09:27:39 +0200 | [diff] [blame] | 270 | log_info("Enter UMS!\n"); |
Patrick Delaunay | 008d3c3 | 2019-02-27 17:01:20 +0100 | [diff] [blame] | 271 | instance = forced_mode - BOOT_UMS_MMC0; |
| 272 | sprintf(cmd, "env set preboot; ums 0 mmc %d", instance); |
| 273 | env_set("preboot", cmd); |
| 274 | break; |
| 275 | case BOOT_RECOVERY: |
| 276 | env_set("preboot", "env set preboot; run altbootcmd"); |
| 277 | break; |
| 278 | case BOOT_NORMAL: |
| 279 | break; |
| 280 | default: |
Patrick Delaunay | ba77940 | 2020-11-06 19:01:29 +0100 | [diff] [blame] | 281 | log_debug("unexpected forced boot mode = %x\n", forced_mode); |
Patrick Delaunay | 008d3c3 | 2019-02-27 17:01:20 +0100 | [diff] [blame] | 282 | break; |
| 283 | } |
| 284 | |
| 285 | /* clear TAMP for next reboot */ |
| 286 | clrsetbits_le32(TAMP_BOOT_CONTEXT, TAMP_BOOT_FORCED_MASK, BOOT_NORMAL); |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 287 | } |
| 288 | |
Patrick Delaunay | e4bdd54 | 2022-05-20 18:24:42 +0200 | [diff] [blame] | 289 | __weak void stm32mp_misc_init(void) |
Marek Vasut | 0eda28c | 2021-03-31 14:15:09 +0200 | [diff] [blame] | 290 | { |
Igor Opaniuk | 100e0ec | 2023-11-06 11:41:52 +0100 | [diff] [blame] | 291 | } |
| 292 | |
| 293 | static int setup_boot_auth_info(void) |
| 294 | { |
| 295 | char buf[10]; |
| 296 | u32 bootauth = get_bootauth(); |
| 297 | |
| 298 | snprintf(buf, sizeof(buf), "%d", bootauth >> 4); |
| 299 | env_set("boot_auth", buf); |
| 300 | |
| 301 | snprintf(buf, sizeof(buf), "%d", bootauth & |
| 302 | (u32)TAMP_BOOT_PARTITION_MASK); |
| 303 | env_set("boot_part", buf); |
| 304 | |
| 305 | return 0; |
Marek Vasut | 0eda28c | 2021-03-31 14:15:09 +0200 | [diff] [blame] | 306 | } |
| 307 | |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 308 | int arch_misc_init(void) |
| 309 | { |
Igor Opaniuk | 100e0ec | 2023-11-06 11:41:52 +0100 | [diff] [blame] | 310 | setup_boot_auth_info(); |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 311 | setup_boot_mode(); |
Patrick Delaunay | f3674a4 | 2018-05-17 15:24:07 +0200 | [diff] [blame] | 312 | setup_mac_address(); |
| 313 | setup_serial_number(); |
Patrick Delaunay | e4bdd54 | 2022-05-20 18:24:42 +0200 | [diff] [blame] | 314 | stm32mp_misc_init(); |
Patrick Delaunay | c5d1565 | 2018-03-20 10:54:53 +0100 | [diff] [blame] | 315 | |
| 316 | return 0; |
| 317 | } |
Marek Vasut | efdedcb | 2023-01-12 18:58:40 +0100 | [diff] [blame] | 318 | |
| 319 | /* |
| 320 | * Without forcing the ".data" section, this would get saved in ".bss". BSS |
| 321 | * will be cleared soon after, so it's not suitable. |
| 322 | */ |
| 323 | static uintptr_t rom_api_table __section(".data"); |
| 324 | static uintptr_t nt_fw_dtb __section(".data"); |
| 325 | |
| 326 | /* |
| 327 | * The ROM gives us the API location in r0 when starting. This is only available |
| 328 | * during SPL, as there isn't (yet) a mechanism to pass this on to u-boot. Save |
| 329 | * the FDT address provided by TF-A in r2 at boot time. This function is called |
| 330 | * from start.S |
| 331 | */ |
| 332 | void save_boot_params(unsigned long r0, unsigned long r1, unsigned long r2, |
| 333 | unsigned long r3) |
| 334 | { |
| 335 | if (IS_ENABLED(CONFIG_STM32_ECDSA_VERIFY)) |
| 336 | rom_api_table = r0; |
| 337 | |
| 338 | if (IS_ENABLED(CONFIG_TFABOOT)) |
| 339 | nt_fw_dtb = r2; |
| 340 | |
| 341 | save_boot_params_ret(); |
| 342 | } |
| 343 | |
| 344 | uintptr_t get_stm32mp_rom_api_table(void) |
| 345 | { |
| 346 | return rom_api_table; |
| 347 | } |
| 348 | |
| 349 | uintptr_t get_stm32mp_bl2_dtb(void) |
| 350 | { |
| 351 | return nt_fw_dtb; |
| 352 | } |
Marek Vasut | 7cf2c33 | 2023-01-12 18:58:41 +0100 | [diff] [blame] | 353 | |
Simon Glass | 85ed77d | 2024-09-29 19:49:46 -0600 | [diff] [blame] | 354 | #ifdef CONFIG_XPL_BUILD |
Marek Vasut | 7cf2c33 | 2023-01-12 18:58:41 +0100 | [diff] [blame] | 355 | void __noreturn jump_to_image_no_args(struct spl_image_info *spl_image) |
| 356 | { |
| 357 | typedef void __noreturn (*image_entry_stm32_t)(u32 romapi); |
| 358 | uintptr_t romapi = get_stm32mp_rom_api_table(); |
| 359 | |
| 360 | image_entry_stm32_t image_entry = |
| 361 | (image_entry_stm32_t)spl_image->entry_point; |
| 362 | |
| 363 | printf("image entry point: 0x%lx\n", spl_image->entry_point); |
| 364 | image_entry(romapi); |
| 365 | } |
| 366 | #endif |