blob: 3faa4ec18a4ff1bf0e659e85f9af25b2ab2bae61 [file] [log] [blame]
Tom Rini8b0c8a12018-05-06 18:27:01 -04001// SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
Patrick Delaunay85b53972018-03-12 10:46:10 +01002/*
3 * Copyright (C) 2018, STMicroelectronics - All Rights Reserved
Patrick Delaunay85b53972018-03-12 10:46:10 +01004 */
Patrick Delaunayba779402020-11-06 19:01:29 +01005
6#define LOG_CATEGORY LOGC_ARCH
7
Patrick Delaunay85b53972018-03-12 10:46:10 +01008#include <common.h>
9#include <clk.h>
Simon Glass1d91ba72019-11-14 12:57:37 -070010#include <cpu_func.h>
Patrick Delaunay82168e82018-05-17 14:50:46 +020011#include <debug_uart.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060012#include <env.h>
Simon Glass97589732020-05-10 11:40:02 -060013#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Patrick Delaunayf3674a42018-05-17 15:24:07 +020015#include <misc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060016#include <net.h>
Patrick Delaunay85b53972018-03-12 10:46:10 +010017#include <asm/io.h>
Patrick Delaunay6332c042020-06-16 18:27:44 +020018#include <asm/arch/bsec.h>
Patrick Delaunay85b53972018-03-12 10:46:10 +010019#include <asm/arch/stm32.h>
Patrick Delaunay01e3afe2018-03-19 19:09:21 +010020#include <asm/arch/sys_proto.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060021#include <asm/global_data.h>
Patrick Delaunayf3674a42018-05-17 15:24:07 +020022#include <dm/device.h>
Patrick Delaunayc5d15652018-03-20 10:54:53 +010023#include <dm/uclass.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060024#include <linux/bitops.h>
Patrick Delaunay85b53972018-03-12 10:46:10 +010025
Patrick Delaunay58e95532018-03-19 19:09:20 +010026/* RCC register */
27#define RCC_TZCR (STM32_RCC_BASE + 0x00)
28#define RCC_DBGCFGR (STM32_RCC_BASE + 0x080C)
29#define RCC_BDCR (STM32_RCC_BASE + 0x0140)
30#define RCC_MP_APB5ENSETR (STM32_RCC_BASE + 0x0208)
Patrick Delaunayd4ca35c2019-02-27 17:01:26 +010031#define RCC_MP_AHB5ENSETR (STM32_RCC_BASE + 0x0210)
Patrick Delaunay58e95532018-03-19 19:09:20 +010032#define RCC_BDCR_VSWRST BIT(31)
33#define RCC_BDCR_RTCSRC GENMASK(17, 16)
34#define RCC_DBGCFGR_DBGCKEN BIT(8)
Patrick Delaunay85b53972018-03-12 10:46:10 +010035
Patrick Delaunay58e95532018-03-19 19:09:20 +010036/* Security register */
Patrick Delaunay85b53972018-03-12 10:46:10 +010037#define ETZPC_TZMA1_SIZE (STM32_ETZPC_BASE + 0x04)
38#define ETZPC_DECPROT0 (STM32_ETZPC_BASE + 0x10)
39
40#define TZC_GATE_KEEPER (STM32_TZC_BASE + 0x008)
41#define TZC_REGION_ATTRIBUTE0 (STM32_TZC_BASE + 0x110)
42#define TZC_REGION_ID_ACCESS0 (STM32_TZC_BASE + 0x114)
43
44#define TAMP_CR1 (STM32_TAMP_BASE + 0x00)
45
46#define PWR_CR1 (STM32_PWR_BASE + 0x00)
Fabien Dessenne9ebbdc92019-10-30 14:38:30 +010047#define PWR_MCUCR (STM32_PWR_BASE + 0x14)
Patrick Delaunay85b53972018-03-12 10:46:10 +010048#define PWR_CR1_DBP BIT(8)
Fabien Dessenne9ebbdc92019-10-30 14:38:30 +010049#define PWR_MCUCR_SBF BIT(6)
Patrick Delaunay85b53972018-03-12 10:46:10 +010050
Patrick Delaunay58e95532018-03-19 19:09:20 +010051/* DBGMCU register */
Patrick Delaunay01e3afe2018-03-19 19:09:21 +010052#define DBGMCU_IDC (STM32_DBGMCU_BASE + 0x00)
Patrick Delaunay58e95532018-03-19 19:09:20 +010053#define DBGMCU_APB4FZ1 (STM32_DBGMCU_BASE + 0x2C)
54#define DBGMCU_APB4FZ1_IWDG2 BIT(2)
Patrick Delaunay01e3afe2018-03-19 19:09:21 +010055#define DBGMCU_IDC_DEV_ID_MASK GENMASK(11, 0)
56#define DBGMCU_IDC_DEV_ID_SHIFT 0
57#define DBGMCU_IDC_REV_ID_MASK GENMASK(31, 16)
58#define DBGMCU_IDC_REV_ID_SHIFT 16
Patrick Delaunay85b53972018-03-12 10:46:10 +010059
Patrick Delaunayd4ca35c2019-02-27 17:01:26 +010060/* GPIOZ registers */
61#define GPIOZ_SECCFGR 0x54004030
62
Patrick Delaunayc5d15652018-03-20 10:54:53 +010063/* boot interface from Bootrom
64 * - boot instance = bit 31:16
65 * - boot device = bit 15:0
66 */
67#define BOOTROM_PARAM_ADDR 0x2FFC0078
68#define BOOTROM_MODE_MASK GENMASK(15, 0)
69#define BOOTROM_MODE_SHIFT 0
70#define BOOTROM_INSTANCE_MASK GENMASK(31, 16)
71#define BOOTROM_INSTANCE_SHIFT 16
72
Patrick Delaunay45c82d22019-02-27 17:01:13 +010073/* Device Part Number (RPN) = OTP_DATA1 lower 8 bits */
74#define RPN_SHIFT 0
75#define RPN_MASK GENMASK(7, 0)
76
77/* Package = bit 27:29 of OTP16
78 * - 100: LBGA448 (FFI) => AA = LFBGA 18x18mm 448 balls p. 0.8mm
79 * - 011: LBGA354 (LCI) => AB = LFBGA 16x16mm 359 balls p. 0.8mm
80 * - 010: TFBGA361 (FFC) => AC = TFBGA 12x12mm 361 balls p. 0.5mm
81 * - 001: TFBGA257 (LCC) => AD = TFBGA 10x10mm 257 balls p. 0.5mm
82 * - others: Reserved
83 */
84#define PKG_SHIFT 27
85#define PKG_MASK GENMASK(2, 0)
86
Patrick Delaunay8e6985b2020-04-30 16:30:20 +020087/*
88 * early TLB into the .data section so that it not get cleared
89 * with 16kB allignment (see TTBR0_BASE_ADDR_MASK)
90 */
91u8 early_tlb[PGTABLE_SIZE] __section(".data") __aligned(0x4000);
92
Patrick Delaunay58e95532018-03-19 19:09:20 +010093#if !defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD)
Patrick Delaunayf8fe21d2020-04-01 09:07:33 +020094#ifndef CONFIG_TFABOOT
Patrick Delaunay85b53972018-03-12 10:46:10 +010095static void security_init(void)
96{
97 /* Disable the backup domain write protection */
98 /* the protection is enable at each reset by hardware */
99 /* And must be disable by software */
100 setbits_le32(PWR_CR1, PWR_CR1_DBP);
101
102 while (!(readl(PWR_CR1) & PWR_CR1_DBP))
103 ;
104
105 /* If RTC clock isn't enable so this is a cold boot then we need
106 * to reset the backup domain
107 */
108 if (!(readl(RCC_BDCR) & RCC_BDCR_RTCSRC)) {
109 setbits_le32(RCC_BDCR, RCC_BDCR_VSWRST);
110 while (!(readl(RCC_BDCR) & RCC_BDCR_VSWRST))
111 ;
112 clrbits_le32(RCC_BDCR, RCC_BDCR_VSWRST);
113 }
114
115 /* allow non secure access in Write/Read for all peripheral */
116 writel(GENMASK(25, 0), ETZPC_DECPROT0);
117
118 /* Open SYSRAM for no secure access */
119 writel(0x0, ETZPC_TZMA1_SIZE);
120
121 /* enable TZC1 TZC2 clock */
122 writel(BIT(11) | BIT(12), RCC_MP_APB5ENSETR);
123
124 /* Region 0 set to no access by default */
125 /* bit 0 / 16 => nsaid0 read/write Enable
126 * bit 1 / 17 => nsaid1 read/write Enable
127 * ...
128 * bit 15 / 31 => nsaid15 read/write Enable
129 */
130 writel(0xFFFFFFFF, TZC_REGION_ID_ACCESS0);
131 /* bit 30 / 31 => Secure Global Enable : write/read */
132 /* bit 0 / 1 => Region Enable for filter 0/1 */
133 writel(BIT(0) | BIT(1) | BIT(30) | BIT(31), TZC_REGION_ATTRIBUTE0);
134
135 /* Enable Filter 0 and 1 */
136 setbits_le32(TZC_GATE_KEEPER, BIT(0) | BIT(1));
137
138 /* RCC trust zone deactivated */
139 writel(0x0, RCC_TZCR);
140
141 /* TAMP: deactivate the internal tamper
142 * Bit 23 ITAMP8E: monotonic counter overflow
143 * Bit 20 ITAMP5E: RTC calendar overflow
144 * Bit 19 ITAMP4E: HSE monitoring
145 * Bit 18 ITAMP3E: LSE monitoring
146 * Bit 16 ITAMP1E: RTC power domain supply monitoring
147 */
148 writel(0x0, TAMP_CR1);
Patrick Delaunayd4ca35c2019-02-27 17:01:26 +0100149
150 /* GPIOZ: deactivate the security */
151 writel(BIT(0), RCC_MP_AHB5ENSETR);
152 writel(0x0, GPIOZ_SECCFGR);
Patrick Delaunay85b53972018-03-12 10:46:10 +0100153}
Patrick Delaunayf8fe21d2020-04-01 09:07:33 +0200154#endif /* CONFIG_TFABOOT */
Patrick Delaunay85b53972018-03-12 10:46:10 +0100155
Patrick Delaunay58e95532018-03-19 19:09:20 +0100156/*
Patrick Delaunay85b53972018-03-12 10:46:10 +0100157 * Debug init
Patrick Delaunay58e95532018-03-19 19:09:20 +0100158 */
Patrick Delaunay85b53972018-03-12 10:46:10 +0100159static void dbgmcu_init(void)
160{
Patrick Delaunay6332c042020-06-16 18:27:44 +0200161 /*
162 * Freeze IWDG2 if Cortex-A7 is in debug mode
163 * done in TF-A for TRUSTED boot and
164 * DBGMCU access is controlled by BSEC_DENABLE.DBGSWENABLE
165 */
Patrick Delaunay4c5821d2020-07-24 11:13:31 +0200166 if (!IS_ENABLED(CONFIG_TFABOOT) && bsec_dbgswenable()) {
167 setbits_le32(RCC_DBGCFGR, RCC_DBGCFGR_DBGCKEN);
Patrick Delaunay6332c042020-06-16 18:27:44 +0200168 setbits_le32(DBGMCU_APB4FZ1, DBGMCU_APB4FZ1_IWDG2);
Patrick Delaunay4c5821d2020-07-24 11:13:31 +0200169 }
170}
171
172void spl_board_init(void)
173{
174 dbgmcu_init();
Patrick Delaunay85b53972018-03-12 10:46:10 +0100175}
176#endif /* !defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD) */
177
Patrick Delaunayf8fe21d2020-04-01 09:07:33 +0200178#if !defined(CONFIG_TFABOOT) && \
Patrick Delaunay5d061412019-02-12 11:44:39 +0100179 (!defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD))
Patrick Delaunay18660a62019-02-27 17:01:12 +0100180/* get bootmode from ROM code boot context: saved in TAMP register */
181static void update_bootmode(void)
182{
183 u32 boot_mode;
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100184 u32 bootrom_itf = readl(BOOTROM_PARAM_ADDR);
185 u32 bootrom_device, bootrom_instance;
186
Patrick Delaunay18660a62019-02-27 17:01:12 +0100187 /* enable TAMP clock = RTCAPBEN */
188 writel(BIT(8), RCC_MP_APB5ENSETR);
189
190 /* read bootrom context */
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100191 bootrom_device =
192 (bootrom_itf & BOOTROM_MODE_MASK) >> BOOTROM_MODE_SHIFT;
193 bootrom_instance =
194 (bootrom_itf & BOOTROM_INSTANCE_MASK) >> BOOTROM_INSTANCE_SHIFT;
195 boot_mode =
196 ((bootrom_device << BOOT_TYPE_SHIFT) & BOOT_TYPE_MASK) |
197 ((bootrom_instance << BOOT_INSTANCE_SHIFT) &
198 BOOT_INSTANCE_MASK);
199
200 /* save the boot mode in TAMP backup register */
201 clrsetbits_le32(TAMP_BOOT_CONTEXT,
202 TAMP_BOOT_MODE_MASK,
203 boot_mode << TAMP_BOOT_MODE_SHIFT);
Patrick Delaunay18660a62019-02-27 17:01:12 +0100204}
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100205#endif
Patrick Delaunay18660a62019-02-27 17:01:12 +0100206
207u32 get_bootmode(void)
208{
209 /* read bootmode from TAMP backup register */
210 return (readl(TAMP_BOOT_CONTEXT) & TAMP_BOOT_MODE_MASK) >>
211 TAMP_BOOT_MODE_SHIFT;
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100212}
213
214/*
Patrick Delaunay8e6985b2020-04-30 16:30:20 +0200215 * initialize the MMU and activate cache in SPL or in U-Boot pre-reloc stage
216 * MMU/TLB is updated in enable_caches() for U-Boot after relocation
217 * or is deactivated in U-Boot entry function start.S::cpu_init_cp15
218 */
219static void early_enable_caches(void)
220{
221 /* I-cache is already enabled in start.S: cpu_init_cp15 */
222
223 if (CONFIG_IS_ENABLED(SYS_DCACHE_OFF))
224 return;
225
226 gd->arch.tlb_size = PGTABLE_SIZE;
227 gd->arch.tlb_addr = (unsigned long)&early_tlb;
228
229 dcache_enable();
230
231 if (IS_ENABLED(CONFIG_SPL_BUILD))
Patrick Delaunay51ac7f12020-07-24 11:21:51 +0200232 mmu_set_region_dcache_behaviour(
Patrick Delaunay0fa62282020-11-04 09:22:09 +0100233 ALIGN_DOWN(STM32_SYSRAM_BASE, MMU_SECTION_SIZE),
234 ALIGN(STM32_SYSRAM_SIZE, MMU_SECTION_SIZE),
Patrick Delaunay51ac7f12020-07-24 11:21:51 +0200235 DCACHE_DEFAULT_OPTION);
Patrick Delaunay8e6985b2020-04-30 16:30:20 +0200236 else
Patrick Delaunayab7d6442020-09-04 12:55:19 +0200237 mmu_set_region_dcache_behaviour(STM32_DDR_BASE,
238 CONFIG_DDR_CACHEABLE_SIZE,
Patrick Delaunay8e6985b2020-04-30 16:30:20 +0200239 DCACHE_DEFAULT_OPTION);
240}
241
242/*
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100243 * Early system init
244 */
Patrick Delaunay85b53972018-03-12 10:46:10 +0100245int arch_cpu_init(void)
246{
Patrick Delaunay82168e82018-05-17 14:50:46 +0200247 u32 boot_mode;
248
Patrick Delaunay8e6985b2020-04-30 16:30:20 +0200249 early_enable_caches();
250
Patrick Delaunay85b53972018-03-12 10:46:10 +0100251 /* early armv7 timer init: needed for polling */
252 timer_init();
253
254#if !defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD)
Patrick Delaunayf8fe21d2020-04-01 09:07:33 +0200255#ifndef CONFIG_TFABOOT
Patrick Delaunay85b53972018-03-12 10:46:10 +0100256 security_init();
Patrick Delaunay18660a62019-02-27 17:01:12 +0100257 update_bootmode();
Patrick Delaunay85b53972018-03-12 10:46:10 +0100258#endif
Fabien Dessenne9ebbdc92019-10-30 14:38:30 +0100259 /* Reset Coprocessor state unless it wakes up from Standby power mode */
260 if (!(readl(PWR_MCUCR) & PWR_MCUCR_SBF)) {
261 writel(TAMP_COPRO_STATE_OFF, TAMP_COPRO_STATE);
262 writel(0, TAMP_COPRO_RSC_TBL_ADDRESS);
263 }
Patrick Delaunay5d061412019-02-12 11:44:39 +0100264#endif
Patrick Delaunay82168e82018-05-17 14:50:46 +0200265
Patrick Delaunay82168e82018-05-17 14:50:46 +0200266 boot_mode = get_bootmode();
267
268 if ((boot_mode & TAMP_BOOT_DEVICE_MASK) == BOOT_SERIAL_UART)
269 gd->flags |= GD_FLG_SILENT | GD_FLG_DISABLE_CONSOLE;
270#if defined(CONFIG_DEBUG_UART) && \
Patrick Delaunayf8fe21d2020-04-01 09:07:33 +0200271 !defined(CONFIG_TFABOOT) && \
Patrick Delaunay82168e82018-05-17 14:50:46 +0200272 (!defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD))
273 else
274 debug_uart_init();
275#endif
Patrick Delaunay85b53972018-03-12 10:46:10 +0100276
277 return 0;
278}
279
Patrick Delaunay58e95532018-03-19 19:09:20 +0100280void enable_caches(void)
281{
Patrick Delaunay8e6985b2020-04-30 16:30:20 +0200282 /* I-cache is already enabled in start.S: icache_enable() not needed */
283
284 /* deactivate the data cache, early enabled in arch_cpu_init() */
285 dcache_disable();
286 /*
287 * update MMU after relocation and enable the data cache
288 * warning: the TLB location udpated in board_f.c::reserve_mmu
289 */
Patrick Delaunay58e95532018-03-19 19:09:20 +0100290 dcache_enable();
291}
292
Patrick Delaunay01e3afe2018-03-19 19:09:21 +0100293static u32 read_idc(void)
294{
Patrick Delaunay6332c042020-06-16 18:27:44 +0200295 /* DBGMCU access is controlled by BSEC_DENABLE.DBGSWENABLE */
296 if (bsec_dbgswenable()) {
297 setbits_le32(RCC_DBGCFGR, RCC_DBGCFGR_DBGCKEN);
Patrick Delaunay01e3afe2018-03-19 19:09:21 +0100298
Patrick Delaunay6332c042020-06-16 18:27:44 +0200299 return readl(DBGMCU_IDC);
300 }
301
302 if (CONFIG_IS_ENABLED(STM32MP15x))
303 return CPU_DEV_STM32MP15; /* STM32MP15x and unknown revision */
304 else
305 return 0x0;
Patrick Delaunay01e3afe2018-03-19 19:09:21 +0100306}
307
Patrick Delaunay79bc6402020-03-18 09:24:48 +0100308u32 get_cpu_dev(void)
309{
310 return (read_idc() & DBGMCU_IDC_DEV_ID_MASK) >> DBGMCU_IDC_DEV_ID_SHIFT;
311}
312
Patrick Delaunay01e3afe2018-03-19 19:09:21 +0100313u32 get_cpu_rev(void)
314{
315 return (read_idc() & DBGMCU_IDC_REV_ID_MASK) >> DBGMCU_IDC_REV_ID_SHIFT;
316}
317
Patrick Delaunay45c82d22019-02-27 17:01:13 +0100318static u32 get_otp(int index, int shift, int mask)
319{
320 int ret;
321 struct udevice *dev;
322 u32 otp = 0;
323
324 ret = uclass_get_device_by_driver(UCLASS_MISC,
Simon Glass65130cd2020-12-28 20:34:56 -0700325 DM_DRIVER_GET(stm32mp_bsec),
Patrick Delaunay45c82d22019-02-27 17:01:13 +0100326 &dev);
327
328 if (!ret)
329 ret = misc_read(dev, STM32_BSEC_SHADOW(index),
330 &otp, sizeof(otp));
331
332 return (otp >> shift) & mask;
333}
334
335/* Get Device Part Number (RPN) from OTP */
336static u32 get_cpu_rpn(void)
337{
338 return get_otp(BSEC_OTP_RPN, RPN_SHIFT, RPN_MASK);
339}
340
Patrick Delaunay01e3afe2018-03-19 19:09:21 +0100341u32 get_cpu_type(void)
342{
Patrick Delaunay79bc6402020-03-18 09:24:48 +0100343 return (get_cpu_dev() << 16) | get_cpu_rpn();
Patrick Delaunay01e3afe2018-03-19 19:09:21 +0100344}
345
Patrick Delaunay45c82d22019-02-27 17:01:13 +0100346/* Get Package options from OTP */
Patrick Delaunayc74d6342019-07-05 17:20:13 +0200347u32 get_cpu_package(void)
Patrick Delaunay45c82d22019-02-27 17:01:13 +0100348{
349 return get_otp(BSEC_OTP_PKG, PKG_SHIFT, PKG_MASK);
350}
351
Patrick Delaunay3e738f22020-02-12 19:37:43 +0100352void get_soc_name(char name[SOC_NAME_SIZE])
Patrick Delaunay85b53972018-03-12 10:46:10 +0100353{
Patrick Delaunay45c82d22019-02-27 17:01:13 +0100354 char *cpu_s, *cpu_r, *pkg;
Patrick Delaunay01e3afe2018-03-19 19:09:21 +0100355
Patrick Delaunay45c82d22019-02-27 17:01:13 +0100356 /* MPUs Part Numbers */
Patrick Delaunay01e3afe2018-03-19 19:09:21 +0100357 switch (get_cpu_type()) {
Patrick Delaunaydb33b0e2020-02-26 11:26:43 +0100358 case CPU_STM32MP157Fxx:
359 cpu_s = "157F";
360 break;
361 case CPU_STM32MP157Dxx:
362 cpu_s = "157D";
363 break;
Patrick Delaunay45c82d22019-02-27 17:01:13 +0100364 case CPU_STM32MP157Cxx:
365 cpu_s = "157C";
366 break;
367 case CPU_STM32MP157Axx:
368 cpu_s = "157A";
369 break;
Patrick Delaunaydb33b0e2020-02-26 11:26:43 +0100370 case CPU_STM32MP153Fxx:
371 cpu_s = "153F";
372 break;
373 case CPU_STM32MP153Dxx:
374 cpu_s = "153D";
375 break;
Patrick Delaunay45c82d22019-02-27 17:01:13 +0100376 case CPU_STM32MP153Cxx:
377 cpu_s = "153C";
378 break;
379 case CPU_STM32MP153Axx:
380 cpu_s = "153A";
381 break;
Patrick Delaunaydb33b0e2020-02-26 11:26:43 +0100382 case CPU_STM32MP151Fxx:
383 cpu_s = "151F";
384 break;
385 case CPU_STM32MP151Dxx:
386 cpu_s = "151D";
387 break;
Patrick Delaunay45c82d22019-02-27 17:01:13 +0100388 case CPU_STM32MP151Cxx:
389 cpu_s = "151C";
390 break;
391 case CPU_STM32MP151Axx:
392 cpu_s = "151A";
393 break;
394 default:
395 cpu_s = "????";
396 break;
397 }
398
399 /* Package */
400 switch (get_cpu_package()) {
401 case PKG_AA_LBGA448:
402 pkg = "AA";
403 break;
404 case PKG_AB_LBGA354:
405 pkg = "AB";
406 break;
407 case PKG_AC_TFBGA361:
408 pkg = "AC";
409 break;
410 case PKG_AD_TFBGA257:
411 pkg = "AD";
Patrick Delaunay01e3afe2018-03-19 19:09:21 +0100412 break;
413 default:
Patrick Delaunay45c82d22019-02-27 17:01:13 +0100414 pkg = "??";
Patrick Delaunay01e3afe2018-03-19 19:09:21 +0100415 break;
416 }
417
Patrick Delaunay45c82d22019-02-27 17:01:13 +0100418 /* REVISION */
Patrick Delaunay01e3afe2018-03-19 19:09:21 +0100419 switch (get_cpu_rev()) {
420 case CPU_REVA:
421 cpu_r = "A";
422 break;
423 case CPU_REVB:
424 cpu_r = "B";
425 break;
Patrick Delaunayc8d4afe2020-01-28 10:11:06 +0100426 case CPU_REVZ:
427 cpu_r = "Z";
428 break;
Patrick Delaunay01e3afe2018-03-19 19:09:21 +0100429 default:
430 cpu_r = "?";
431 break;
432 }
433
Patrick Delaunay3e738f22020-02-12 19:37:43 +0100434 snprintf(name, SOC_NAME_SIZE, "STM32MP%s%s Rev.%s", cpu_s, pkg, cpu_r);
435}
436
437#if defined(CONFIG_DISPLAY_CPUINFO)
438int print_cpuinfo(void)
439{
440 char name[SOC_NAME_SIZE];
441
442 get_soc_name(name);
443 printf("CPU: %s\n", name);
Patrick Delaunay85b53972018-03-12 10:46:10 +0100444
445 return 0;
446}
447#endif /* CONFIG_DISPLAY_CPUINFO */
448
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100449static void setup_boot_mode(void)
450{
Patrick Delaunay18660a62019-02-27 17:01:12 +0100451 const u32 serial_addr[] = {
452 STM32_USART1_BASE,
453 STM32_USART2_BASE,
454 STM32_USART3_BASE,
455 STM32_UART4_BASE,
456 STM32_UART5_BASE,
457 STM32_USART6_BASE,
458 STM32_UART7_BASE,
459 STM32_UART8_BASE
460 };
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100461 char cmd[60];
462 u32 boot_ctx = readl(TAMP_BOOT_CONTEXT);
463 u32 boot_mode =
464 (boot_ctx & TAMP_BOOT_MODE_MASK) >> TAMP_BOOT_MODE_SHIFT;
Patrick Delaunay1b03eb02019-06-21 15:26:39 +0200465 unsigned int instance = (boot_mode & TAMP_BOOT_INSTANCE_MASK) - 1;
Patrick Delaunay008d3c32019-02-27 17:01:20 +0100466 u32 forced_mode = (boot_ctx & TAMP_BOOT_FORCED_MASK);
Patrick Delaunay18660a62019-02-27 17:01:12 +0100467 struct udevice *dev;
468 int alias;
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100469
Patrick Delaunayba779402020-11-06 19:01:29 +0100470 log_debug("%s: boot_ctx=0x%x => boot_mode=%x, instance=%d forced=%x\n",
471 __func__, boot_ctx, boot_mode, instance, forced_mode);
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100472 switch (boot_mode & TAMP_BOOT_DEVICE_MASK) {
473 case BOOT_SERIAL_UART:
Patrick Delaunay18660a62019-02-27 17:01:12 +0100474 if (instance > ARRAY_SIZE(serial_addr))
475 break;
476 /* serial : search associated alias in devicetree */
477 sprintf(cmd, "serial@%x", serial_addr[instance]);
478 if (uclass_get_device_by_name(UCLASS_SERIAL, cmd, &dev))
479 break;
480 if (fdtdec_get_alias_seq(gd->fdt_blob, "serial",
481 dev_of_offset(dev), &alias))
482 break;
483 sprintf(cmd, "%d", alias);
484 env_set("boot_device", "serial");
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100485 env_set("boot_instance", cmd);
Patrick Delaunay18660a62019-02-27 17:01:12 +0100486
487 /* restore console on uart when not used */
488 if (gd->cur_serial_dev != dev) {
489 gd->flags &= ~(GD_FLG_SILENT |
490 GD_FLG_DISABLE_CONSOLE);
491 printf("serial boot with console enabled!\n");
492 }
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100493 break;
494 case BOOT_SERIAL_USB:
495 env_set("boot_device", "usb");
496 env_set("boot_instance", "0");
497 break;
498 case BOOT_FLASH_SD:
499 case BOOT_FLASH_EMMC:
500 sprintf(cmd, "%d", instance);
501 env_set("boot_device", "mmc");
502 env_set("boot_instance", cmd);
503 break;
504 case BOOT_FLASH_NAND:
505 env_set("boot_device", "nand");
506 env_set("boot_instance", "0");
507 break;
Patrick Delaunayb5a7ca22020-03-18 09:22:52 +0100508 case BOOT_FLASH_SPINAND:
509 env_set("boot_device", "spi-nand");
510 env_set("boot_instance", "0");
511 break;
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100512 case BOOT_FLASH_NOR:
513 env_set("boot_device", "nor");
514 env_set("boot_instance", "0");
515 break;
516 default:
Patrick Delaunayba779402020-11-06 19:01:29 +0100517 log_debug("unexpected boot mode = %x\n", boot_mode);
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100518 break;
519 }
Patrick Delaunay008d3c32019-02-27 17:01:20 +0100520
521 switch (forced_mode) {
522 case BOOT_FASTBOOT:
523 printf("Enter fastboot!\n");
524 env_set("preboot", "env set preboot; fastboot 0");
525 break;
526 case BOOT_STM32PROG:
527 env_set("boot_device", "usb");
528 env_set("boot_instance", "0");
529 break;
530 case BOOT_UMS_MMC0:
531 case BOOT_UMS_MMC1:
532 case BOOT_UMS_MMC2:
533 printf("Enter UMS!\n");
534 instance = forced_mode - BOOT_UMS_MMC0;
535 sprintf(cmd, "env set preboot; ums 0 mmc %d", instance);
536 env_set("preboot", cmd);
537 break;
538 case BOOT_RECOVERY:
539 env_set("preboot", "env set preboot; run altbootcmd");
540 break;
541 case BOOT_NORMAL:
542 break;
543 default:
Patrick Delaunayba779402020-11-06 19:01:29 +0100544 log_debug("unexpected forced boot mode = %x\n", forced_mode);
Patrick Delaunay008d3c32019-02-27 17:01:20 +0100545 break;
546 }
547
548 /* clear TAMP for next reboot */
549 clrsetbits_le32(TAMP_BOOT_CONTEXT, TAMP_BOOT_FORCED_MASK, BOOT_NORMAL);
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200550}
551
552/*
553 * If there is no MAC address in the environment, then it will be initialized
554 * (silently) from the value in the OTP.
555 */
Marek Vasut187cae22019-12-18 16:52:19 +0100556__weak int setup_mac_address(void)
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200557{
558#if defined(CONFIG_NET)
559 int ret;
560 int i;
561 u32 otp[2];
562 uchar enetaddr[6];
563 struct udevice *dev;
564
565 /* MAC already in environment */
566 if (eth_env_get_enetaddr("ethaddr", enetaddr))
567 return 0;
568
569 ret = uclass_get_device_by_driver(UCLASS_MISC,
Simon Glass65130cd2020-12-28 20:34:56 -0700570 DM_DRIVER_GET(stm32mp_bsec),
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200571 &dev);
572 if (ret)
573 return ret;
574
Patrick Delaunay10263a52019-02-27 17:01:29 +0100575 ret = misc_read(dev, STM32_BSEC_SHADOW(BSEC_OTP_MAC),
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200576 otp, sizeof(otp));
Simon Glass587dc402018-11-06 15:21:39 -0700577 if (ret < 0)
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200578 return ret;
579
580 for (i = 0; i < 6; i++)
581 enetaddr[i] = ((uint8_t *)&otp)[i];
582
583 if (!is_valid_ethaddr(enetaddr)) {
Patrick Delaunayba779402020-11-06 19:01:29 +0100584 log_err("invalid MAC address in OTP %pM\n", enetaddr);
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200585 return -EINVAL;
586 }
Patrick Delaunayba779402020-11-06 19:01:29 +0100587 log_debug("OTP MAC address = %pM\n", enetaddr);
Patrick Delaunay3a8e4062020-04-07 16:07:46 +0200588 ret = eth_env_set_enetaddr("ethaddr", enetaddr);
589 if (ret)
Patrick Delaunayba779402020-11-06 19:01:29 +0100590 log_err("Failed to set mac address %pM from OTP: %d\n", enetaddr, ret);
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200591#endif
592
593 return 0;
594}
595
596static int setup_serial_number(void)
597{
598 char serial_string[25];
599 u32 otp[3] = {0, 0, 0 };
600 struct udevice *dev;
601 int ret;
602
603 if (env_get("serial#"))
604 return 0;
605
606 ret = uclass_get_device_by_driver(UCLASS_MISC,
Simon Glass65130cd2020-12-28 20:34:56 -0700607 DM_DRIVER_GET(stm32mp_bsec),
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200608 &dev);
609 if (ret)
610 return ret;
611
Patrick Delaunay10263a52019-02-27 17:01:29 +0100612 ret = misc_read(dev, STM32_BSEC_SHADOW(BSEC_OTP_SERIAL),
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200613 otp, sizeof(otp));
Simon Glass587dc402018-11-06 15:21:39 -0700614 if (ret < 0)
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200615 return ret;
616
Patrick Delaunayaf5564a2019-02-27 17:01:25 +0100617 sprintf(serial_string, "%08X%08X%08X", otp[0], otp[1], otp[2]);
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200618 env_set("serial#", serial_string);
619
620 return 0;
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100621}
622
623int arch_misc_init(void)
624{
625 setup_boot_mode();
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200626 setup_mac_address();
627 setup_serial_number();
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100628
629 return 0;
630}