blob: 240960ada49a57cc2abf5b9dfbdb5ec4550b2c5c [file] [log] [blame]
Tom Rini8b0c8a12018-05-06 18:27:01 -04001// SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
Patrick Delaunay85b53972018-03-12 10:46:10 +01002/*
3 * Copyright (C) 2018, STMicroelectronics - All Rights Reserved
Patrick Delaunay85b53972018-03-12 10:46:10 +01004 */
Patrick Delaunayba779402020-11-06 19:01:29 +01005
6#define LOG_CATEGORY LOGC_ARCH
7
Patrick Delaunay85b53972018-03-12 10:46:10 +01008#include <common.h>
9#include <clk.h>
Simon Glass1d91ba72019-11-14 12:57:37 -070010#include <cpu_func.h>
Patrick Delaunay82168e82018-05-17 14:50:46 +020011#include <debug_uart.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060012#include <env.h>
Simon Glass97589732020-05-10 11:40:02 -060013#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060014#include <log.h>
Patrick Delaunayc9468742021-05-07 14:50:35 +020015#include <lmb.h>
Patrick Delaunayf3674a42018-05-17 15:24:07 +020016#include <misc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060017#include <net.h>
Patrick Delaunay85b53972018-03-12 10:46:10 +010018#include <asm/io.h>
19#include <asm/arch/stm32.h>
Patrick Delaunay01e3afe2018-03-19 19:09:21 +010020#include <asm/arch/sys_proto.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060021#include <asm/global_data.h>
Patrick Delaunayf3674a42018-05-17 15:24:07 +020022#include <dm/device.h>
Patrick Delaunayc5d15652018-03-20 10:54:53 +010023#include <dm/uclass.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060024#include <linux/bitops.h>
Patrick Delaunay85b53972018-03-12 10:46:10 +010025
Patrick Delaunay8e6985b2020-04-30 16:30:20 +020026/*
27 * early TLB into the .data section so that it not get cleared
28 * with 16kB allignment (see TTBR0_BASE_ADDR_MASK)
29 */
30u8 early_tlb[PGTABLE_SIZE] __section(".data") __aligned(0x4000);
31
Patrick Delaunayc9468742021-05-07 14:50:35 +020032struct lmb lmb;
33
Patrick Delaunay18660a62019-02-27 17:01:12 +010034u32 get_bootmode(void)
35{
36 /* read bootmode from TAMP backup register */
37 return (readl(TAMP_BOOT_CONTEXT) & TAMP_BOOT_MODE_MASK) >>
38 TAMP_BOOT_MODE_SHIFT;
Patrick Delaunayc5d15652018-03-20 10:54:53 +010039}
40
41/*
Patrick Delaunay4ad5a122021-02-05 13:53:33 +010042 * weak function overidde: set the DDR/SYSRAM executable before to enable the
43 * MMU and configure DACR, for early early_enable_caches (SPL or pre-reloc)
44 */
45void dram_bank_mmu_setup(int bank)
46{
47 struct bd_info *bd = gd->bd;
48 int i;
49 phys_addr_t start;
50 phys_size_t size;
Patrick Delaunayc9468742021-05-07 14:50:35 +020051 bool use_lmb = false;
52 enum dcache_option option;
Patrick Delaunay4ad5a122021-02-05 13:53:33 +010053
54 if (IS_ENABLED(CONFIG_SPL_BUILD)) {
Patrick Delaunay123687c2022-05-20 18:24:46 +020055/* STM32_SYSRAM_BASE exist only when SPL is supported */
56#ifdef CONFIG_SPL
Patrick Delaunay4ad5a122021-02-05 13:53:33 +010057 start = ALIGN_DOWN(STM32_SYSRAM_BASE, MMU_SECTION_SIZE);
58 size = ALIGN(STM32_SYSRAM_SIZE, MMU_SECTION_SIZE);
Patrick Delaunay123687c2022-05-20 18:24:46 +020059#endif
Patrick Delaunay4ad5a122021-02-05 13:53:33 +010060 } else if (gd->flags & GD_FLG_RELOC) {
61 /* bd->bi_dram is available only after relocation */
62 start = bd->bi_dram[bank].start;
63 size = bd->bi_dram[bank].size;
Patrick Delaunayc9468742021-05-07 14:50:35 +020064 use_lmb = true;
Patrick Delaunay4ad5a122021-02-05 13:53:33 +010065 } else {
66 /* mark cacheable and executable the beggining of the DDR */
67 start = STM32_DDR_BASE;
68 size = CONFIG_DDR_CACHEABLE_SIZE;
69 }
70
71 for (i = start >> MMU_SECTION_SHIFT;
72 i < (start >> MMU_SECTION_SHIFT) + (size >> MMU_SECTION_SHIFT);
Patrick Delaunayc9468742021-05-07 14:50:35 +020073 i++) {
74 option = DCACHE_DEFAULT_OPTION;
75 if (use_lmb && lmb_is_reserved_flags(&lmb, i << MMU_SECTION_SHIFT, LMB_NOMAP))
76 option = 0; /* INVALID ENTRY in TLB */
77 set_section_dcache(i, option);
78 }
Patrick Delaunay4ad5a122021-02-05 13:53:33 +010079}
80/*
Patrick Delaunay8e6985b2020-04-30 16:30:20 +020081 * initialize the MMU and activate cache in SPL or in U-Boot pre-reloc stage
82 * MMU/TLB is updated in enable_caches() for U-Boot after relocation
83 * or is deactivated in U-Boot entry function start.S::cpu_init_cp15
84 */
85static void early_enable_caches(void)
86{
87 /* I-cache is already enabled in start.S: cpu_init_cp15 */
88
89 if (CONFIG_IS_ENABLED(SYS_DCACHE_OFF))
90 return;
91
Patrice Chotard18a87162021-02-24 13:53:27 +010092 if (!(CONFIG_IS_ENABLED(SYS_ICACHE_OFF) && CONFIG_IS_ENABLED(SYS_DCACHE_OFF))) {
93 gd->arch.tlb_size = PGTABLE_SIZE;
94 gd->arch.tlb_addr = (unsigned long)&early_tlb;
95 }
Patrick Delaunay8e6985b2020-04-30 16:30:20 +020096
Patrick Delaunay4ad5a122021-02-05 13:53:33 +010097 /* enable MMU (default configuration) */
Patrick Delaunay8e6985b2020-04-30 16:30:20 +020098 dcache_enable();
Patrick Delaunay8e6985b2020-04-30 16:30:20 +020099}
100
101/*
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100102 * Early system init
103 */
Patrick Delaunay85b53972018-03-12 10:46:10 +0100104int arch_cpu_init(void)
105{
Patrick Delaunay8e6985b2020-04-30 16:30:20 +0200106 early_enable_caches();
107
Patrick Delaunay85b53972018-03-12 10:46:10 +0100108 /* early armv7 timer init: needed for polling */
109 timer_init();
110
Patrick Delaunaye4bdd542022-05-20 18:24:42 +0200111 return 0;
112}
113
114/* weak function for SOC specific initialization */
115__weak void stm32mp_cpu_init(void)
116{
117}
118
119int mach_cpu_init(void)
120{
121 u32 boot_mode;
122
123 stm32mp_cpu_init();
Patrick Delaunay82168e82018-05-17 14:50:46 +0200124
Patrick Delaunay82168e82018-05-17 14:50:46 +0200125 boot_mode = get_bootmode();
126
Patrick Delaunay29b2e2e2021-02-25 13:37:01 +0100127 if (IS_ENABLED(CONFIG_CMD_STM32PROG_SERIAL) &&
128 (boot_mode & TAMP_BOOT_DEVICE_MASK) == BOOT_SERIAL_UART)
Patrick Delaunay82168e82018-05-17 14:50:46 +0200129 gd->flags |= GD_FLG_SILENT | GD_FLG_DISABLE_CONSOLE;
Patrick Delaunayd8299de2021-10-11 09:52:51 +0200130 else if (IS_ENABLED(CONFIG_DEBUG_UART) && IS_ENABLED(CONFIG_SPL_BUILD))
Patrick Delaunay82168e82018-05-17 14:50:46 +0200131 debug_uart_init();
Patrick Delaunay85b53972018-03-12 10:46:10 +0100132
133 return 0;
134}
135
Patrick Delaunay58e95532018-03-19 19:09:20 +0100136void enable_caches(void)
137{
Patrick Delaunayc9468742021-05-07 14:50:35 +0200138 /* parse device tree when data cache is still activated */
139 lmb_init_and_reserve(&lmb, gd->bd, (void *)gd->fdt_blob);
140
Patrick Delaunay8e6985b2020-04-30 16:30:20 +0200141 /* I-cache is already enabled in start.S: icache_enable() not needed */
142
143 /* deactivate the data cache, early enabled in arch_cpu_init() */
144 dcache_disable();
145 /*
146 * update MMU after relocation and enable the data cache
147 * warning: the TLB location udpated in board_f.c::reserve_mmu
148 */
Patrick Delaunay58e95532018-03-19 19:09:20 +0100149 dcache_enable();
150}
151
Patrick Delaunayd8299de2021-10-11 09:52:51 +0200152/* used when CONFIG_DISPLAY_CPUINFO is activated */
Patrick Delaunay3e738f22020-02-12 19:37:43 +0100153int print_cpuinfo(void)
154{
155 char name[SOC_NAME_SIZE];
156
157 get_soc_name(name);
158 printf("CPU: %s\n", name);
Patrick Delaunay85b53972018-03-12 10:46:10 +0100159
160 return 0;
161}
Patrick Delaunay85b53972018-03-12 10:46:10 +0100162
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100163static void setup_boot_mode(void)
164{
Patrick Delaunay18660a62019-02-27 17:01:12 +0100165 const u32 serial_addr[] = {
166 STM32_USART1_BASE,
167 STM32_USART2_BASE,
168 STM32_USART3_BASE,
169 STM32_UART4_BASE,
170 STM32_UART5_BASE,
171 STM32_USART6_BASE,
172 STM32_UART7_BASE,
173 STM32_UART8_BASE
174 };
Patrick Delaunay5c2f6d72021-07-06 17:19:45 +0200175 const u32 sdmmc_addr[] = {
176 STM32_SDMMC1_BASE,
177 STM32_SDMMC2_BASE,
178 STM32_SDMMC3_BASE
179 };
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100180 char cmd[60];
181 u32 boot_ctx = readl(TAMP_BOOT_CONTEXT);
182 u32 boot_mode =
183 (boot_ctx & TAMP_BOOT_MODE_MASK) >> TAMP_BOOT_MODE_SHIFT;
Patrick Delaunay1b03eb02019-06-21 15:26:39 +0200184 unsigned int instance = (boot_mode & TAMP_BOOT_INSTANCE_MASK) - 1;
Patrick Delaunay008d3c32019-02-27 17:01:20 +0100185 u32 forced_mode = (boot_ctx & TAMP_BOOT_FORCED_MASK);
Patrick Delaunay18660a62019-02-27 17:01:12 +0100186 struct udevice *dev;
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100187
Patrick Delaunayba779402020-11-06 19:01:29 +0100188 log_debug("%s: boot_ctx=0x%x => boot_mode=%x, instance=%d forced=%x\n",
189 __func__, boot_ctx, boot_mode, instance, forced_mode);
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100190 switch (boot_mode & TAMP_BOOT_DEVICE_MASK) {
191 case BOOT_SERIAL_UART:
Patrick Delaunay18660a62019-02-27 17:01:12 +0100192 if (instance > ARRAY_SIZE(serial_addr))
193 break;
Patrick Delaunaye2592992021-02-25 13:37:03 +0100194 /* serial : search associated node in devicetree */
Patrick Delaunay18660a62019-02-27 17:01:12 +0100195 sprintf(cmd, "serial@%x", serial_addr[instance]);
Patrick Delaunaye2592992021-02-25 13:37:03 +0100196 if (uclass_get_device_by_name(UCLASS_SERIAL, cmd, &dev)) {
Patrick Delaunay7540d872021-02-25 13:37:02 +0100197 /* restore console on error */
198 if (IS_ENABLED(CONFIG_CMD_STM32PROG_SERIAL))
199 gd->flags &= ~(GD_FLG_SILENT |
200 GD_FLG_DISABLE_CONSOLE);
Patrick Delaunay643e4042021-04-06 09:27:39 +0200201 log_err("uart%d = %s not found in device tree!\n",
202 instance + 1, cmd);
Patrick Delaunay18660a62019-02-27 17:01:12 +0100203 break;
Patrick Delaunay7540d872021-02-25 13:37:02 +0100204 }
Patrick Delaunaye2592992021-02-25 13:37:03 +0100205 sprintf(cmd, "%d", dev_seq(dev));
Patrick Delaunay18660a62019-02-27 17:01:12 +0100206 env_set("boot_device", "serial");
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100207 env_set("boot_instance", cmd);
Patrick Delaunay18660a62019-02-27 17:01:12 +0100208
209 /* restore console on uart when not used */
Patrick Delaunay29b2e2e2021-02-25 13:37:01 +0100210 if (IS_ENABLED(CONFIG_CMD_STM32PROG_SERIAL) && gd->cur_serial_dev != dev) {
Patrick Delaunay18660a62019-02-27 17:01:12 +0100211 gd->flags &= ~(GD_FLG_SILENT |
212 GD_FLG_DISABLE_CONSOLE);
Patrick Delaunay643e4042021-04-06 09:27:39 +0200213 log_info("serial boot with console enabled!\n");
Patrick Delaunay18660a62019-02-27 17:01:12 +0100214 }
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100215 break;
216 case BOOT_SERIAL_USB:
217 env_set("boot_device", "usb");
218 env_set("boot_instance", "0");
219 break;
220 case BOOT_FLASH_SD:
221 case BOOT_FLASH_EMMC:
Patrick Delaunay5c2f6d72021-07-06 17:19:45 +0200222 if (instance > ARRAY_SIZE(sdmmc_addr))
223 break;
224 /* search associated sdmmc node in devicetree */
225 sprintf(cmd, "mmc@%x", sdmmc_addr[instance]);
226 if (uclass_get_device_by_name(UCLASS_MMC, cmd, &dev)) {
227 printf("mmc%d = %s not found in device tree!\n",
228 instance, cmd);
229 break;
230 }
231 sprintf(cmd, "%d", dev_seq(dev));
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100232 env_set("boot_device", "mmc");
233 env_set("boot_instance", cmd);
234 break;
235 case BOOT_FLASH_NAND:
236 env_set("boot_device", "nand");
237 env_set("boot_instance", "0");
238 break;
Patrick Delaunayb5a7ca22020-03-18 09:22:52 +0100239 case BOOT_FLASH_SPINAND:
240 env_set("boot_device", "spi-nand");
241 env_set("boot_instance", "0");
242 break;
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100243 case BOOT_FLASH_NOR:
244 env_set("boot_device", "nor");
245 env_set("boot_instance", "0");
246 break;
247 default:
Patrick Delaunay02e91972021-07-08 10:53:56 +0200248 env_set("boot_device", "invalid");
249 env_set("boot_instance", "");
250 log_err("unexpected boot mode = %x\n", boot_mode);
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100251 break;
252 }
Patrick Delaunay008d3c32019-02-27 17:01:20 +0100253
254 switch (forced_mode) {
255 case BOOT_FASTBOOT:
Patrick Delaunay643e4042021-04-06 09:27:39 +0200256 log_info("Enter fastboot!\n");
Patrick Delaunay008d3c32019-02-27 17:01:20 +0100257 env_set("preboot", "env set preboot; fastboot 0");
258 break;
259 case BOOT_STM32PROG:
260 env_set("boot_device", "usb");
261 env_set("boot_instance", "0");
262 break;
263 case BOOT_UMS_MMC0:
264 case BOOT_UMS_MMC1:
265 case BOOT_UMS_MMC2:
Patrick Delaunay643e4042021-04-06 09:27:39 +0200266 log_info("Enter UMS!\n");
Patrick Delaunay008d3c32019-02-27 17:01:20 +0100267 instance = forced_mode - BOOT_UMS_MMC0;
268 sprintf(cmd, "env set preboot; ums 0 mmc %d", instance);
269 env_set("preboot", cmd);
270 break;
271 case BOOT_RECOVERY:
272 env_set("preboot", "env set preboot; run altbootcmd");
273 break;
274 case BOOT_NORMAL:
275 break;
276 default:
Patrick Delaunayba779402020-11-06 19:01:29 +0100277 log_debug("unexpected forced boot mode = %x\n", forced_mode);
Patrick Delaunay008d3c32019-02-27 17:01:20 +0100278 break;
279 }
280
281 /* clear TAMP for next reboot */
282 clrsetbits_le32(TAMP_BOOT_CONTEXT, TAMP_BOOT_FORCED_MASK, BOOT_NORMAL);
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200283}
284
285/*
286 * If there is no MAC address in the environment, then it will be initialized
287 * (silently) from the value in the OTP.
288 */
Marek Vasut187cae22019-12-18 16:52:19 +0100289__weak int setup_mac_address(void)
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200290{
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200291 int ret;
292 int i;
293 u32 otp[2];
294 uchar enetaddr[6];
295 struct udevice *dev;
296
Patrick Delaunayd8299de2021-10-11 09:52:51 +0200297 if (!IS_ENABLED(CONFIG_NET))
298 return 0;
299
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200300 /* MAC already in environment */
301 if (eth_env_get_enetaddr("ethaddr", enetaddr))
302 return 0;
303
304 ret = uclass_get_device_by_driver(UCLASS_MISC,
Simon Glass65130cd2020-12-28 20:34:56 -0700305 DM_DRIVER_GET(stm32mp_bsec),
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200306 &dev);
307 if (ret)
308 return ret;
309
Patrick Delaunay10263a52019-02-27 17:01:29 +0100310 ret = misc_read(dev, STM32_BSEC_SHADOW(BSEC_OTP_MAC),
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200311 otp, sizeof(otp));
Simon Glass587dc402018-11-06 15:21:39 -0700312 if (ret < 0)
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200313 return ret;
314
315 for (i = 0; i < 6; i++)
316 enetaddr[i] = ((uint8_t *)&otp)[i];
317
318 if (!is_valid_ethaddr(enetaddr)) {
Patrick Delaunayba779402020-11-06 19:01:29 +0100319 log_err("invalid MAC address in OTP %pM\n", enetaddr);
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200320 return -EINVAL;
321 }
Patrick Delaunayba779402020-11-06 19:01:29 +0100322 log_debug("OTP MAC address = %pM\n", enetaddr);
Patrick Delaunay3a8e4062020-04-07 16:07:46 +0200323 ret = eth_env_set_enetaddr("ethaddr", enetaddr);
324 if (ret)
Patrick Delaunayba779402020-11-06 19:01:29 +0100325 log_err("Failed to set mac address %pM from OTP: %d\n", enetaddr, ret);
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200326
327 return 0;
328}
329
330static int setup_serial_number(void)
331{
332 char serial_string[25];
333 u32 otp[3] = {0, 0, 0 };
334 struct udevice *dev;
335 int ret;
336
337 if (env_get("serial#"))
338 return 0;
339
340 ret = uclass_get_device_by_driver(UCLASS_MISC,
Simon Glass65130cd2020-12-28 20:34:56 -0700341 DM_DRIVER_GET(stm32mp_bsec),
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200342 &dev);
343 if (ret)
344 return ret;
345
Patrick Delaunay10263a52019-02-27 17:01:29 +0100346 ret = misc_read(dev, STM32_BSEC_SHADOW(BSEC_OTP_SERIAL),
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200347 otp, sizeof(otp));
Simon Glass587dc402018-11-06 15:21:39 -0700348 if (ret < 0)
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200349 return ret;
350
Patrick Delaunayaf5564a2019-02-27 17:01:25 +0100351 sprintf(serial_string, "%08X%08X%08X", otp[0], otp[1], otp[2]);
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200352 env_set("serial#", serial_string);
353
354 return 0;
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100355}
356
Patrick Delaunaye4bdd542022-05-20 18:24:42 +0200357__weak void stm32mp_misc_init(void)
Marek Vasut0eda28c2021-03-31 14:15:09 +0200358{
Marek Vasut0eda28c2021-03-31 14:15:09 +0200359}
360
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100361int arch_misc_init(void)
362{
363 setup_boot_mode();
Patrick Delaunayf3674a42018-05-17 15:24:07 +0200364 setup_mac_address();
365 setup_serial_number();
Patrick Delaunaye4bdd542022-05-20 18:24:42 +0200366 stm32mp_misc_init();
Patrick Delaunayc5d15652018-03-20 10:54:53 +0100367
368 return 0;
369}