Jit Loon Lim | 977071e | 2024-03-12 22:01:03 +0800 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
| 2 | /* |
| 3 | * U-Boot additions |
| 4 | * |
| 5 | * Copyright (C) 2024 Intel Corporation <www.intel.com> |
Tien Fong Chee | 60af21b | 2025-02-18 16:34:54 +0800 | [diff] [blame] | 6 | * Copyright (C) 2025 Altera Corporation <www.altera.com> |
Jit Loon Lim | 977071e | 2024-03-12 22:01:03 +0800 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #include "socfpga_soc64_fit-u-boot.dtsi" |
| 10 | |
| 11 | /{ |
| 12 | memory { |
| 13 | #address-cells = <2>; |
| 14 | #size-cells = <2>; |
| 15 | bootph-all; |
| 16 | }; |
Tien Fong Chee | 60af21b | 2025-02-18 16:34:54 +0800 | [diff] [blame] | 17 | |
| 18 | soc { |
| 19 | bootph-all; |
| 20 | |
| 21 | socfpga_ccu_config: socfpga-ccu-config { |
| 22 | compatible = "intel,socfpga-dtreg"; |
| 23 | #address-cells = <1>; |
| 24 | #size-cells = <1>; |
| 25 | bootph-all; |
| 26 | |
| 27 | /* DSU */ |
| 28 | i_ccu_caiu0@1c000000 { |
| 29 | reg = <0x1c000000 0x00001000>; |
| 30 | intel,offset-settings = |
| 31 | /* CAIUMIFSR */ |
| 32 | <0x000003c4 0x00000000 0x07070777>, |
| 33 | /* DII1_MPFEREGS */ |
| 34 | <0x00000414 0x00018000 0xffffffff>, |
| 35 | <0x00000418 0x00000000 0x000000ff>, |
| 36 | <0x00000410 0xc0e00200 0xc1f03e1f>, |
| 37 | /* DII2_GICREGS */ |
| 38 | <0x00000424 0x0001d000 0xffffffff>, |
| 39 | <0x00000428 0x00000000 0x000000ff>, |
| 40 | <0x00000420 0xc0800400 0xc1f03e1f>, |
| 41 | /* NCAIU0_LWSOC2FPGA */ |
| 42 | <0x00000444 0x00020000 0xffffffff>, |
| 43 | <0x00000448 0x00000000 0x000000ff>, |
| 44 | <0x00000440 0xc1100006 0xc1f03e1f>, |
| 45 | /* NCAIU0_SOC2FPGA_1G */ |
| 46 | <0x00000454 0x00040000 0xffffffff>, |
| 47 | <0x00000458 0x00000000 0x000000ff>, |
| 48 | <0x00000450 0xc1200006 0xc1f03e1f>, |
| 49 | /* DMI_SDRAM_2G */ |
| 50 | <0x00000464 0x00080000 0xffffffff>, |
| 51 | <0x00000468 0x00000000 0x000000ff>, |
| 52 | /* NCAIU0_SOC2FPGA_16G */ |
| 53 | <0x00000474 0x00400000 0xffffffff>, |
| 54 | <0x00000478 0x00000000 0x000000ff>, |
| 55 | <0x00000470 0xc1600006 0xc1f03e1f>, |
| 56 | /* DMI_SDRAM_30G */ |
| 57 | <0x00000484 0x00800000 0xffffffff>, |
| 58 | <0x00000488 0x00000000 0x000000ff>, |
| 59 | /* NCAIU0_SOC2FPGA_256G */ |
| 60 | <0x00000494 0x04000000 0xffffffff>, |
| 61 | <0x00000498 0x00000000 0x000000ff>, |
| 62 | <0x00000490 0xc1a00006 0xc1f03e1f>, |
| 63 | /* DMI_SDRAM_480G */ |
| 64 | <0x000004a4 0x08000000 0xffffffff>, |
| 65 | <0x000004a8 0x00000000 0x000000ff>; |
| 66 | bootph-all; |
| 67 | }; |
| 68 | |
| 69 | /* FPGA2SOC */ |
| 70 | i_ccu_ncaiu0@1c001000 { |
| 71 | reg = <0x1c001000 0x00001000>; |
| 72 | intel,offset-settings = |
| 73 | /* NCAIU0MIFSR */ |
| 74 | <0x000003c4 0x00000000 0x07070777>, |
| 75 | /* PSS */ |
| 76 | <0x00000404 0x00010000 0xffffffff>, |
| 77 | <0x00000408 0x00000000 0x000000ff>, |
| 78 | <0x00000400 0xC0F00000 0xc1f03e1f>, |
| 79 | /* DII1_MPFEREGS */ |
| 80 | <0x00000414 0x00018000 0xffffffff>, |
| 81 | <0x00000418 0x00000000 0x000000ff>, |
| 82 | <0x00000410 0xc0e00200 0xc1f03e1f>, |
| 83 | /* NCAIU0_LWSOC2FPGA */ |
| 84 | <0x00000444 0x00020000 0xffffffff>, |
| 85 | <0x00000448 0x00000000 0x000000ff>, |
| 86 | <0x00000440 0xc1100006 0xc1f03e1f>, |
| 87 | /* NCAIU0_SOC2FPGA_1G */ |
| 88 | <0x00000454 0x00040000 0xffffffff>, |
| 89 | <0x00000458 0x00000000 0x000000ff>, |
| 90 | <0x00000450 0xc1200006 0xc1f03e1f>, |
| 91 | /* DMI_SDRAM_2G */ |
| 92 | <0x00000464 0x00080000 0xffffffff>, |
| 93 | <0x00000468 0x00000000 0x000000ff>, |
| 94 | /* NCAIU0_SOC2FPGA_16G */ |
| 95 | <0x00000474 0x00400000 0xffffffff>, |
| 96 | <0x00000478 0x00000000 0x000000ff>, |
| 97 | <0x00000470 0xc1600006 0xc1f03e1f>, |
| 98 | /* DMI_SDRAM_30G */ |
| 99 | <0x00000484 0x00800000 0xffffffff>, |
| 100 | <0x00000488 0x00000000 0x000000ff>, |
| 101 | /* NCAIU0_SOC2FPGA_256G */ |
| 102 | <0x00000494 0x04000000 0xffffffff>, |
| 103 | <0x00000498 0x00000000 0x000000ff>, |
| 104 | <0x00000490 0xc1a00006 0xc1f03e1f>, |
| 105 | /* DMI_SDRAM_480G */ |
| 106 | <0x000004a4 0x08000000 0xffffffff>, |
| 107 | <0x000004a8 0x00000000 0x000000ff>; |
| 108 | bootph-all; |
| 109 | }; |
| 110 | |
| 111 | /* GIC_M */ |
| 112 | i_ccu_ncaiu1@1c002000 { |
| 113 | reg = <0x1c002000 0x00001000>; |
| 114 | intel,offset-settings = |
| 115 | /* NCAIU1MIFSR */ |
| 116 | <0x000003c4 0x00000000 0x07070777>, |
| 117 | /* DMI_SDRAM_2G */ |
| 118 | <0x00000464 0x00080000 0xffffffff>, |
| 119 | <0x00000468 0x00000000 0x000000ff>, |
| 120 | /* DMI_SDRAM_30G */ |
| 121 | <0x00000484 0x00800000 0xffffffff>, |
| 122 | <0x00000488 0x00000000 0x000000ff>, |
| 123 | /* DMI_SDRAM_480G */ |
| 124 | <0x000004a4 0x08000000 0xffffffff>, |
| 125 | <0x000004a8 0x00000000 0x000000ff>; |
| 126 | bootph-all; |
| 127 | }; |
| 128 | |
| 129 | /* SMMU */ |
| 130 | i_ccu_ncaiu2@1c003000 { |
| 131 | reg = <0x1c003000 0x00001000>; |
| 132 | intel,offset-settings = |
| 133 | /* NCAIU2MIFSR */ |
| 134 | <0x000003c4 0x00000000 0x07070777>, |
| 135 | /* DMI_SDRAM_2G */ |
| 136 | <0x00000464 0x00080000 0xffffffff>, |
| 137 | <0x00000468 0x00000000 0x000000ff>, |
| 138 | /* DMI_SDRAM_30G */ |
| 139 | <0x00000484 0x00800000 0xffffffff>, |
| 140 | <0x00000488 0x00000000 0x000000ff>, |
| 141 | /* DMI_SDRAM_480G */ |
| 142 | <0x000004a4 0x08000000 0xffffffff>, |
| 143 | <0x000004a8 0x00000000 0x000000ff>; |
| 144 | bootph-all; |
| 145 | }; |
| 146 | |
| 147 | /* PSS NOC */ |
| 148 | i_ccu_ncaiu3@1c004000 { |
| 149 | reg = <0x1c004000 0x00001000>; |
| 150 | intel,offset-settings = |
| 151 | /* NCAIU3MIFSR */ |
| 152 | <0x000003c4 0x00000000 0x07070777>, |
| 153 | /* DII1_MPFEREGS */ |
| 154 | <0x00000414 0x00018000 0xffffffff>, |
| 155 | <0x00000418 0x00000000 0x000000ff>, |
| 156 | <0x00000410 0xc0e00200 0xc1f03e1f>, |
| 157 | /* DMI_SDRAM_2G */ |
| 158 | <0x00000464 0x00080000 0xffffffff>, |
| 159 | <0x00000468 0x00000000 0x000000ff>, |
| 160 | /* DMI_SDRAM_30G */ |
| 161 | <0x00000484 0x00800000 0xffffffff>, |
| 162 | <0x00000488 0x00000000 0x000000ff>, |
| 163 | /* DMI_SDRAM_480G */ |
| 164 | <0x000004a4 0x08000000 0xffffffff>, |
| 165 | <0x000004a8 0x00000000 0x000000ff>; |
| 166 | bootph-all; |
| 167 | }; |
| 168 | |
| 169 | /* DCE0 */ |
| 170 | i_ccu_dce0@1c005000 { |
| 171 | reg = <0x1c005000 0x00001000>; |
| 172 | intel,offset-settings = |
| 173 | /* DCEUMIFSR0 */ |
| 174 | <0x000003c4 0x00000000 0x07070777>, |
| 175 | /* DMI_SDRAM_2G */ |
| 176 | <0x00000464 0x00080000 0xffffffff>, |
| 177 | <0x00000468 0x00000000 0x000000ff>, |
| 178 | /* DMI_SDRAM_30G */ |
| 179 | <0x00000484 0x00800000 0xffffffff>, |
| 180 | <0x00000488 0x00000000 0x000000ff>, |
| 181 | /* DMI_SDRAM_480G */ |
| 182 | <0x000004a4 0x08000000 0xffffffff>, |
| 183 | <0x000004a8 0x00000000 0x000000ff>; |
| 184 | bootph-all; |
| 185 | }; |
| 186 | |
| 187 | /* DCE1 */ |
| 188 | i_ccu_dce1@1c006000 { |
| 189 | reg = <0x1c006000 0x00001000>; |
| 190 | intel,offset-settings = |
| 191 | /* DCEUMIFSR1 */ |
| 192 | <0x000003c4 0x00000000 0x07070777>, |
| 193 | /* DMI_SDRAM_2G */ |
| 194 | <0x00000464 0x00080000 0xffffffff>, |
| 195 | <0x00000468 0x00000000 0x000000ff>, |
| 196 | /* DMI_SDRAM_30G */ |
| 197 | <0x00000484 0x00800000 0xffffffff>, |
| 198 | <0x00000488 0x00000000 0x000000ff>, |
| 199 | /* DMI_SDRAM_480G */ |
| 200 | <0x000004a4 0x08000000 0xffffffff>, |
| 201 | <0x000004a8 0x00000000 0x000000ff>; |
| 202 | bootph-all; |
| 203 | }; |
| 204 | |
| 205 | /* DMI0 */ |
| 206 | i_ccu_dmi0@1c007000 { |
| 207 | reg = <0x1c007000 0x00001000>; |
| 208 | intel,offset-settings = |
| 209 | /* DMIUSMCTCR */ |
| 210 | <0x00000300 0x00000001 0x00000003>, |
| 211 | <0x00000300 0x00000003 0x00000003>; |
| 212 | bootph-all; |
| 213 | }; |
| 214 | |
| 215 | /* DMI1 */ |
| 216 | i_ccu_dmi0@1c008000 { |
| 217 | reg = <0x1c008000 0x00001000>; |
| 218 | intel,offset-settings = |
| 219 | /* DMIUSMCTCR */ |
| 220 | <0x00000300 0x00000001 0x00000003>, |
| 221 | <0x00000300 0x00000003 0x00000003>; |
| 222 | bootph-all; |
| 223 | }; |
| 224 | }; |
Tien Fong Chee | 39de0b8 | 2025-02-18 16:34:55 +0800 | [diff] [blame] | 225 | |
| 226 | socfpga_firewall_config: socfpga-firewall-config { |
| 227 | compatible = "intel,socfpga-dtreg"; |
| 228 | #address-cells = <1>; |
| 229 | #size-cells = <1>; |
| 230 | bootph-all; |
| 231 | |
| 232 | /* L4 peripherals firewall */ |
| 233 | noc_fw_l4_per@10d21000 { |
| 234 | reg = <0x10d21000 0x0000008c>; |
| 235 | intel,offset-settings = |
| 236 | /* NAND */ |
| 237 | <0x00000000 0x01010001 0x01010001>, |
| 238 | /* USB0 */ |
| 239 | <0x0000000c 0x01010001 0x01010001>, |
| 240 | /* USB1 */ |
| 241 | <0x00000010 0x01010001 0x01010001>, |
| 242 | /* SPI_MAIN0 */ |
| 243 | <0x0000001c 0x01010301 0x01010301>, |
| 244 | /* SPI_MAIN1 */ |
| 245 | <0x00000020 0x01010301 0x01010301>, |
| 246 | /* SPI_SECONDARY0 */ |
| 247 | <0x00000024 0x01010301 0x01010301>, |
| 248 | /* SPI_SECONDARY1 */ |
| 249 | <0x00000028 0x01010301 0x01010301>, |
| 250 | /* EMAC0 */ |
| 251 | <0x0000002c 0x01010001 0x01010001>, |
| 252 | /* EMAC1 */ |
| 253 | <0x00000030 0x01010001 0x01010001>, |
| 254 | /* EMAC2 */ |
| 255 | <0x00000034 0x01010001 0x01010001>, |
| 256 | /* SDMMC */ |
| 257 | <0x00000040 0x01010001 0x01010001>, |
| 258 | /* GPIO0 */ |
| 259 | <0x00000044 0x01010301 0x01010301>, |
| 260 | /* GPIO1 */ |
| 261 | <0x00000048 0x01010301 0x01010301>, |
| 262 | /* I2C0 */ |
| 263 | <0x00000050 0x01010301 0x01010301>, |
| 264 | /* I2C1 */ |
| 265 | <0x00000054 0x01010301 0x01010301>, |
| 266 | /* I2C2 */ |
| 267 | <0x00000058 0x01010301 0x01010301>, |
| 268 | /* I2C3 */ |
| 269 | <0x0000005c 0x01010301 0x01010301>, |
| 270 | /* I2C4 */ |
| 271 | <0x00000060 0x01010301 0x01010301>, |
| 272 | /* SP_TIMER0 */ |
| 273 | <0x00000064 0x01010301 0x01010301>, |
| 274 | /* SP_TIMER1 */ |
| 275 | <0x00000068 0x01010301 0x01010301>, |
| 276 | /* UART0 */ |
| 277 | <0x0000006c 0x01010301 0x01010301>, |
| 278 | /* UART1 */ |
| 279 | <0x00000070 0x01010301 0x01010301>, |
| 280 | /* I3C0 */ |
| 281 | <0x00000074 0x01010301 0x01010301>, |
| 282 | /* I3C1 */ |
| 283 | <0x00000078 0x01010301 0x01010301>, |
| 284 | /* DMA0 */ |
| 285 | <0x0000007c 0x01010001 0x01010001>, |
| 286 | /* DMA1 */ |
| 287 | <0x00000080 0x01010001 0x01010001>, |
| 288 | /* COMBO_PHY */ |
| 289 | <0x00000084 0x01010001 0x01010001>, |
| 290 | /* NAND_SDMA */ |
| 291 | <0x00000088 0x01010301 0x01010301>; |
| 292 | bootph-all; |
| 293 | }; |
| 294 | |
| 295 | /* L4 system firewall */ |
| 296 | noc_fw_l4_sys@10d21100 { |
| 297 | reg = <0x10d21100 0x00000098>; |
| 298 | intel,offset-settings = |
| 299 | /* DMA_ECC */ |
| 300 | <0x00000008 0x01010001 0x01010001>, |
| 301 | /* EMAC0RX_ECC */ |
| 302 | <0x0000000c 0x01010001 0x01010001>, |
| 303 | /* EMAC0TX_ECC */ |
| 304 | <0x00000010 0x01010001 0x01010001>, |
| 305 | /* EMAC1RX_ECC */ |
| 306 | <0x00000014 0x01010001 0x01010001>, |
| 307 | /* EMAC1TX_ECC */ |
| 308 | <0x00000018 0x01010001 0x01010001>, |
| 309 | /* EMAC2RX_ECC */ |
| 310 | <0x0000001c 0x01010001 0x01010001>, |
| 311 | /* EMAC2TX_ECC */ |
| 312 | <0x00000020 0x01010001 0x01010001>, |
| 313 | /* NAND_ECC */ |
| 314 | <0x0000002c 0x01010001 0x01010001>, |
| 315 | /* NAND_READ_ECC */ |
| 316 | <0x00000030 0x01010001 0x01010001>, |
| 317 | /* NAND_WRITE_ECC */ |
| 318 | <0x00000034 0x01010001 0x01010001>, |
| 319 | /* OCRAM_ECC */ |
| 320 | <0x00000038 0x01010001 0x01010001>, |
| 321 | /* SDMMC_ECC */ |
| 322 | <0x00000040 0x01010001 0x01010001>, |
| 323 | /* USB0_ECC */ |
| 324 | <0x00000044 0x01010001 0x01010001>, |
| 325 | /* USB1_CACHEECC */ |
| 326 | <0x00000048 0x01010001 0x01010001>, |
| 327 | /* CLOCK_MANAGER */ |
| 328 | <0x0000004c 0x01010001 0x01010001>, |
| 329 | /* IO_MANAGER */ |
| 330 | <0x00000054 0x01010001 0x01010001>, |
| 331 | /* RESET_MANAGER */ |
| 332 | <0x00000058 0x01010001 0x01010001>, |
| 333 | /* SYSTEM_MANAGER */ |
| 334 | <0x0000005c 0x01010001 0x01010001>, |
| 335 | /* OSC0_TIMER */ |
| 336 | <0x00000060 0x01010301 0x01010301>, |
| 337 | /* OSC1_TIMER0*/ |
| 338 | <0x00000064 0x01010301 0x01010301>, |
| 339 | /* WATCHDOG0 */ |
| 340 | <0x00000068 0x01010301 0x01010301>, |
| 341 | /* WATCHDOG1 */ |
| 342 | <0x0000006c 0x01010301 0x01010301>, |
| 343 | /* WATCHDOG2 */ |
| 344 | <0x00000070 0x01010301 0x01010301>, |
| 345 | /* WATCHDOG3 */ |
| 346 | <0x00000074 0x01010301 0x01010301>, |
| 347 | /* DAP */ |
| 348 | <0x00000078 0x03010001 0x03010001>, |
| 349 | /* WATCHDOG4 */ |
| 350 | <0x0000007c 0x01010301 0x01010301>, |
| 351 | /* POWER_MANAGER */ |
| 352 | <0x00000080 0x01010001 0x01010001>, |
| 353 | /* USB1_RXECC */ |
| 354 | <0x00000084 0x01010001 0x01010001>, |
| 355 | /* USB1_TXECC */ |
| 356 | <0x00000088 0x01010001 0x01010001>, |
| 357 | /* L4_NOC_PROBES */ |
| 358 | <0x00000090 0x01010001 0x01010001>, |
| 359 | /* L4_NOC_QOS */ |
| 360 | <0x00000094 0x01010001 0x01010001>; |
| 361 | bootph-all; |
| 362 | }; |
| 363 | |
| 364 | /* Light weight SoC2FPGA */ |
| 365 | noc_fw_lwsoc2fpga@10d21300 { |
| 366 | reg = <0x10d21300 0x0000004>; |
| 367 | intel,offset-settings = |
| 368 | /* LWSOC2FPGA_CSR */ |
| 369 | <0x00000000 0x0ffe0301 0x0ffe0301>; |
| 370 | bootph-all; |
| 371 | }; |
| 372 | |
| 373 | /* SoC2FPGA */ |
| 374 | noc_fw_soc2fpga@10d21200 { |
| 375 | reg = <0x10d21200 0x0000004>; |
| 376 | intel,offset-settings = |
| 377 | /* SOC2FPGA_CSR */ |
| 378 | <0x00000000 0x0ffe0301 0x0ffe0301>; |
| 379 | bootph-all; |
| 380 | }; |
| 381 | |
| 382 | /* TCU */ |
| 383 | noc_fw_tcu@10d21400 { |
| 384 | reg = <0x10d21400 0x0000004>; |
| 385 | intel,offset-settings = |
| 386 | /* TCU_CSR */ |
| 387 | <0x00000000 0x01010001 0x01010001>; |
| 388 | bootph-all; |
| 389 | }; |
| 390 | }; |
Tien Fong Chee | 43975a1 | 2025-02-18 16:34:59 +0800 | [diff] [blame] | 391 | |
Tingting Meng | a1a24f1 | 2025-02-21 21:49:41 +0800 | [diff] [blame] | 392 | socfpga_ccu_ddr_interleaving_off: socfpga-ccu-ddr-interleaving-off { |
| 393 | compatible = "intel,socfpga-dtreg"; |
| 394 | #address-cells = <1>; |
| 395 | #size-cells = <1>; |
| 396 | bootph-all; |
| 397 | |
| 398 | /* DSU */ |
| 399 | i_ccu_caiu0@1c000000 { |
| 400 | reg = <0x1c000000 0x00001000>; |
| 401 | intel,offset-settings = |
| 402 | /* CAIUAMIGR */ |
| 403 | <0x000003c0 0x00000003 0x0000001f>, |
| 404 | /* DMI_SDRAM_2G */ |
| 405 | <0x00000460 0x81300006 0xc1f03e1f>, |
| 406 | /* DMI_SDRAM_30G */ |
| 407 | <0x00000480 0x81700006 0xc1f03e1f>, |
| 408 | /* DMI_SDRAM_480G */ |
| 409 | <0x000004a0 0x81b00006 0xc1f03e1f>; |
| 410 | bootph-all; |
| 411 | }; |
| 412 | |
| 413 | /* FPGA2SOC */ |
| 414 | i_ccu_ncaiu0@1c001000 { |
| 415 | reg = <0x1c001000 0x00001000>; |
| 416 | intel,offset-settings = |
| 417 | /* NCAIU0AMIGR */ |
| 418 | <0x000003c0 0x00000003 0x0000001f>, |
| 419 | /* DMI_SDRAM_2G */ |
| 420 | <0x00000460 0x81300006 0xc1f03e1f>, |
| 421 | /* DMI_SDRAM_30G */ |
| 422 | <0x00000480 0x81700006 0xc1f03e1f>, |
| 423 | /* DMI_SDRAM_480G */ |
| 424 | <0x000004a0 0x81b00006 0xc1f03e1f>; |
| 425 | bootph-all; |
| 426 | }; |
| 427 | |
| 428 | /* GIC_M */ |
| 429 | i_ccu_ncaiu1@1c002000 { |
| 430 | reg = <0x1c002000 0x00001000>; |
| 431 | intel,offset-settings = |
| 432 | /* NCAIU1AMIGR */ |
| 433 | <0x000003c0 0x00000003 0x0000001f>, |
| 434 | /* DMI_SDRAM_2G */ |
| 435 | <0x00000460 0x81300006 0xc1f03e1f>, |
| 436 | /* DMI_SDRAM_30G */ |
| 437 | <0x00000480 0x81700006 0xc1f03e1f>, |
| 438 | /* DMI_SDRAM_480G */ |
| 439 | <0x000004a0 0x81b00006 0xc1f03e1f>; |
| 440 | bootph-all; |
| 441 | }; |
| 442 | |
| 443 | /* SMMU */ |
| 444 | i_ccu_ncaiu2@1c003000 { |
| 445 | reg = <0x1c003000 0x00001000>; |
| 446 | intel,offset-settings = |
| 447 | /* NCAIU2AMIGR */ |
| 448 | <0x000003c0 0x00000003 0x0000001f>, |
| 449 | /* DMI_SDRAM_2G */ |
| 450 | <0x00000460 0x81300006 0xc1f03e1f>, |
| 451 | /* DMI_SDRAM_30G */ |
| 452 | <0x00000480 0x81700006 0xc1f03e1f>, |
| 453 | /* DMI_SDRAM_480G */ |
| 454 | <0x000004a0 0x81b00006 0xc1f03e1f>; |
| 455 | bootph-all; |
| 456 | }; |
| 457 | |
| 458 | /* PSS NOC */ |
| 459 | i_ccu_ncaiu3@1c004000 { |
| 460 | reg = <0x1c004000 0x00001000>; |
| 461 | intel,offset-settings = |
| 462 | /* NCAIU3AMIGR */ |
| 463 | <0x000003c0 0x00000003 0x0000001f>, |
| 464 | /* DMI_SDRAM_2G */ |
| 465 | <0x00000460 0x81300006 0xc1f03e1f>, |
| 466 | /* DMI_SDRAM_30G */ |
| 467 | <0x00000480 0x81700006 0xc1f03e1f>, |
| 468 | /* DMI_SDRAM_480G */ |
| 469 | <0x000004a0 0x81b00006 0xc1f03e1f>; |
| 470 | bootph-all; |
| 471 | }; |
| 472 | |
| 473 | /* DCE0 */ |
| 474 | i_ccu_dce0@1c005000 { |
| 475 | reg = <0x1c005000 0x00001000>; |
| 476 | intel,offset-settings = |
| 477 | /* DCEUAMIGR0 */ |
| 478 | <0x000003c0 0x00000003 0x0000001f>, |
| 479 | /* DMI_SDRAM_2G */ |
| 480 | <0x00000460 0x81300006 0xc1f03e1f>, |
| 481 | /* DMI_SDRAM_30G */ |
| 482 | <0x00000480 0x81700006 0xc1f03e1f>, |
| 483 | /* DMI_SDRAM_480G */ |
| 484 | <0x000004a0 0x81b00006 0xc1f03e1f>; |
| 485 | bootph-all; |
| 486 | }; |
| 487 | |
| 488 | /* DCE1 */ |
| 489 | i_ccu_dce1@1c006000 { |
| 490 | reg = <0x1c006000 0x00001000>; |
| 491 | intel,offset-settings = |
| 492 | /* DCEUAMIGR1 */ |
| 493 | <0x000003c0 0x00000003 0x0000001f>, |
| 494 | /* DMI_SDRAM_2G */ |
| 495 | <0x00000460 0x81300006 0xc1f03e1f>, |
| 496 | /* DMI_SDRAM_30G */ |
| 497 | <0x00000480 0x81700006 0xc1f03e1f>, |
| 498 | /* DMI_SDRAM_480G */ |
| 499 | <0x000004a0 0x81b00006 0xc1f03e1f>; |
| 500 | bootph-all; |
| 501 | }; |
| 502 | }; |
| 503 | |
| 504 | socfpga_ccu_ddr_interleaving_on: socfpga-ccu-ddr-interleaving-on { |
| 505 | compatible = "intel,socfpga-dtreg"; |
| 506 | #address-cells = <1>; |
| 507 | #size-cells = <1>; |
| 508 | bootph-all; |
| 509 | |
| 510 | /* DSU */ |
| 511 | i_ccu_caiu0@1c000000 { |
| 512 | reg = <0x1c000000 0x00001000>; |
| 513 | intel,offset-settings = |
| 514 | /* CAIUAMIGR */ |
| 515 | <0x000003c0 0x00000001 0x0000001f>, |
| 516 | /* DMI_SDRAM_2G */ |
| 517 | <0x00000460 0x81200006 0xc1f03e1f>, |
| 518 | /* DMI_SDRAM_30G */ |
| 519 | <0x00000480 0x81600006 0xc1f03e1f>, |
| 520 | /* DMI_SDRAM_480G */ |
| 521 | <0x000004a0 0x81a00006 0xc1f03e1f>; |
| 522 | bootph-all; |
| 523 | }; |
| 524 | |
| 525 | /* FPGA2SOC */ |
| 526 | i_ccu_ncaiu0@1c001000 { |
| 527 | reg = <0x1c001000 0x00001000>; |
| 528 | intel,offset-settings = |
| 529 | /* NCAIU0AMIGR */ |
| 530 | <0x000003c0 0x00000001 0x0000001f>, |
| 531 | /* DMI_SDRAM_2G */ |
| 532 | <0x00000460 0x81200006 0xc1f03e1f>, |
| 533 | /* DMI_SDRAM_30G */ |
| 534 | <0x00000480 0x81600006 0xc1f03e1f>, |
| 535 | /* DMI_SDRAM_480G */ |
| 536 | <0x000004a0 0x81a00006 0xc1f03e1f>; |
| 537 | bootph-all; |
| 538 | }; |
| 539 | |
| 540 | /* GIC_M */ |
| 541 | i_ccu_ncaiu1@1c002000 { |
| 542 | reg = <0x1c002000 0x00001000>; |
| 543 | intel,offset-settings = |
| 544 | /* NCAIU1AMIGR */ |
| 545 | <0x000003c0 0x00000001 0x0000001f>, |
| 546 | /* DMI_SDRAM_2G */ |
| 547 | <0x00000460 0x81200006 0xc1f03e1f>, |
| 548 | /* DMI_SDRAM_30G */ |
| 549 | <0x00000480 0x81600006 0xc1f03e1f>, |
| 550 | /* DMI_SDRAM_480G */ |
| 551 | <0x000004a0 0x81a00006 0xc1f03e1f>; |
| 552 | bootph-all; |
| 553 | }; |
| 554 | |
| 555 | /* SMMU */ |
| 556 | i_ccu_ncaiu2@1c003000 { |
| 557 | reg = <0x1c003000 0x00001000>; |
| 558 | intel,offset-settings = |
| 559 | /* NCAIU2AMIGR */ |
| 560 | <0x000003c0 0x00000001 0x0000001f>, |
| 561 | /* DMI_SDRAM_2G */ |
| 562 | <0x00000460 0x81200006 0xc1f03e1f>, |
| 563 | /* DMI_SDRAM_30G */ |
| 564 | <0x00000480 0x81600006 0xc1f03e1f>, |
| 565 | /* DMI_SDRAM_480G */ |
| 566 | <0x000004a0 0x81a00006 0xc1f03e1f>; |
| 567 | bootph-all; |
| 568 | }; |
| 569 | |
| 570 | /* PSS NOC */ |
| 571 | i_ccu_ncaiu3@1c004000 { |
| 572 | reg = <0x1c004000 0x00001000>; |
| 573 | intel,offset-settings = |
| 574 | /* NCAIU3AMIGR */ |
| 575 | <0x000003c0 0x00000001 0x0000001f>, |
| 576 | /* DMI_SDRAM_2G */ |
| 577 | <0x00000460 0x81200006 0xc1f03e1f>, |
| 578 | /* DMI_SDRAM_30G */ |
| 579 | <0x00000480 0x81600006 0xc1f03e1f>, |
| 580 | /* DMI_SDRAM_480G */ |
| 581 | <0x000004a0 0x81a00006 0xc1f03e1f>; |
| 582 | bootph-all; |
| 583 | }; |
| 584 | |
| 585 | /* DCE0 */ |
| 586 | i_ccu_dce0@1c005000 { |
| 587 | reg = <0x1c005000 0x00001000>; |
| 588 | intel,offset-settings = |
| 589 | /* DCEUAMIGR0 */ |
| 590 | <0x000003c0 0x00000001 0x0000001f>, |
| 591 | /* DMI_SDRAM_2G */ |
| 592 | <0x00000460 0x81200006 0xc1f03e1f>, |
| 593 | /* DMI_SDRAM_30G */ |
| 594 | <0x00000480 0x81600006 0xc1f03e1f>, |
| 595 | /* DMI_SDRAM_480G */ |
| 596 | <0x000004a0 0x81a00006 0xc1f03e1f>; |
| 597 | bootph-all; |
| 598 | }; |
| 599 | |
| 600 | /* DCE1 */ |
| 601 | i_ccu_dce1@1c006000 { |
| 602 | reg = <0x1c006000 0x00001000>; |
| 603 | intel,offset-settings = |
| 604 | /* DCEUAMIGR1 */ |
| 605 | <0x000003c0 0x00000001 0x0000001f>, |
| 606 | /* DMI_SDRAM_2G */ |
| 607 | <0x00000460 0x81200006 0xc1f03e1f>, |
| 608 | /* DMI_SDRAM_30G */ |
| 609 | <0x00000480 0x81600006 0xc1f03e1f>, |
| 610 | /* DMI_SDRAM_480G */ |
| 611 | <0x000004a0 0x81a00006 0xc1f03e1f>; |
| 612 | bootph-all; |
| 613 | }; |
| 614 | }; |
| 615 | |
Tien Fong Chee | 43975a1 | 2025-02-18 16:34:59 +0800 | [diff] [blame] | 616 | socfpga_smmu_secure_config: socfpga-smmu-secure-config { |
| 617 | compatible = "intel,socfpga-dtreg"; |
| 618 | #address-cells = <1>; |
| 619 | #size-cells = <1>; |
| 620 | bootph-all; |
| 621 | |
| 622 | /* System manager */ |
| 623 | i_sys_mgt_sysmgr_csr@10d12000 { |
| 624 | reg = <0x10d12000 0x00000500>; |
| 625 | intel,offset-settings = |
| 626 | /* dma_tbu_stream_ctrl_reg_0_dma0 */ |
| 627 | <0x0000017c 0x00000000 0x0000003f>, |
| 628 | /* dma_tbu_stream_ctrl_reg_0_dma1 */ |
| 629 | <0x00000180 0x00000000 0x0000003f>, |
| 630 | /* sdm_tbu_stream_ctrl_reg_1_sdm */ |
| 631 | <0x00000184 0x00000000 0x0000003f>, |
| 632 | /* io_tbu_stream_ctrl_reg_2_usb2 */ |
| 633 | <0x00000188 0x00000000 0x0000003f>, |
| 634 | /* io_tbu_stream_ctrl_reg_2_sdmmc */ |
| 635 | <0x00000190 0x00000000 0x0000003f>, |
| 636 | /* io_tbu_stream_ctrl_reg_2_nand */ |
| 637 | <0x00000194 0x00000000 0x0000003f>, |
| 638 | /* io_tbu_stream_ctrl_reg_2_etr */ |
| 639 | <0x00000198 0x00000000 0x0000003f>, |
| 640 | /* tsn_tbu_stream_ctrl_reg_3_tsn0 */ |
| 641 | <0x0000019c 0x00000000 0x0000003f>, |
| 642 | /* tsn_tbu_stream_ctrl_reg_3_tsn1 */ |
| 643 | <0x000001a0 0x00000000 0x0000003f>, |
| 644 | /* tsn_tbu_stream_ctrl_reg_3_tsn2 */ |
| 645 | <0x000001a4 0x00000000 0x0000003f>; |
| 646 | bootph-all; |
| 647 | }; |
| 648 | }; |
Tingting Meng | a1a24f1 | 2025-02-21 21:49:41 +0800 | [diff] [blame] | 649 | |
| 650 | socfpga_noc_fw_mpfe_csr: socfpga-noc-fw-mpfe-csr { |
| 651 | compatible = "intel,socfpga-dtreg"; |
| 652 | #address-cells = <1>; |
| 653 | #size-cells = <1>; |
| 654 | bootph-all; |
| 655 | |
| 656 | /* noc fw mpfe csr */ |
| 657 | i_noc_fw_mpfe_csr@18000d00 { |
| 658 | reg = <0x18000d00 0x00000100>; |
| 659 | intel,offset-settings = |
| 660 | /* mpfe scr io96b0 reg*/ |
| 661 | <0x00000000 0x00000001 0x00010101>, |
| 662 | /* mpfe scr io96b1 reg*/ |
| 663 | <0x00000004 0x00000001 0x00010101>, |
| 664 | /* mpfe scr noc csr*/ |
| 665 | <0x00000008 0x00000001 0x00010101>; |
| 666 | bootph-all; |
| 667 | }; |
| 668 | }; |
Tien Fong Chee | 60af21b | 2025-02-18 16:34:54 +0800 | [diff] [blame] | 669 | }; |
Jit Loon Lim | 977071e | 2024-03-12 22:01:03 +0800 | [diff] [blame] | 670 | }; |
| 671 | |
| 672 | &clkmgr { |
| 673 | bootph-all; |
| 674 | }; |
| 675 | |
| 676 | &i2c0 { |
| 677 | reset-names = "i2c"; |
| 678 | }; |
| 679 | |
| 680 | &i2c1 { |
| 681 | reset-names = "i2c"; |
| 682 | }; |
| 683 | |
| 684 | &i2c2 { |
| 685 | reset-names = "i2c"; |
| 686 | }; |
| 687 | |
| 688 | &i2c3 { |
| 689 | reset-names = "i2c"; |
| 690 | }; |
| 691 | |
| 692 | &mmc { |
| 693 | resets = <&rst SDMMC_RESET>, <&rst SDMMC_OCP_RESET>; |
| 694 | }; |
| 695 | |
| 696 | &porta { |
| 697 | bank-name = "porta"; |
| 698 | }; |
| 699 | |
| 700 | &portb { |
| 701 | bank-name = "portb"; |
| 702 | }; |
| 703 | |
| 704 | &qspi { |
| 705 | bootph-all; |
| 706 | }; |
| 707 | |
| 708 | &rst { |
| 709 | compatible = "altr,rst-mgr"; |
| 710 | altr,modrst-offset = <0x24>; |
| 711 | bootph-all; |
| 712 | }; |
| 713 | |
Tingting Meng | a1a24f1 | 2025-02-21 21:49:41 +0800 | [diff] [blame] | 714 | &sdr { |
| 715 | compatible = "intel,sdr-ctl-agilex5"; |
| 716 | reg = <0x18000000 0x400000>; |
| 717 | resets = <&rst DDRSCH_RESET>; |
| 718 | bootph-all; |
| 719 | }; |
| 720 | |
Jit Loon Lim | 977071e | 2024-03-12 22:01:03 +0800 | [diff] [blame] | 721 | &sysmgr { |
| 722 | compatible = "altr,sys-mgr", "syscon"; |
| 723 | bootph-all; |
| 724 | }; |
| 725 | |
| 726 | &uart0 { |
| 727 | bootph-all; |
| 728 | }; |
| 729 | |
| 730 | &watchdog0 { |
| 731 | bootph-all; |
| 732 | }; |