blob: 85fc3497a14a42db47d5fd39b36dc974d55f17bd [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk7a428cc2003-06-15 22:40:42 +00002/*
Jerry Huang0caea1a2010-11-25 17:06:07 +00003 * Copyright 2008,2010 Freescale Semiconductor, Inc
Andy Flemingad347bb2008-10-30 16:41:01 -05004 * Andy Fleming
5 *
6 * Based (loosely) on the Linux code
wdenk7a428cc2003-06-15 22:40:42 +00007 */
8
9#ifndef _MMC_H_
10#define _MMC_H_
wdenk7a428cc2003-06-15 22:40:42 +000011
Andy Flemingad347bb2008-10-30 16:41:01 -050012#include <linux/list.h>
Peng Fanb3fcf1e2016-09-01 11:13:38 +080013#include <linux/sizes.h>
Lad, Prabhakar8dc6df82012-06-24 21:35:20 +000014#include <linux/compiler.h>
Masahiro Yamada63c0ae22020-02-14 16:40:25 +090015#include <linux/dma-direction.h>
Mateusz Zalega05d2f412014-04-30 13:04:15 +020016#include <part.h>
Andy Flemingad347bb2008-10-30 16:41:01 -050017
Masahiro Yamada990246b2020-02-25 02:25:30 +090018struct bd_info;
19
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +010020#if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
21#define MMC_SUPPORTS_TUNING
22#endif
23#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
24#define MMC_SUPPORTS_TUNING
25#endif
26
Pantelis Antonioua095bfd2015-01-23 12:12:01 +020027/* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */
28#define SD_VERSION_SD (1U << 31)
29#define MMC_VERSION_MMC (1U << 30)
30
31#define MAKE_SDMMC_VERSION(a, b, c) \
32 ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c))
33#define MAKE_SD_VERSION(a, b, c) \
34 (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c))
35#define MAKE_MMC_VERSION(a, b, c) \
36 (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c))
37
38#define EXTRACT_SDMMC_MAJOR_VERSION(x) \
39 (((u32)(x) >> 16) & 0xff)
40#define EXTRACT_SDMMC_MINOR_VERSION(x) \
41 (((u32)(x) >> 8) & 0xff)
42#define EXTRACT_SDMMC_CHANGE_VERSION(x) \
43 ((u32)(x) & 0xff)
44
45#define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0)
46#define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0)
47#define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0)
48#define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0)
49
50#define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0)
51#define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0)
52#define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0)
53#define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0)
54#define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0)
55#define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0)
56#define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0)
57#define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0)
58#define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0)
Jean-Jacques Hiblotc64862b2018-02-09 12:09:28 +010059#define MMC_VERSION_4_4 MAKE_MMC_VERSION(4, 4, 0)
Pantelis Antonioua095bfd2015-01-23 12:12:01 +020060#define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1)
61#define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0)
62#define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0)
Stefan Wahren1243cd82016-06-16 17:54:06 +000063#define MMC_VERSION_5_1 MAKE_MMC_VERSION(5, 1, 0)
Andy Flemingad347bb2008-10-30 16:41:01 -050064
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +020065#define MMC_CAP(mode) (1 << mode)
66#define MMC_MODE_HS (MMC_CAP(MMC_HS) | MMC_CAP(SD_HS))
67#define MMC_MODE_HS_52MHz MMC_CAP(MMC_HS_52)
68#define MMC_MODE_DDR_52MHz MMC_CAP(MMC_DDR_52)
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +020069#define MMC_MODE_HS200 MMC_CAP(MMC_HS_200)
Peng Fan46801252018-08-10 14:07:54 +080070#define MMC_MODE_HS400 MMC_CAP(MMC_HS_400)
Peng Faneede83b2019-07-10 14:43:07 +080071#define MMC_MODE_HS400_ES MMC_CAP(MMC_HS_400_ES)
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +020072
T Karthik Reddyd0bb5162019-06-25 13:39:02 +020073#define MMC_CAP_NONREMOVABLE BIT(14)
74#define MMC_CAP_NEEDS_POLL BIT(15)
75#define MMC_CAP_CD_ACTIVE_HIGH BIT(16)
76
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +020077#define MMC_MODE_8BIT BIT(30)
78#define MMC_MODE_4BIT BIT(29)
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +020079#define MMC_MODE_1BIT BIT(28)
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +020080#define MMC_MODE_SPI BIT(27)
81
Ɓukasz Majewskib6fe0dc2012-03-12 22:07:18 +000082
Andy Flemingad347bb2008-10-30 16:41:01 -050083#define SD_DATA_4BIT 0x00040000
84
Pantelis Antonioua095bfd2015-01-23 12:12:01 +020085#define IS_SD(x) ((x)->version & SD_VERSION_SD)
Andrew Gabbasov90cccbf2015-03-19 07:44:02 -050086#define IS_MMC(x) ((x)->version & MMC_VERSION_MMC)
Andy Flemingad347bb2008-10-30 16:41:01 -050087
88#define MMC_DATA_READ 1
89#define MMC_DATA_WRITE 2
90
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020091#define MMC_CMD_GO_IDLE_STATE 0
92#define MMC_CMD_SEND_OP_COND 1
93#define MMC_CMD_ALL_SEND_CID 2
94#define MMC_CMD_SET_RELATIVE_ADDR 3
95#define MMC_CMD_SET_DSR 4
Andy Flemingad347bb2008-10-30 16:41:01 -050096#define MMC_CMD_SWITCH 6
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020097#define MMC_CMD_SELECT_CARD 7
Andy Flemingad347bb2008-10-30 16:41:01 -050098#define MMC_CMD_SEND_EXT_CSD 8
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020099#define MMC_CMD_SEND_CSD 9
100#define MMC_CMD_SEND_CID 10
Andy Flemingad347bb2008-10-30 16:41:01 -0500101#define MMC_CMD_STOP_TRANSMISSION 12
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200102#define MMC_CMD_SEND_STATUS 13
103#define MMC_CMD_SET_BLOCKLEN 16
104#define MMC_CMD_READ_SINGLE_BLOCK 17
105#define MMC_CMD_READ_MULTIPLE_BLOCK 18
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200106#define MMC_CMD_SEND_TUNING_BLOCK 19
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200107#define MMC_CMD_SEND_TUNING_BLOCK_HS200 21
Pierre Aubert343cd9f2014-04-24 10:30:06 +0200108#define MMC_CMD_SET_BLOCK_COUNT 23
Andy Flemingad347bb2008-10-30 16:41:01 -0500109#define MMC_CMD_WRITE_SINGLE_BLOCK 24
110#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
Lei Wenea526762011-06-22 17:03:31 +0000111#define MMC_CMD_ERASE_GROUP_START 35
112#define MMC_CMD_ERASE_GROUP_END 36
113#define MMC_CMD_ERASE 38
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200114#define MMC_CMD_APP_CMD 55
Thomas Chou1254c3d2010-12-24 13:12:21 +0000115#define MMC_CMD_SPI_READ_OCR 58
116#define MMC_CMD_SPI_CRC_ON_OFF 59
Amar1104e9b2013-04-27 11:42:58 +0530117#define MMC_CMD_RES_MAN 62
118
119#define MMC_CMD62_ARG1 0xefac62ec
120#define MMC_CMD62_ARG2 0xcbaea7
121
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200122
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200123#define SD_CMD_SEND_RELATIVE_ADDR 3
Andy Flemingad347bb2008-10-30 16:41:01 -0500124#define SD_CMD_SWITCH_FUNC 6
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200125#define SD_CMD_SEND_IF_COND 8
Otavio Salvadorfad3e062015-02-17 10:42:43 -0200126#define SD_CMD_SWITCH_UHS18V 11
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200127
128#define SD_CMD_APP_SET_BUS_WIDTH 6
Peng Fanb3fcf1e2016-09-01 11:13:38 +0800129#define SD_CMD_APP_SD_STATUS 13
Lei Wenea526762011-06-22 17:03:31 +0000130#define SD_CMD_ERASE_WR_BLK_START 32
131#define SD_CMD_ERASE_WR_BLK_END 33
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200132#define SD_CMD_APP_SEND_OP_COND 41
Andy Flemingad347bb2008-10-30 16:41:01 -0500133#define SD_CMD_APP_SEND_SCR 51
134
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200135static inline bool mmc_is_tuning_cmd(uint cmdidx)
136{
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200137 if ((cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) ||
138 (cmdidx == MMC_CMD_SEND_TUNING_BLOCK))
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200139 return true;
140 return false;
141}
142
Andy Flemingad347bb2008-10-30 16:41:01 -0500143/* SCR definitions in different words */
144#define SD_HIGHSPEED_BUSY 0x00020000
145#define SD_HIGHSPEED_SUPPORTED 0x00020000
146
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200147#define UHS_SDR12_BUS_SPEED 0
148#define HIGH_SPEED_BUS_SPEED 1
149#define UHS_SDR25_BUS_SPEED 1
150#define UHS_SDR50_BUS_SPEED 2
151#define UHS_SDR104_BUS_SPEED 3
152#define UHS_DDR50_BUS_SPEED 4
153
154#define SD_MODE_UHS_SDR12 BIT(UHS_SDR12_BUS_SPEED)
155#define SD_MODE_UHS_SDR25 BIT(UHS_SDR25_BUS_SPEED)
156#define SD_MODE_UHS_SDR50 BIT(UHS_SDR50_BUS_SPEED)
157#define SD_MODE_UHS_SDR104 BIT(UHS_SDR104_BUS_SPEED)
158#define SD_MODE_UHS_DDR50 BIT(UHS_DDR50_BUS_SPEED)
159
Thomas Chou225d4c02011-04-19 03:48:31 +0000160#define OCR_BUSY 0x80000000
161#define OCR_HCS 0x40000000
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200162#define OCR_S18R 0x1000000
Raffaele Recalcati1df837e2011-03-11 02:01:13 +0000163#define OCR_VOLTAGE_MASK 0x007FFF80
164#define OCR_ACCESS_MODE 0x60000000
Andy Flemingad347bb2008-10-30 16:41:01 -0500165
Eric Nelson957e0662015-12-07 07:50:01 -0700166#define MMC_ERASE_ARG 0x00000000
167#define MMC_SECURE_ERASE_ARG 0x80000000
168#define MMC_TRIM_ARG 0x00000001
169#define MMC_DISCARD_ARG 0x00000003
170#define MMC_SECURE_TRIM1_ARG 0x80000001
171#define MMC_SECURE_TRIM2_ARG 0x80008000
Lei Wenea526762011-06-22 17:03:31 +0000172
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000173#define MMC_STATUS_MASK (~0x0206BF7F)
Andrew Gabbasove80682f2014-04-03 04:34:32 -0500174#define MMC_STATUS_SWITCH_ERROR (1 << 7)
Thomas Chou225d4c02011-04-19 03:48:31 +0000175#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
176#define MMC_STATUS_CURR_STATE (0xf << 9)
Thomas Chou45385002011-04-19 03:48:32 +0000177#define MMC_STATUS_ERROR (1 << 19)
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000178
Jan Kloetzke31789322012-02-05 22:29:12 +0000179#define MMC_STATE_PRG (7 << 9)
180
Andy Flemingad347bb2008-10-30 16:41:01 -0500181#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
182#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
183#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
184#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
185#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
186#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
187#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
188#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
189#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
190#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
191#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
192#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
193#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
194#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
195#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
196#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
197#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
198
199#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
200#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
201 addressed by index which are
202 1 in value field */
203#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
204 addressed by index, which are
205 1 in value field */
206#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
207
208#define SD_SWITCH_CHECK 0
209#define SD_SWITCH_SWITCH 1
210
211/*
212 * EXT_CSD fields
213 */
Diego Santa Cruz3b62d842014-12-23 10:50:22 +0100214#define EXT_CSD_ENH_START_ADDR 136 /* R/W */
215#define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */
Stephen Warrene315ae82013-06-11 15:14:01 -0600216#define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
Markus Niebel6d398922014-11-18 15:11:42 +0100217#define EXT_CSD_PARTITION_SETTING 155 /* R/W */
Oliver Metzb3f14092013-10-01 20:32:07 +0200218#define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100219#define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */
Lei Wen217467f2011-10-03 20:35:10 +0000220#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
Tom Rini35a3ea12014-02-07 14:15:20 -0500221#define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
Tomas Melinc17dae52016-11-25 11:01:03 +0200222#define EXT_CSD_BKOPS_EN 163 /* R/W & R/W/E */
Diego Santa Cruz80200272014-12-23 10:50:31 +0100223#define EXT_CSD_WR_REL_PARAM 166 /* R */
224#define EXT_CSD_WR_REL_SET 167 /* R/W */
Stephen Warrene315ae82013-06-11 15:14:01 -0600225#define EXT_CSD_RPMB_MULT 168 /* RO */
Heinrich Schuchardt1eeadbe2020-03-30 07:24:16 +0200226#define EXT_CSD_USER_WP 171 /* R/W & R/W/C_P & R/W/E_P */
227#define EXT_CSD_BOOT_WP 173 /* R/W & R/W/C_P */
228#define EXT_CSD_BOOT_WP_STATUS 174 /* R */
Lei Wen217467f2011-10-03 20:35:10 +0000229#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
Amar1104e9b2013-04-27 11:42:58 +0530230#define EXT_CSD_BOOT_BUS_WIDTH 177
Lei Wen217467f2011-10-03 20:35:10 +0000231#define EXT_CSD_PART_CONF 179 /* R/W */
232#define EXT_CSD_BUS_WIDTH 183 /* R/W */
Peng Faneede83b2019-07-10 14:43:07 +0800233#define EXT_CSD_STROBE_SUPPORT 184 /* R/W */
Lei Wen217467f2011-10-03 20:35:10 +0000234#define EXT_CSD_HS_TIMING 185 /* R/W */
235#define EXT_CSD_REV 192 /* RO */
236#define EXT_CSD_CARD_TYPE 196 /* RO */
Jean-Jacques Hiblot7f5b1692019-07-02 10:53:55 +0200237#define EXT_CSD_PART_SWITCH_TIME 199 /* RO */
Lei Wen217467f2011-10-03 20:35:10 +0000238#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
Stephen Warrene315ae82013-06-11 15:14:01 -0600239#define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
Lei Wen217467f2011-10-03 20:35:10 +0000240#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
Stephen Warren009784c2012-07-30 10:55:43 +0000241#define EXT_CSD_BOOT_MULT 226 /* RO */
Jean-Jacques Hiblot201559c2019-07-02 10:53:54 +0200242#define EXT_CSD_GENERIC_CMD6_TIME 248 /* RO */
Tomas Melinc17dae52016-11-25 11:01:03 +0200243#define EXT_CSD_BKOPS_SUPPORT 502 /* RO */
Andy Flemingad347bb2008-10-30 16:41:01 -0500244
245/*
246 * EXT_CSD field definitions
247 */
248
Thomas Chou225d4c02011-04-19 03:48:31 +0000249#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
250#define EXT_CSD_CMD_SET_SECURE (1 << 1)
251#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
Andy Flemingad347bb2008-10-30 16:41:01 -0500252
Thomas Chou225d4c02011-04-19 03:48:31 +0000253#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
254#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
Jaehoon Chung38ce30b2014-05-16 13:59:54 +0900255#define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2)
256#define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3)
257#define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \
258 | EXT_CSD_CARD_TYPE_DDR_1_2V)
Andy Flemingad347bb2008-10-30 16:41:01 -0500259
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200260#define EXT_CSD_CARD_TYPE_HS200_1_8V BIT(4) /* Card can run at 200MHz */
261 /* SDR mode @1.8V I/O */
262#define EXT_CSD_CARD_TYPE_HS200_1_2V BIT(5) /* Card can run at 200MHz */
263 /* SDR mode @1.2V I/O */
264#define EXT_CSD_CARD_TYPE_HS200 (EXT_CSD_CARD_TYPE_HS200_1_8V | \
265 EXT_CSD_CARD_TYPE_HS200_1_2V)
Peng Fan46801252018-08-10 14:07:54 +0800266#define EXT_CSD_CARD_TYPE_HS400_1_8V BIT(6)
267#define EXT_CSD_CARD_TYPE_HS400_1_2V BIT(7)
268#define EXT_CSD_CARD_TYPE_HS400 (EXT_CSD_CARD_TYPE_HS400_1_8V | \
269 EXT_CSD_CARD_TYPE_HS400_1_2V)
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200270
Andy Flemingad347bb2008-10-30 16:41:01 -0500271#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
272#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
273#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
Jaehoon Chung38ce30b2014-05-16 13:59:54 +0900274#define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */
275#define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200276#define EXT_CSD_DDR_FLAG BIT(2) /* Flag for DDR mode */
Peng Faneede83b2019-07-10 14:43:07 +0800277#define EXT_CSD_BUS_WIDTH_STROBE BIT(7) /* Enhanced strobe mode */
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200278
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200279#define EXT_CSD_TIMING_LEGACY 0 /* no high speed */
280#define EXT_CSD_TIMING_HS 1 /* HS */
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200281#define EXT_CSD_TIMING_HS200 2 /* HS200 */
Peng Fan46801252018-08-10 14:07:54 +0800282#define EXT_CSD_TIMING_HS400 3 /* HS400 */
Peng Faneede83b2019-07-10 14:43:07 +0800283#define EXT_CSD_DRV_STR_SHIFT 4 /* Driver Strength shift */
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200284
Amar1104e9b2013-04-27 11:42:58 +0530285#define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
286#define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
287#define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
288#define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
289
290#define EXT_CSD_BOOT_ACK(x) (x << 6)
291#define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
292#define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
293
Angelo Dureghellof54f7532017-08-01 14:27:10 +0200294#define EXT_CSD_EXTRACT_BOOT_ACK(x) (((x) >> 6) & 0x1)
295#define EXT_CSD_EXTRACT_BOOT_PART(x) (((x) >> 3) & 0x7)
296#define EXT_CSD_EXTRACT_PARTITION_ACCESS(x) ((x) & 0x7)
297
Tom Rini4cf854c2014-02-05 10:24:22 -0500298#define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
299#define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
300#define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
Amar1104e9b2013-04-27 11:42:58 +0530301
Markus Niebel6d398922014-11-18 15:11:42 +0100302#define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0)
303
Diego Santa Cruzc145f9e2014-12-23 10:50:17 +0100304#define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */
305#define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */
306
Diego Santa Cruz80200272014-12-23 10:50:31 +0100307#define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */
308
309#define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */
310#define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */
311
Andy Fleming724ecf02008-10-30 16:31:39 -0500312#define R1_ILLEGAL_COMMAND (1 << 22)
313#define R1_APP_CMD (1 << 5)
314
Andy Flemingad347bb2008-10-30 16:41:01 -0500315#define MMC_RSP_PRESENT (1 << 0)
Thomas Chou225d4c02011-04-19 03:48:31 +0000316#define MMC_RSP_136 (1 << 1) /* 136 bit response */
317#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
318#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
319#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
Andy Flemingad347bb2008-10-30 16:41:01 -0500320
Thomas Chou225d4c02011-04-19 03:48:31 +0000321#define MMC_RSP_NONE (0)
322#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Flemingad347bb2008-10-30 16:41:01 -0500323#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
324 MMC_RSP_BUSY)
Thomas Chou225d4c02011-04-19 03:48:31 +0000325#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
326#define MMC_RSP_R3 (MMC_RSP_PRESENT)
327#define MMC_RSP_R4 (MMC_RSP_PRESENT)
328#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
329#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
330#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Flemingad347bb2008-10-30 16:41:01 -0500331
Lei Wen31b99802011-05-02 16:26:26 +0000332#define MMCPART_NOAVAILABLE (0xff)
333#define PART_ACCESS_MASK (0x7)
334#define PART_SUPPORT (0x1)
Diego Santa Cruzc145f9e2014-12-23 10:50:17 +0100335#define ENHNCD_SUPPORT (0x2)
Oliver Metzb3f14092013-10-01 20:32:07 +0200336#define PART_ENH_ATTRIB (0x1f)
wdenk7a428cc2003-06-15 22:40:42 +0000337
Kishon Vijay Abraham I07baaa62017-09-21 16:30:10 +0200338#define MMC_QUIRK_RETRY_SEND_CID BIT(0)
339#define MMC_QUIRK_RETRY_SET_BLOCKLEN BIT(1)
Joel Johnson5ea041b2020-01-11 09:08:14 -0700340#define MMC_QUIRK_RETRY_APP_CMD BIT(2)
Kishon Vijay Abraham I07baaa62017-09-21 16:30:10 +0200341
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +0200342enum mmc_voltage {
343 MMC_SIGNAL_VOLTAGE_000 = 0,
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +0200344 MMC_SIGNAL_VOLTAGE_120 = 1,
345 MMC_SIGNAL_VOLTAGE_180 = 2,
346 MMC_SIGNAL_VOLTAGE_330 = 4,
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +0200347};
348
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +0200349#define MMC_ALL_SIGNAL_VOLTAGE (MMC_SIGNAL_VOLTAGE_120 |\
350 MMC_SIGNAL_VOLTAGE_180 |\
351 MMC_SIGNAL_VOLTAGE_330)
352
Simon Glassa09c2b72013-04-03 08:54:30 +0000353/* Maximum block size for MMC */
354#define MMC_MAX_BLOCK_LEN 512
355
Amar1104e9b2013-04-27 11:42:58 +0530356/* The number of MMC physical partitions. These consist of:
357 * boot partitions (2), general purpose partitions (4) in MMC v4.4.
358 */
359#define MMC_NUM_BOOT_PARTITION 2
Pierre Aubert343cd9f2014-04-24 10:30:06 +0200360#define MMC_PART_RPMB 3 /* RPMB partition number */
Amar1104e9b2013-04-27 11:42:58 +0530361
Simon Glass1e8eb1b2015-06-23 15:38:48 -0600362/* Driver model support */
363
364/**
365 * struct mmc_uclass_priv - Holds information about a device used by the uclass
366 */
367struct mmc_uclass_priv {
368 struct mmc *mmc;
369};
370
371/**
372 * mmc_get_mmc_dev() - get the MMC struct pointer for a device
373 *
374 * Provided that the device is already probed and ready for use, this value
375 * will be available.
376 *
377 * @dev: Device
378 * @return associated mmc struct pointer if available, else NULL
379 */
380struct mmc *mmc_get_mmc_dev(struct udevice *dev);
381
382/* End of driver model support */
383
Andy Fleming724ecf02008-10-30 16:31:39 -0500384struct mmc_cid {
385 unsigned long psn;
386 unsigned short oid;
387 unsigned char mid;
388 unsigned char prv;
389 unsigned char mdt;
390 char pnm[7];
391};
392
Andy Flemingad347bb2008-10-30 16:41:01 -0500393struct mmc_cmd {
394 ushort cmdidx;
395 uint resp_type;
396 uint cmdarg;
Rabin Vincentbdf7a682009-04-05 13:30:55 +0530397 uint response[4];
Andy Flemingad347bb2008-10-30 16:41:01 -0500398};
399
400struct mmc_data {
401 union {
402 char *dest;
403 const char *src; /* src buffers don't get written to */
404 };
405 uint flags;
406 uint blocks;
407 uint blocksize;
408};
409
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200410/* forward decl. */
411struct mmc;
412
Simon Glasseba48f92017-07-29 11:35:31 -0600413#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass394dfc02016-06-12 23:30:22 -0600414struct dm_mmc_ops {
415 /**
Faiz Abbasf6fd4ec2020-02-26 13:44:30 +0530416 * deferred_probe() - Some configurations that need to be deferred
417 * to just before enumerating the device
418 *
419 * @dev: Device to init
420 * @return 0 if Ok, -ve if error
421 */
422 int (*deferred_probe)(struct udevice *dev);
423 /**
Simon Glass394dfc02016-06-12 23:30:22 -0600424 * send_cmd() - Send a command to the MMC device
425 *
426 * @dev: Device to receive the command
427 * @cmd: Command to send
428 * @data: Additional data to send/receive
429 * @return 0 if OK, -ve on error
430 */
431 int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd,
432 struct mmc_data *data);
433
434 /**
435 * set_ios() - Set the I/O speed/width for an MMC device
436 *
437 * @dev: Device to update
438 * @return 0 if OK, -ve on error
439 */
440 int (*set_ios)(struct udevice *dev);
441
442 /**
443 * get_cd() - See whether a card is present
444 *
445 * @dev: Device to check
446 * @return 0 if not present, 1 if present, -ve on error
447 */
448 int (*get_cd)(struct udevice *dev);
449
450 /**
451 * get_wp() - See whether a card has write-protect enabled
452 *
453 * @dev: Device to check
454 * @return 0 if write-enabled, 1 if write-protected, -ve on error
455 */
456 int (*get_wp)(struct udevice *dev);
Kishon Vijay Abraham Iae7174f2017-09-21 16:30:05 +0200457
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100458#ifdef MMC_SUPPORTS_TUNING
Kishon Vijay Abraham Iae7174f2017-09-21 16:30:05 +0200459 /**
460 * execute_tuning() - Start the tuning process
461 *
462 * @dev: Device to start the tuning
463 * @opcode: Command opcode to send
464 * @return 0 if OK, -ve on error
465 */
466 int (*execute_tuning)(struct udevice *dev, uint opcode);
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100467#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200468
469 /**
470 * wait_dat0() - wait until dat0 is in the target state
471 * (CLK must be running during the wait)
472 *
473 * @dev: Device to check
474 * @state: target state
Sam Protsenkodb174c62019-08-14 22:52:51 +0300475 * @timeout_us: timeout in us
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200476 * @return 0 if dat0 is in the target state, -ve on error
477 */
Sam Protsenkodb174c62019-08-14 22:52:51 +0300478 int (*wait_dat0)(struct udevice *dev, int state, int timeout_us);
Peng Faneede83b2019-07-10 14:43:07 +0800479
480#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
481 /* set_enhanced_strobe() - set HS400 enhanced strobe */
482 int (*set_enhanced_strobe)(struct udevice *dev);
483#endif
Yann Gautier6f558332019-09-19 17:56:12 +0200484
485 /**
486 * host_power_cycle - host specific tasks in power cycle sequence
487 * Called between mmc_power_off() and
488 * mmc_power_on()
489 *
490 * @dev: Device to check
491 * @return 0 if not present, 1 if present, -ve on error
492 */
493 int (*host_power_cycle)(struct udevice *dev);
Simon Glass394dfc02016-06-12 23:30:22 -0600494};
495
496#define mmc_get_ops(dev) ((struct dm_mmc_ops *)(dev)->driver->ops)
497
498int dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
499 struct mmc_data *data);
500int dm_mmc_set_ios(struct udevice *dev);
501int dm_mmc_get_cd(struct udevice *dev);
502int dm_mmc_get_wp(struct udevice *dev);
Kishon Vijay Abraham Iae7174f2017-09-21 16:30:05 +0200503int dm_mmc_execute_tuning(struct udevice *dev, uint opcode);
Sam Protsenkodb174c62019-08-14 22:52:51 +0300504int dm_mmc_wait_dat0(struct udevice *dev, int state, int timeout_us);
Yann Gautier6f558332019-09-19 17:56:12 +0200505int dm_mmc_host_power_cycle(struct udevice *dev);
Faiz Abbasf6fd4ec2020-02-26 13:44:30 +0530506int dm_mmc_deferred_probe(struct udevice *dev);
Simon Glass394dfc02016-06-12 23:30:22 -0600507
508/* Transition functions for compatibility */
509int mmc_set_ios(struct mmc *mmc);
510int mmc_getcd(struct mmc *mmc);
511int mmc_getwp(struct mmc *mmc);
Kishon Vijay Abraham Iae7174f2017-09-21 16:30:05 +0200512int mmc_execute_tuning(struct mmc *mmc, uint opcode);
Sam Protsenkodb174c62019-08-14 22:52:51 +0300513int mmc_wait_dat0(struct mmc *mmc, int state, int timeout_us);
Peng Faneede83b2019-07-10 14:43:07 +0800514int mmc_set_enhanced_strobe(struct mmc *mmc);
Yann Gautier6f558332019-09-19 17:56:12 +0200515int mmc_host_power_cycle(struct mmc *mmc);
Faiz Abbasf6fd4ec2020-02-26 13:44:30 +0530516int mmc_deferred_probe(struct mmc *mmc);
Simon Glass394dfc02016-06-12 23:30:22 -0600517
518#else
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200519struct mmc_ops {
520 int (*send_cmd)(struct mmc *mmc,
521 struct mmc_cmd *cmd, struct mmc_data *data);
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900522 int (*set_ios)(struct mmc *mmc);
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200523 int (*init)(struct mmc *mmc);
524 int (*getcd)(struct mmc *mmc);
525 int (*getwp)(struct mmc *mmc);
Yann Gautier6f558332019-09-19 17:56:12 +0200526 int (*host_power_cycle)(struct mmc *mmc);
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200527};
Simon Glass394dfc02016-06-12 23:30:22 -0600528#endif
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200529
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200530struct mmc_config {
531 const char *name;
Simon Glasseba48f92017-07-29 11:35:31 -0600532#if !CONFIG_IS_ENABLED(DM_MMC)
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200533 const struct mmc_ops *ops;
Simon Glass394dfc02016-06-12 23:30:22 -0600534#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200535 uint host_caps;
536 uint voltages;
537 uint f_min;
538 uint f_max;
539 uint b_max;
540 unsigned char part_type;
541};
542
Peng Fanb3fcf1e2016-09-01 11:13:38 +0800543struct sd_ssr {
544 unsigned int au; /* In sectors */
545 unsigned int erase_timeout; /* In milliseconds */
546 unsigned int erase_offset; /* In milliseconds */
547};
548
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200549enum bus_mode {
550 MMC_LEGACY,
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200551 MMC_HS,
552 SD_HS,
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100553 MMC_HS_52,
554 MMC_DDR_52,
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200555 UHS_SDR12,
556 UHS_SDR25,
557 UHS_SDR50,
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200558 UHS_DDR50,
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100559 UHS_SDR104,
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200560 MMC_HS_200,
Peng Fan46801252018-08-10 14:07:54 +0800561 MMC_HS_400,
Peng Faneede83b2019-07-10 14:43:07 +0800562 MMC_HS_400_ES,
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200563 MMC_MODES_END
564};
565
566const char *mmc_mode_name(enum bus_mode mode);
Jean-Jacques Hiblot00de5042017-09-21 16:29:54 +0200567void mmc_dump_capabilities(const char *text, uint caps);
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200568
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200569static inline bool mmc_is_mode_ddr(enum bus_mode mode)
570{
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100571 if (mode == MMC_DDR_52)
572 return true;
573#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
574 else if (mode == UHS_DDR50)
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200575 return true;
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100576#endif
Peng Fan46801252018-08-10 14:07:54 +0800577#if CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
578 else if (mode == MMC_HS_400)
579 return true;
580#endif
Peng Faneede83b2019-07-10 14:43:07 +0800581#if CONFIG_IS_ENABLED(MMC_HS400_ES_SUPPORT)
582 else if (mode == MMC_HS_400_ES)
583 return true;
584#endif
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200585 else
586 return false;
587}
588
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200589#define UHS_CAPS (MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25) | \
590 MMC_CAP(UHS_SDR50) | MMC_CAP(UHS_SDR104) | \
591 MMC_CAP(UHS_DDR50))
592
593static inline bool supports_uhs(uint caps)
594{
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100595#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200596 return (caps & UHS_CAPS) ? true : false;
Jean-Jacques Hiblot6051e782017-11-30 17:44:01 +0100597#else
598 return false;
599#endif
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200600}
601
Simon Glass394dfc02016-06-12 23:30:22 -0600602/*
603 * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device
604 * with mmc_get_mmc_dev().
605 *
606 * TODO struct mmc should be in mmc_private but it's hard to fix right now
607 */
Andy Flemingad347bb2008-10-30 16:41:01 -0500608struct mmc {
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600609#if !CONFIG_IS_ENABLED(BLK)
Andy Flemingad347bb2008-10-30 16:41:01 -0500610 struct list_head link;
Simon Glass59bc6f22016-05-01 13:52:41 -0600611#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200612 const struct mmc_config *cfg; /* provided configuration */
Andy Flemingad347bb2008-10-30 16:41:01 -0500613 uint version;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200614 void *priv;
Lei Wen31b99802011-05-02 16:26:26 +0000615 uint has_init;
Andy Flemingad347bb2008-10-30 16:41:01 -0500616 int high_capacity;
Kishon Vijay Abraham Id6246bf2017-09-21 16:30:03 +0200617 bool clk_disable; /* true if the clock can be turned off */
Andy Flemingad347bb2008-10-30 16:41:01 -0500618 uint bus_width;
619 uint clock;
Faiz Abbas19a0e722020-02-26 13:44:29 +0530620 uint saved_clock;
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +0200621 enum mmc_voltage signal_voltage;
Andy Flemingad347bb2008-10-30 16:41:01 -0500622 uint card_caps;
Jean-Jacques Hiblotdc030fb2017-09-21 16:30:08 +0200623 uint host_caps;
Andy Flemingad347bb2008-10-30 16:41:01 -0500624 uint ocr;
Markus Niebel03951412013-12-16 13:40:46 +0100625 uint dsr;
626 uint dsr_imp;
Andy Flemingad347bb2008-10-30 16:41:01 -0500627 uint scr[2];
628 uint csd[4];
Rabin Vincentbdf7a682009-04-05 13:30:55 +0530629 uint cid[4];
Andy Flemingad347bb2008-10-30 16:41:01 -0500630 ushort rca;
Diego Santa Cruzc145f9e2014-12-23 10:50:17 +0100631 u8 part_support;
632 u8 part_attr;
Diego Santa Cruz37a50b92014-12-23 10:50:33 +0100633 u8 wr_rel_set;
Tom Rinie8128312017-05-10 15:20:16 -0400634 u8 part_config;
Sam Protsenkodb174c62019-08-14 22:52:51 +0300635 u8 gen_cmd6_time; /* units: 10 ms */
636 u8 part_switch_time; /* units: 10 ms */
Andy Flemingad347bb2008-10-30 16:41:01 -0500637 uint tran_speed;
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200638 uint legacy_speed; /* speed for the legacy mode provided by the card */
Andy Flemingad347bb2008-10-30 16:41:01 -0500639 uint read_bl_len;
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +0100640#if CONFIG_IS_ENABLED(MMC_WRITE)
Andy Flemingad347bb2008-10-30 16:41:01 -0500641 uint write_bl_len;
Diego Santa Cruz747f6fa2014-12-23 10:50:24 +0100642 uint erase_grp_size; /* in 512-byte sectors */
Jean-Jacques Hiblot27edffe2018-01-04 15:23:34 +0100643#endif
Jean-Jacques Hiblotba54ab82018-01-04 15:23:36 +0100644#if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
Diego Santa Cruz61b78fe2014-12-23 10:50:25 +0100645 uint hc_wp_grp_size; /* in 512-byte sectors */
Jean-Jacques Hiblotba54ab82018-01-04 15:23:36 +0100646#endif
Jean-Jacques Hiblotcb534f02018-01-04 15:23:33 +0100647#if CONFIG_IS_ENABLED(MMC_WRITE)
Peng Fanb3fcf1e2016-09-01 11:13:38 +0800648 struct sd_ssr ssr; /* SD status register */
Jean-Jacques Hiblotcb534f02018-01-04 15:23:33 +0100649#endif
Andy Flemingad347bb2008-10-30 16:41:01 -0500650 u64 capacity;
Stephen Warrene315ae82013-06-11 15:14:01 -0600651 u64 capacity_user;
652 u64 capacity_boot;
653 u64 capacity_rpmb;
654 u64 capacity_gp[4];
Jean-Jacques Hiblotc94c5472018-01-04 15:23:35 +0100655#ifndef CONFIG_SPL_BUILD
Diego Santa Cruz3b62d842014-12-23 10:50:22 +0100656 u64 enh_user_start;
657 u64 enh_user_size;
Jean-Jacques Hiblotc94c5472018-01-04 15:23:35 +0100658#endif
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600659#if !CONFIG_IS_ENABLED(BLK)
Simon Glasse3394752016-02-29 15:25:34 -0700660 struct blk_desc block_dev;
Simon Glass59bc6f22016-05-01 13:52:41 -0600661#endif
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000662 char op_cond_pending; /* 1 if we are waiting on an op_cond command */
663 char init_in_progress; /* 1 if we have done mmc_start_init() */
664 char preinit; /* start init as early as possible */
Andrew Gabbasov9fc2a412014-12-01 06:59:09 -0600665 int ddr_mode;
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600666#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass77ca42b2016-05-01 13:52:34 -0600667 struct udevice *dev; /* Device for this MMC controller */
Jean-Jacques Hiblota49ffa12017-09-21 16:29:48 +0200668#if CONFIG_IS_ENABLED(DM_REGULATOR)
669 struct udevice *vmmc_supply; /* Main voltage regulator (Vcc)*/
670 struct udevice *vqmmc_supply; /* IO voltage regulator (Vccq)*/
671#endif
Simon Glass77ca42b2016-05-01 13:52:34 -0600672#endif
Jean-Jacques Hibloted9506b2017-09-21 16:29:51 +0200673 u8 *ext_csd;
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +0200674 u32 cardtype; /* cardtype read from the MMC */
675 enum mmc_voltage current_voltage;
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +0200676 enum bus_mode selected_mode; /* mode currently used */
677 enum bus_mode best_mode; /* best mode is the supported mode with the
678 * highest bandwidth. It may not always be the
679 * operating mode due to limitations when
680 * accessing the boot partitions
681 */
Kishon Vijay Abraham I07baaa62017-09-21 16:30:10 +0200682 u32 quirks;
Andy Flemingad347bb2008-10-30 16:41:01 -0500683};
684
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100685struct mmc_hwpart_conf {
686 struct {
687 uint enh_start; /* in 512-byte sectors */
688 uint enh_size; /* in 512-byte sectors, if 0 no enh area */
Diego Santa Cruz80200272014-12-23 10:50:31 +0100689 unsigned wr_rel_change : 1;
690 unsigned wr_rel_set : 1;
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100691 } user;
692 struct {
693 uint size; /* in 512-byte sectors */
Diego Santa Cruz80200272014-12-23 10:50:31 +0100694 unsigned enhanced : 1;
695 unsigned wr_rel_change : 1;
696 unsigned wr_rel_set : 1;
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100697 } gp_part[4];
698};
699
700enum mmc_hwpart_conf_mode {
701 MMC_HWPART_CONF_CHECK,
702 MMC_HWPART_CONF_SET,
703 MMC_HWPART_CONF_COMPLETE,
704};
705
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200706struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
Simon Glassa70a1462016-05-01 13:52:40 -0600707
708/**
709 * mmc_bind() - Set up a new MMC device ready for probing
710 *
711 * A child block device is bound with the IF_TYPE_MMC interface type. This
712 * allows the device to be used with CONFIG_BLK
713 *
714 * @dev: MMC device to set up
715 * @mmc: MMC struct
716 * @cfg: MMC configuration
717 * @return 0 if OK, -ve on error
718 */
719int mmc_bind(struct udevice *dev, struct mmc *mmc,
720 const struct mmc_config *cfg);
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200721void mmc_destroy(struct mmc *mmc);
Simon Glassa70a1462016-05-01 13:52:40 -0600722
723/**
724 * mmc_unbind() - Unbind a MMC device's child block device
725 *
726 * @dev: MMC device
727 * @return 0 if OK, -ve on error
728 */
729int mmc_unbind(struct udevice *dev);
Masahiro Yamada990246b2020-02-25 02:25:30 +0900730int mmc_initialize(struct bd_info *bis);
Lokesh Vutlac59b41c2019-09-09 14:40:36 +0530731int mmc_init_device(int num);
Andy Flemingad347bb2008-10-30 16:41:01 -0500732int mmc_init(struct mmc *mmc);
Jean-Jacques Hiblot71264bb2017-09-21 16:30:12 +0200733int mmc_send_tuning(struct mmc *mmc, u32 opcode, int *cmd_error);
Jean-Jacques Hiblotd39be652017-11-30 17:43:55 +0100734
Marek Vasuta4773fc2019-01-29 04:45:51 +0100735#if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT) || \
736 CONFIG_IS_ENABLED(MMC_HS200_SUPPORT) || \
737 CONFIG_IS_ENABLED(MMC_HS400_SUPPORT)
738int mmc_deinit(struct mmc *mmc);
739#endif
740
Jean-Jacques Hiblotd39be652017-11-30 17:43:55 +0100741/**
742 * mmc_of_parse() - Parse the device tree to get the capabilities of the host
743 *
744 * @dev: MMC device
745 * @cfg: MMC configuration
746 * @return 0 if OK, -ve on error
747 */
748int mmc_of_parse(struct udevice *dev, struct mmc_config *cfg);
749
Andy Flemingad347bb2008-10-30 16:41:01 -0500750int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
Kishon Vijay Abraham Id6246bf2017-09-21 16:30:03 +0200751
752/**
Jean-Jacques Hiblotb6937d62017-09-21 16:30:11 +0200753 * mmc_voltage_to_mv() - Convert a mmc_voltage in mV
754 *
755 * @voltage: The mmc_voltage to convert
756 * @return the value in mV if OK, -EINVAL on error (invalid mmc_voltage value)
757 */
758int mmc_voltage_to_mv(enum mmc_voltage voltage);
759
760/**
Kishon Vijay Abraham Id6246bf2017-09-21 16:30:03 +0200761 * mmc_set_clock() - change the bus clock
762 * @mmc: MMC struct
763 * @clock: bus frequency in Hz
764 * @disable: flag indicating if the clock must on or off
765 * @return 0 if OK, -ve on error
766 */
767int mmc_set_clock(struct mmc *mmc, uint clock, bool disable);
768
Jaehoon Chung239cb2f2018-01-26 19:25:29 +0900769#define MMC_CLK_ENABLE false
770#define MMC_CLK_DISABLE true
771
Andy Flemingad347bb2008-10-30 16:41:01 -0500772struct mmc *find_mmc_device(int dev_num);
Steve Sakomane4548302010-07-01 12:12:42 -0700773int mmc_set_dev(int dev_num);
Andy Flemingad347bb2008-10-30 16:41:01 -0500774void print_mmc_devices(char separator);
Kever Yang38456602016-07-22 17:22:50 +0800775
776/**
777 * get_mmc_num() - get the total MMC device number
778 *
779 * @return 0 if there is no MMC device, else the number of devices
780 */
Lei Wend430d7c2011-05-02 16:26:25 +0000781int get_mmc_num(void);
Marek Vasutf537e392016-12-01 02:06:33 +0100782int mmc_switch_part(struct mmc *mmc, unsigned int part_num);
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100783int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
784 enum mmc_hwpart_conf_mode mode);
Simon Glass394dfc02016-06-12 23:30:22 -0600785
Simon Glasseba48f92017-07-29 11:35:31 -0600786#if !CONFIG_IS_ENABLED(DM_MMC)
Thierry Redingb9c8b772012-01-02 01:15:37 +0000787int mmc_getcd(struct mmc *mmc);
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +0200788int board_mmc_getcd(struct mmc *mmc);
Nikita Kiryanov020f2612012-12-03 02:19:46 +0000789int mmc_getwp(struct mmc *mmc);
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +0200790int board_mmc_getwp(struct mmc *mmc);
Simon Glass394dfc02016-06-12 23:30:22 -0600791#endif
792
Markus Niebel03951412013-12-16 13:40:46 +0100793int mmc_set_dsr(struct mmc *mmc, u16 val);
Amar1104e9b2013-04-27 11:42:58 +0530794/* Function to change the size of boot partition and rpmb partitions */
795int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
796 unsigned long rpmbsize);
Tom Rinif8c6f792014-02-05 10:24:21 -0500797/* Function to modify the PARTITION_CONFIG field of EXT_CSD */
798int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
Tom Rini4cf854c2014-02-05 10:24:22 -0500799/* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
800int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
Tom Rini35a3ea12014-02-07 14:15:20 -0500801/* Function to modify the RST_n_FUNCTION field of EXT_CSD */
802int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
Pierre Aubert343cd9f2014-04-24 10:30:06 +0200803/* Functions to read / write the RPMB partition */
804int mmc_rpmb_set_key(struct mmc *mmc, void *key);
805int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
806int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
807 unsigned short cnt, unsigned char *key);
808int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
809 unsigned short cnt, unsigned char *key);
Jens Wiklanderd4898392018-09-25 16:40:08 +0200810
811/**
812 * mmc_rpmb_route_frames() - route RPMB data frames
813 * @mmc Pointer to a MMC device struct
814 * @req Request data frames
815 * @reqlen Length of data frames in bytes
816 * @rsp Supplied buffer for response data frames
817 * @rsplen Length of supplied buffer for response data frames
818 *
819 * The RPMB data frames are routed to/from some external entity, for
820 * example a Trusted Exectuion Environment in an arm TrustZone protected
821 * secure world. It's expected that it's the external entity who is in
822 * control of the RPMB key.
823 *
824 * Returns 0 on success, < 0 on error.
825 */
826int mmc_rpmb_route_frames(struct mmc *mmc, void *req, unsigned long reqlen,
827 void *rsp, unsigned long rsplen);
828
Tomas Melinc17dae52016-11-25 11:01:03 +0200829#ifdef CONFIG_CMD_BKOPS_ENABLE
830int mmc_set_bkops_enable(struct mmc *mmc);
831#endif
832
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000833/**
834 * Start device initialization and return immediately; it does not block on
Jon Nettleton2663fe42018-06-11 15:26:19 +0300835 * polling OCR (operation condition register) status. Useful for checking
836 * the presence of SD/eMMC when no card detect logic is available.
837 *
838 * @param mmc Pointer to a MMC device struct
839 * @return 0 on success, <0 on error.
840 */
841int mmc_get_op_cond(struct mmc *mmc);
842
843/**
844 * Start device initialization and return immediately; it does not block on
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000845 * polling OCR (operation condition register) status. Then you should call
846 * mmc_init, which would block on polling OCR status and complete the device
847 * initializatin.
848 *
849 * @param mmc Pointer to a MMC device struct
Baruch Siach9b22c0f2018-06-11 15:26:18 +0300850 * @return 0 on success, <0 on error.
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000851 */
852int mmc_start_init(struct mmc *mmc);
853
854/**
855 * Set preinit flag of mmc device.
856 *
857 * This will cause the device to be pre-inited during mmc_initialize(),
858 * which may save boot time if the device is not accessed until later.
859 * Some eMMC devices take 200-300ms to init, but unfortunately they
860 * must be sent a series of commands to even get them to start preparing
861 * for operation.
862 *
863 * @param mmc Pointer to a MMC device struct
864 * @param preinit preinit flag value
865 */
866void mmc_set_preinit(struct mmc *mmc, int preinit);
867
Paul Burtond4519552013-09-04 16:12:26 +0100868#ifdef CONFIG_MMC_SPI
Tom Rini23bcc9b2014-03-28 16:55:29 -0400869#define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
Paul Burtond4519552013-09-04 16:12:26 +0100870#else
871#define mmc_host_is_spi(mmc) 0
872#endif
Reinhard Meyerc718a562010-08-13 10:31:06 +0200873
Paul Kocialkowski2439fe92014-11-08 20:55:45 +0100874void board_mmc_power_init(void);
Masahiro Yamada990246b2020-02-25 02:25:30 +0900875int board_mmc_init(struct bd_info *bis);
876int cpu_mmc_init(struct bd_info *bis);
Jeroen Hofsteed491ad02014-10-08 22:58:05 +0200877int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
Rajesh Bhagat43c3cb32019-01-12 07:30:51 +0000878# ifdef CONFIG_SYS_MMC_ENV_PART
879extern uint mmc_get_env_part(struct mmc *mmc);
880# endif
Clemens Gruber6362b112016-01-26 16:20:38 +0100881int mmc_get_env_dev(void);
Fabio Estevam72fed482014-02-15 14:51:59 -0200882
Jean-Jacques Hiblot7f5b1692019-07-02 10:53:55 +0200883/* Minimum partition switch timeout in units of 10-milliseconds */
884#define MMC_MIN_PART_SWITCH_TIME 30 /* 300 ms */
885
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200886/* Set block count limit because of 16 bit register limit on some hardware*/
887#ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
888#define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
889#endif
890
Simon Glass8d60adb2016-05-01 13:52:27 -0600891/**
892 * mmc_get_blk_desc() - Get the block descriptor for an MMC device
893 *
894 * @mmc: MMC device
895 * @return block device if found, else NULL
896 */
897struct blk_desc *mmc_get_blk_desc(struct mmc *mmc);
898
Heinrich Schuchardtbf230e12020-03-30 07:24:17 +0200899/**
900 * mmc_send_ext_csd() - read the extended CSD register
901 *
902 * @mmc: MMC device
903 * @ext_csd a cache aligned buffer of length MMC_MAX_BLOCK_LEN allocated by
904 * the caller, e.g. using
905 * ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN)
906 * Return: 0 for success
907 */
908int mmc_send_ext_csd(struct mmc *mmc, u8 *ext_csd);
909
Masahiro Yamada63c0ae22020-02-14 16:40:25 +0900910static inline enum dma_data_direction mmc_get_dma_dir(struct mmc_data *data)
911{
912 return data->flags & MMC_DATA_WRITE ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
913}
914
wdenk7a428cc2003-06-15 22:40:42 +0000915#endif /* _MMC_H_ */