blob: 76bd57ae4297c99fadad437789a04667e4817994 [file] [log] [blame]
wdenk7a428cc2003-06-15 22:40:42 +00001/*
Jerry Huang0caea1a2010-11-25 17:06:07 +00002 * Copyright 2008,2010 Freescale Semiconductor, Inc
Andy Flemingad347bb2008-10-30 16:41:01 -05003 * Andy Fleming
4 *
5 * Based (loosely) on the Linux code
wdenk7a428cc2003-06-15 22:40:42 +00006 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
wdenk7a428cc2003-06-15 22:40:42 +00008 */
9
10#ifndef _MMC_H_
11#define _MMC_H_
wdenk7a428cc2003-06-15 22:40:42 +000012
Andy Flemingad347bb2008-10-30 16:41:01 -050013#include <linux/list.h>
Peng Fanb3fcf1e2016-09-01 11:13:38 +080014#include <linux/sizes.h>
Lad, Prabhakar8dc6df82012-06-24 21:35:20 +000015#include <linux/compiler.h>
Mateusz Zalega05d2f412014-04-30 13:04:15 +020016#include <part.h>
Andy Flemingad347bb2008-10-30 16:41:01 -050017
Pantelis Antonioua095bfd2015-01-23 12:12:01 +020018/* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */
19#define SD_VERSION_SD (1U << 31)
20#define MMC_VERSION_MMC (1U << 30)
21
22#define MAKE_SDMMC_VERSION(a, b, c) \
23 ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c))
24#define MAKE_SD_VERSION(a, b, c) \
25 (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c))
26#define MAKE_MMC_VERSION(a, b, c) \
27 (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c))
28
29#define EXTRACT_SDMMC_MAJOR_VERSION(x) \
30 (((u32)(x) >> 16) & 0xff)
31#define EXTRACT_SDMMC_MINOR_VERSION(x) \
32 (((u32)(x) >> 8) & 0xff)
33#define EXTRACT_SDMMC_CHANGE_VERSION(x) \
34 ((u32)(x) & 0xff)
35
36#define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0)
37#define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0)
38#define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0)
39#define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0)
40
41#define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0)
42#define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0)
43#define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0)
44#define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0)
45#define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0)
46#define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0)
47#define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0)
48#define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0)
49#define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0)
50#define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1)
51#define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0)
52#define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0)
Stefan Wahren1243cd82016-06-16 17:54:06 +000053#define MMC_VERSION_5_1 MAKE_MMC_VERSION(5, 1, 0)
Andy Flemingad347bb2008-10-30 16:41:01 -050054
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +020055#define MMC_CAP(mode) (1 << mode)
56#define MMC_MODE_HS (MMC_CAP(MMC_HS) | MMC_CAP(SD_HS))
57#define MMC_MODE_HS_52MHz MMC_CAP(MMC_HS_52)
58#define MMC_MODE_DDR_52MHz MMC_CAP(MMC_DDR_52)
59
60#define MMC_MODE_8BIT BIT(30)
61#define MMC_MODE_4BIT BIT(29)
62#define MMC_MODE_SPI BIT(27)
63
Ɓukasz Majewskib6fe0dc2012-03-12 22:07:18 +000064
Andy Flemingad347bb2008-10-30 16:41:01 -050065#define SD_DATA_4BIT 0x00040000
66
Pantelis Antonioua095bfd2015-01-23 12:12:01 +020067#define IS_SD(x) ((x)->version & SD_VERSION_SD)
Andrew Gabbasov90cccbf2015-03-19 07:44:02 -050068#define IS_MMC(x) ((x)->version & MMC_VERSION_MMC)
Andy Flemingad347bb2008-10-30 16:41:01 -050069
70#define MMC_DATA_READ 1
71#define MMC_DATA_WRITE 2
72
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020073#define MMC_CMD_GO_IDLE_STATE 0
74#define MMC_CMD_SEND_OP_COND 1
75#define MMC_CMD_ALL_SEND_CID 2
76#define MMC_CMD_SET_RELATIVE_ADDR 3
77#define MMC_CMD_SET_DSR 4
Andy Flemingad347bb2008-10-30 16:41:01 -050078#define MMC_CMD_SWITCH 6
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020079#define MMC_CMD_SELECT_CARD 7
Andy Flemingad347bb2008-10-30 16:41:01 -050080#define MMC_CMD_SEND_EXT_CSD 8
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020081#define MMC_CMD_SEND_CSD 9
82#define MMC_CMD_SEND_CID 10
Andy Flemingad347bb2008-10-30 16:41:01 -050083#define MMC_CMD_STOP_TRANSMISSION 12
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020084#define MMC_CMD_SEND_STATUS 13
85#define MMC_CMD_SET_BLOCKLEN 16
86#define MMC_CMD_READ_SINGLE_BLOCK 17
87#define MMC_CMD_READ_MULTIPLE_BLOCK 18
Pierre Aubert343cd9f2014-04-24 10:30:06 +020088#define MMC_CMD_SET_BLOCK_COUNT 23
Andy Flemingad347bb2008-10-30 16:41:01 -050089#define MMC_CMD_WRITE_SINGLE_BLOCK 24
90#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
Lei Wenea526762011-06-22 17:03:31 +000091#define MMC_CMD_ERASE_GROUP_START 35
92#define MMC_CMD_ERASE_GROUP_END 36
93#define MMC_CMD_ERASE 38
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020094#define MMC_CMD_APP_CMD 55
Thomas Chou1254c3d2010-12-24 13:12:21 +000095#define MMC_CMD_SPI_READ_OCR 58
96#define MMC_CMD_SPI_CRC_ON_OFF 59
Amar1104e9b2013-04-27 11:42:58 +053097#define MMC_CMD_RES_MAN 62
98
99#define MMC_CMD62_ARG1 0xefac62ec
100#define MMC_CMD62_ARG2 0xcbaea7
101
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200102
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200103#define SD_CMD_SEND_RELATIVE_ADDR 3
Andy Flemingad347bb2008-10-30 16:41:01 -0500104#define SD_CMD_SWITCH_FUNC 6
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200105#define SD_CMD_SEND_IF_COND 8
Otavio Salvadorfad3e062015-02-17 10:42:43 -0200106#define SD_CMD_SWITCH_UHS18V 11
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200107
108#define SD_CMD_APP_SET_BUS_WIDTH 6
Peng Fanb3fcf1e2016-09-01 11:13:38 +0800109#define SD_CMD_APP_SD_STATUS 13
Lei Wenea526762011-06-22 17:03:31 +0000110#define SD_CMD_ERASE_WR_BLK_START 32
111#define SD_CMD_ERASE_WR_BLK_END 33
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200112#define SD_CMD_APP_SEND_OP_COND 41
Andy Flemingad347bb2008-10-30 16:41:01 -0500113#define SD_CMD_APP_SEND_SCR 51
114
115/* SCR definitions in different words */
116#define SD_HIGHSPEED_BUSY 0x00020000
117#define SD_HIGHSPEED_SUPPORTED 0x00020000
118
Thomas Chou225d4c02011-04-19 03:48:31 +0000119#define OCR_BUSY 0x80000000
120#define OCR_HCS 0x40000000
Raffaele Recalcati1df837e2011-03-11 02:01:13 +0000121#define OCR_VOLTAGE_MASK 0x007FFF80
122#define OCR_ACCESS_MODE 0x60000000
Andy Flemingad347bb2008-10-30 16:41:01 -0500123
Eric Nelson957e0662015-12-07 07:50:01 -0700124#define MMC_ERASE_ARG 0x00000000
125#define MMC_SECURE_ERASE_ARG 0x80000000
126#define MMC_TRIM_ARG 0x00000001
127#define MMC_DISCARD_ARG 0x00000003
128#define MMC_SECURE_TRIM1_ARG 0x80000001
129#define MMC_SECURE_TRIM2_ARG 0x80008000
Lei Wenea526762011-06-22 17:03:31 +0000130
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000131#define MMC_STATUS_MASK (~0x0206BF7F)
Andrew Gabbasove80682f2014-04-03 04:34:32 -0500132#define MMC_STATUS_SWITCH_ERROR (1 << 7)
Thomas Chou225d4c02011-04-19 03:48:31 +0000133#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
134#define MMC_STATUS_CURR_STATE (0xf << 9)
Thomas Chou45385002011-04-19 03:48:32 +0000135#define MMC_STATUS_ERROR (1 << 19)
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000136
Jan Kloetzke31789322012-02-05 22:29:12 +0000137#define MMC_STATE_PRG (7 << 9)
138
Andy Flemingad347bb2008-10-30 16:41:01 -0500139#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
140#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
141#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
142#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
143#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
144#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
145#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
146#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
147#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
148#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
149#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
150#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
151#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
152#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
153#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
154#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
155#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
156
157#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
158#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
159 addressed by index which are
160 1 in value field */
161#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
162 addressed by index, which are
163 1 in value field */
164#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
165
166#define SD_SWITCH_CHECK 0
167#define SD_SWITCH_SWITCH 1
168
169/*
170 * EXT_CSD fields
171 */
Diego Santa Cruz3b62d842014-12-23 10:50:22 +0100172#define EXT_CSD_ENH_START_ADDR 136 /* R/W */
173#define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */
Stephen Warrene315ae82013-06-11 15:14:01 -0600174#define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
Markus Niebel6d398922014-11-18 15:11:42 +0100175#define EXT_CSD_PARTITION_SETTING 155 /* R/W */
Oliver Metzb3f14092013-10-01 20:32:07 +0200176#define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100177#define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */
Lei Wen217467f2011-10-03 20:35:10 +0000178#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
Tom Rini35a3ea12014-02-07 14:15:20 -0500179#define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
Tomas Melinc17dae52016-11-25 11:01:03 +0200180#define EXT_CSD_BKOPS_EN 163 /* R/W & R/W/E */
Diego Santa Cruz80200272014-12-23 10:50:31 +0100181#define EXT_CSD_WR_REL_PARAM 166 /* R */
182#define EXT_CSD_WR_REL_SET 167 /* R/W */
Stephen Warrene315ae82013-06-11 15:14:01 -0600183#define EXT_CSD_RPMB_MULT 168 /* RO */
Lei Wen217467f2011-10-03 20:35:10 +0000184#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
Amar1104e9b2013-04-27 11:42:58 +0530185#define EXT_CSD_BOOT_BUS_WIDTH 177
Lei Wen217467f2011-10-03 20:35:10 +0000186#define EXT_CSD_PART_CONF 179 /* R/W */
187#define EXT_CSD_BUS_WIDTH 183 /* R/W */
188#define EXT_CSD_HS_TIMING 185 /* R/W */
189#define EXT_CSD_REV 192 /* RO */
190#define EXT_CSD_CARD_TYPE 196 /* RO */
191#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
Stephen Warrene315ae82013-06-11 15:14:01 -0600192#define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
Lei Wen217467f2011-10-03 20:35:10 +0000193#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
Stephen Warren009784c2012-07-30 10:55:43 +0000194#define EXT_CSD_BOOT_MULT 226 /* RO */
Tomas Melinc17dae52016-11-25 11:01:03 +0200195#define EXT_CSD_BKOPS_SUPPORT 502 /* RO */
Andy Flemingad347bb2008-10-30 16:41:01 -0500196
197/*
198 * EXT_CSD field definitions
199 */
200
Thomas Chou225d4c02011-04-19 03:48:31 +0000201#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
202#define EXT_CSD_CMD_SET_SECURE (1 << 1)
203#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
Andy Flemingad347bb2008-10-30 16:41:01 -0500204
Thomas Chou225d4c02011-04-19 03:48:31 +0000205#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
206#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
Jaehoon Chung38ce30b2014-05-16 13:59:54 +0900207#define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2)
208#define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3)
209#define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \
210 | EXT_CSD_CARD_TYPE_DDR_1_2V)
Andy Flemingad347bb2008-10-30 16:41:01 -0500211
212#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
213#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
214#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
Jaehoon Chung38ce30b2014-05-16 13:59:54 +0900215#define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */
216#define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200217
Amar1104e9b2013-04-27 11:42:58 +0530218#define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
219#define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
220#define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
221#define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
222
223#define EXT_CSD_BOOT_ACK(x) (x << 6)
224#define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
225#define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
226
Angelo Dureghellof54f7532017-08-01 14:27:10 +0200227#define EXT_CSD_EXTRACT_BOOT_ACK(x) (((x) >> 6) & 0x1)
228#define EXT_CSD_EXTRACT_BOOT_PART(x) (((x) >> 3) & 0x7)
229#define EXT_CSD_EXTRACT_PARTITION_ACCESS(x) ((x) & 0x7)
230
Tom Rini4cf854c2014-02-05 10:24:22 -0500231#define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
232#define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
233#define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
Amar1104e9b2013-04-27 11:42:58 +0530234
Markus Niebel6d398922014-11-18 15:11:42 +0100235#define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0)
236
Diego Santa Cruzc145f9e2014-12-23 10:50:17 +0100237#define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */
238#define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */
239
Diego Santa Cruz80200272014-12-23 10:50:31 +0100240#define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */
241
242#define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */
243#define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */
244
Andy Fleming724ecf02008-10-30 16:31:39 -0500245#define R1_ILLEGAL_COMMAND (1 << 22)
246#define R1_APP_CMD (1 << 5)
247
Andy Flemingad347bb2008-10-30 16:41:01 -0500248#define MMC_RSP_PRESENT (1 << 0)
Thomas Chou225d4c02011-04-19 03:48:31 +0000249#define MMC_RSP_136 (1 << 1) /* 136 bit response */
250#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
251#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
252#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
Andy Flemingad347bb2008-10-30 16:41:01 -0500253
Thomas Chou225d4c02011-04-19 03:48:31 +0000254#define MMC_RSP_NONE (0)
255#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Flemingad347bb2008-10-30 16:41:01 -0500256#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
257 MMC_RSP_BUSY)
Thomas Chou225d4c02011-04-19 03:48:31 +0000258#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
259#define MMC_RSP_R3 (MMC_RSP_PRESENT)
260#define MMC_RSP_R4 (MMC_RSP_PRESENT)
261#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
262#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
263#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Flemingad347bb2008-10-30 16:41:01 -0500264
Lei Wen31b99802011-05-02 16:26:26 +0000265#define MMCPART_NOAVAILABLE (0xff)
266#define PART_ACCESS_MASK (0x7)
267#define PART_SUPPORT (0x1)
Diego Santa Cruzc145f9e2014-12-23 10:50:17 +0100268#define ENHNCD_SUPPORT (0x2)
Oliver Metzb3f14092013-10-01 20:32:07 +0200269#define PART_ENH_ATTRIB (0x1f)
wdenk7a428cc2003-06-15 22:40:42 +0000270
Simon Glassa09c2b72013-04-03 08:54:30 +0000271/* Maximum block size for MMC */
272#define MMC_MAX_BLOCK_LEN 512
273
Amar1104e9b2013-04-27 11:42:58 +0530274/* The number of MMC physical partitions. These consist of:
275 * boot partitions (2), general purpose partitions (4) in MMC v4.4.
276 */
277#define MMC_NUM_BOOT_PARTITION 2
Pierre Aubert343cd9f2014-04-24 10:30:06 +0200278#define MMC_PART_RPMB 3 /* RPMB partition number */
Amar1104e9b2013-04-27 11:42:58 +0530279
Simon Glass1e8eb1b2015-06-23 15:38:48 -0600280/* Driver model support */
281
282/**
283 * struct mmc_uclass_priv - Holds information about a device used by the uclass
284 */
285struct mmc_uclass_priv {
286 struct mmc *mmc;
287};
288
289/**
290 * mmc_get_mmc_dev() - get the MMC struct pointer for a device
291 *
292 * Provided that the device is already probed and ready for use, this value
293 * will be available.
294 *
295 * @dev: Device
296 * @return associated mmc struct pointer if available, else NULL
297 */
298struct mmc *mmc_get_mmc_dev(struct udevice *dev);
299
300/* End of driver model support */
301
Andy Fleming724ecf02008-10-30 16:31:39 -0500302struct mmc_cid {
303 unsigned long psn;
304 unsigned short oid;
305 unsigned char mid;
306 unsigned char prv;
307 unsigned char mdt;
308 char pnm[7];
309};
310
Andy Flemingad347bb2008-10-30 16:41:01 -0500311struct mmc_cmd {
312 ushort cmdidx;
313 uint resp_type;
314 uint cmdarg;
Rabin Vincentbdf7a682009-04-05 13:30:55 +0530315 uint response[4];
Andy Flemingad347bb2008-10-30 16:41:01 -0500316};
317
318struct mmc_data {
319 union {
320 char *dest;
321 const char *src; /* src buffers don't get written to */
322 };
323 uint flags;
324 uint blocks;
325 uint blocksize;
326};
327
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200328/* forward decl. */
329struct mmc;
330
Simon Glasseba48f92017-07-29 11:35:31 -0600331#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass394dfc02016-06-12 23:30:22 -0600332struct dm_mmc_ops {
333 /**
334 * send_cmd() - Send a command to the MMC device
335 *
336 * @dev: Device to receive the command
337 * @cmd: Command to send
338 * @data: Additional data to send/receive
339 * @return 0 if OK, -ve on error
340 */
341 int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd,
342 struct mmc_data *data);
343
344 /**
345 * set_ios() - Set the I/O speed/width for an MMC device
346 *
347 * @dev: Device to update
348 * @return 0 if OK, -ve on error
349 */
350 int (*set_ios)(struct udevice *dev);
351
352 /**
353 * get_cd() - See whether a card is present
354 *
355 * @dev: Device to check
356 * @return 0 if not present, 1 if present, -ve on error
357 */
358 int (*get_cd)(struct udevice *dev);
359
360 /**
361 * get_wp() - See whether a card has write-protect enabled
362 *
363 * @dev: Device to check
364 * @return 0 if write-enabled, 1 if write-protected, -ve on error
365 */
366 int (*get_wp)(struct udevice *dev);
367};
368
369#define mmc_get_ops(dev) ((struct dm_mmc_ops *)(dev)->driver->ops)
370
371int dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
372 struct mmc_data *data);
373int dm_mmc_set_ios(struct udevice *dev);
374int dm_mmc_get_cd(struct udevice *dev);
375int dm_mmc_get_wp(struct udevice *dev);
376
377/* Transition functions for compatibility */
378int mmc_set_ios(struct mmc *mmc);
379int mmc_getcd(struct mmc *mmc);
380int mmc_getwp(struct mmc *mmc);
381
382#else
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200383struct mmc_ops {
384 int (*send_cmd)(struct mmc *mmc,
385 struct mmc_cmd *cmd, struct mmc_data *data);
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900386 int (*set_ios)(struct mmc *mmc);
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200387 int (*init)(struct mmc *mmc);
388 int (*getcd)(struct mmc *mmc);
389 int (*getwp)(struct mmc *mmc);
390};
Simon Glass394dfc02016-06-12 23:30:22 -0600391#endif
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200392
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200393struct mmc_config {
394 const char *name;
Simon Glasseba48f92017-07-29 11:35:31 -0600395#if !CONFIG_IS_ENABLED(DM_MMC)
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200396 const struct mmc_ops *ops;
Simon Glass394dfc02016-06-12 23:30:22 -0600397#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200398 uint host_caps;
399 uint voltages;
400 uint f_min;
401 uint f_max;
402 uint b_max;
403 unsigned char part_type;
404};
405
Peng Fanb3fcf1e2016-09-01 11:13:38 +0800406struct sd_ssr {
407 unsigned int au; /* In sectors */
408 unsigned int erase_timeout; /* In milliseconds */
409 unsigned int erase_offset; /* In milliseconds */
410};
411
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200412enum bus_mode {
413 MMC_LEGACY,
414 SD_LEGACY,
415 MMC_HS,
416 SD_HS,
417 UHS_SDR12,
418 UHS_SDR25,
419 UHS_SDR50,
420 UHS_SDR104,
421 UHS_DDR50,
422 MMC_HS_52,
423 MMC_DDR_52,
424 MMC_HS_200,
425 MMC_MODES_END
426};
427
428const char *mmc_mode_name(enum bus_mode mode);
429
Simon Glass394dfc02016-06-12 23:30:22 -0600430/*
431 * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device
432 * with mmc_get_mmc_dev().
433 *
434 * TODO struct mmc should be in mmc_private but it's hard to fix right now
435 */
Andy Flemingad347bb2008-10-30 16:41:01 -0500436struct mmc {
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600437#if !CONFIG_IS_ENABLED(BLK)
Andy Flemingad347bb2008-10-30 16:41:01 -0500438 struct list_head link;
Simon Glass59bc6f22016-05-01 13:52:41 -0600439#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200440 const struct mmc_config *cfg; /* provided configuration */
Andy Flemingad347bb2008-10-30 16:41:01 -0500441 uint version;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200442 void *priv;
Lei Wen31b99802011-05-02 16:26:26 +0000443 uint has_init;
Andy Flemingad347bb2008-10-30 16:41:01 -0500444 int high_capacity;
445 uint bus_width;
446 uint clock;
447 uint card_caps;
Andy Flemingad347bb2008-10-30 16:41:01 -0500448 uint ocr;
Markus Niebel03951412013-12-16 13:40:46 +0100449 uint dsr;
450 uint dsr_imp;
Andy Flemingad347bb2008-10-30 16:41:01 -0500451 uint scr[2];
452 uint csd[4];
Rabin Vincentbdf7a682009-04-05 13:30:55 +0530453 uint cid[4];
Andy Flemingad347bb2008-10-30 16:41:01 -0500454 ushort rca;
Diego Santa Cruzc145f9e2014-12-23 10:50:17 +0100455 u8 part_support;
456 u8 part_attr;
Diego Santa Cruz37a50b92014-12-23 10:50:33 +0100457 u8 wr_rel_set;
Tom Rinie8128312017-05-10 15:20:16 -0400458 u8 part_config;
Andy Flemingad347bb2008-10-30 16:41:01 -0500459 uint tran_speed;
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200460 uint legacy_speed; /* speed for the legacy mode provided by the card */
Andy Flemingad347bb2008-10-30 16:41:01 -0500461 uint read_bl_len;
462 uint write_bl_len;
Diego Santa Cruz747f6fa2014-12-23 10:50:24 +0100463 uint erase_grp_size; /* in 512-byte sectors */
Diego Santa Cruz61b78fe2014-12-23 10:50:25 +0100464 uint hc_wp_grp_size; /* in 512-byte sectors */
Peng Fanb3fcf1e2016-09-01 11:13:38 +0800465 struct sd_ssr ssr; /* SD status register */
Andy Flemingad347bb2008-10-30 16:41:01 -0500466 u64 capacity;
Stephen Warrene315ae82013-06-11 15:14:01 -0600467 u64 capacity_user;
468 u64 capacity_boot;
469 u64 capacity_rpmb;
470 u64 capacity_gp[4];
Diego Santa Cruz3b62d842014-12-23 10:50:22 +0100471 u64 enh_user_start;
472 u64 enh_user_size;
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600473#if !CONFIG_IS_ENABLED(BLK)
Simon Glasse3394752016-02-29 15:25:34 -0700474 struct blk_desc block_dev;
Simon Glass59bc6f22016-05-01 13:52:41 -0600475#endif
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000476 char op_cond_pending; /* 1 if we are waiting on an op_cond command */
477 char init_in_progress; /* 1 if we have done mmc_start_init() */
478 char preinit; /* start init as early as possible */
Andrew Gabbasov9fc2a412014-12-01 06:59:09 -0600479 int ddr_mode;
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600480#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass77ca42b2016-05-01 13:52:34 -0600481 struct udevice *dev; /* Device for this MMC controller */
Jean-Jacques Hiblota49ffa12017-09-21 16:29:48 +0200482#if CONFIG_IS_ENABLED(DM_REGULATOR)
483 struct udevice *vmmc_supply; /* Main voltage regulator (Vcc)*/
484 struct udevice *vqmmc_supply; /* IO voltage regulator (Vccq)*/
485#endif
Simon Glass77ca42b2016-05-01 13:52:34 -0600486#endif
Jean-Jacques Hibloted9506b2017-09-21 16:29:51 +0200487 u8 *ext_csd;
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200488 enum bus_mode selected_mode;
Andy Flemingad347bb2008-10-30 16:41:01 -0500489};
490
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100491struct mmc_hwpart_conf {
492 struct {
493 uint enh_start; /* in 512-byte sectors */
494 uint enh_size; /* in 512-byte sectors, if 0 no enh area */
Diego Santa Cruz80200272014-12-23 10:50:31 +0100495 unsigned wr_rel_change : 1;
496 unsigned wr_rel_set : 1;
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100497 } user;
498 struct {
499 uint size; /* in 512-byte sectors */
Diego Santa Cruz80200272014-12-23 10:50:31 +0100500 unsigned enhanced : 1;
501 unsigned wr_rel_change : 1;
502 unsigned wr_rel_set : 1;
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100503 } gp_part[4];
504};
505
506enum mmc_hwpart_conf_mode {
507 MMC_HWPART_CONF_CHECK,
508 MMC_HWPART_CONF_SET,
509 MMC_HWPART_CONF_COMPLETE,
510};
511
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200512struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
Simon Glassa70a1462016-05-01 13:52:40 -0600513
514/**
515 * mmc_bind() - Set up a new MMC device ready for probing
516 *
517 * A child block device is bound with the IF_TYPE_MMC interface type. This
518 * allows the device to be used with CONFIG_BLK
519 *
520 * @dev: MMC device to set up
521 * @mmc: MMC struct
522 * @cfg: MMC configuration
523 * @return 0 if OK, -ve on error
524 */
525int mmc_bind(struct udevice *dev, struct mmc *mmc,
526 const struct mmc_config *cfg);
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200527void mmc_destroy(struct mmc *mmc);
Simon Glassa70a1462016-05-01 13:52:40 -0600528
529/**
530 * mmc_unbind() - Unbind a MMC device's child block device
531 *
532 * @dev: MMC device
533 * @return 0 if OK, -ve on error
534 */
535int mmc_unbind(struct udevice *dev);
Andy Flemingad347bb2008-10-30 16:41:01 -0500536int mmc_initialize(bd_t *bis);
537int mmc_init(struct mmc *mmc);
538int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
Jerry Huang0caea1a2010-11-25 17:06:07 +0000539void mmc_set_clock(struct mmc *mmc, uint clock);
Andy Flemingad347bb2008-10-30 16:41:01 -0500540struct mmc *find_mmc_device(int dev_num);
Steve Sakomane4548302010-07-01 12:12:42 -0700541int mmc_set_dev(int dev_num);
Andy Flemingad347bb2008-10-30 16:41:01 -0500542void print_mmc_devices(char separator);
Kever Yang38456602016-07-22 17:22:50 +0800543
544/**
545 * get_mmc_num() - get the total MMC device number
546 *
547 * @return 0 if there is no MMC device, else the number of devices
548 */
Lei Wend430d7c2011-05-02 16:26:25 +0000549int get_mmc_num(void);
Marek Vasutf537e392016-12-01 02:06:33 +0100550int mmc_switch_part(struct mmc *mmc, unsigned int part_num);
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100551int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
552 enum mmc_hwpart_conf_mode mode);
Simon Glass394dfc02016-06-12 23:30:22 -0600553
Simon Glasseba48f92017-07-29 11:35:31 -0600554#if !CONFIG_IS_ENABLED(DM_MMC)
Thierry Redingb9c8b772012-01-02 01:15:37 +0000555int mmc_getcd(struct mmc *mmc);
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +0200556int board_mmc_getcd(struct mmc *mmc);
Nikita Kiryanov020f2612012-12-03 02:19:46 +0000557int mmc_getwp(struct mmc *mmc);
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +0200558int board_mmc_getwp(struct mmc *mmc);
Simon Glass394dfc02016-06-12 23:30:22 -0600559#endif
560
Markus Niebel03951412013-12-16 13:40:46 +0100561int mmc_set_dsr(struct mmc *mmc, u16 val);
Amar1104e9b2013-04-27 11:42:58 +0530562/* Function to change the size of boot partition and rpmb partitions */
563int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
564 unsigned long rpmbsize);
Tom Rinif8c6f792014-02-05 10:24:21 -0500565/* Function to modify the PARTITION_CONFIG field of EXT_CSD */
566int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
Tom Rini4cf854c2014-02-05 10:24:22 -0500567/* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
568int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
Tom Rini35a3ea12014-02-07 14:15:20 -0500569/* Function to modify the RST_n_FUNCTION field of EXT_CSD */
570int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
Pierre Aubert343cd9f2014-04-24 10:30:06 +0200571/* Functions to read / write the RPMB partition */
572int mmc_rpmb_set_key(struct mmc *mmc, void *key);
573int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
574int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
575 unsigned short cnt, unsigned char *key);
576int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
577 unsigned short cnt, unsigned char *key);
Tomas Melinc17dae52016-11-25 11:01:03 +0200578#ifdef CONFIG_CMD_BKOPS_ENABLE
579int mmc_set_bkops_enable(struct mmc *mmc);
580#endif
581
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000582/**
583 * Start device initialization and return immediately; it does not block on
584 * polling OCR (operation condition register) status. Then you should call
585 * mmc_init, which would block on polling OCR status and complete the device
586 * initializatin.
587 *
588 * @param mmc Pointer to a MMC device struct
589 * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
590 */
591int mmc_start_init(struct mmc *mmc);
592
593/**
594 * Set preinit flag of mmc device.
595 *
596 * This will cause the device to be pre-inited during mmc_initialize(),
597 * which may save boot time if the device is not accessed until later.
598 * Some eMMC devices take 200-300ms to init, but unfortunately they
599 * must be sent a series of commands to even get them to start preparing
600 * for operation.
601 *
602 * @param mmc Pointer to a MMC device struct
603 * @param preinit preinit flag value
604 */
605void mmc_set_preinit(struct mmc *mmc, int preinit);
606
Paul Burtond4519552013-09-04 16:12:26 +0100607#ifdef CONFIG_MMC_SPI
Tom Rini23bcc9b2014-03-28 16:55:29 -0400608#define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
Paul Burtond4519552013-09-04 16:12:26 +0100609#else
610#define mmc_host_is_spi(mmc) 0
611#endif
Thomas Chou1254c3d2010-12-24 13:12:21 +0000612struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
Reinhard Meyerc718a562010-08-13 10:31:06 +0200613
Paul Kocialkowski2439fe92014-11-08 20:55:45 +0100614void board_mmc_power_init(void);
Fabio Estevam72fed482014-02-15 14:51:59 -0200615int board_mmc_init(bd_t *bis);
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +0200616int cpu_mmc_init(bd_t *bis);
Jeroen Hofsteed491ad02014-10-08 22:58:05 +0200617int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
Clemens Gruber6362b112016-01-26 16:20:38 +0100618int mmc_get_env_dev(void);
Fabio Estevam72fed482014-02-15 14:51:59 -0200619
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200620/* Set block count limit because of 16 bit register limit on some hardware*/
621#ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
622#define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
623#endif
624
Simon Glass8d60adb2016-05-01 13:52:27 -0600625/**
626 * mmc_get_blk_desc() - Get the block descriptor for an MMC device
627 *
628 * @mmc: MMC device
629 * @return block device if found, else NULL
630 */
631struct blk_desc *mmc_get_blk_desc(struct mmc *mmc);
632
wdenk7a428cc2003-06-15 22:40:42 +0000633#endif /* _MMC_H_ */