wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 1 | /* |
Jerry Huang | 0caea1a | 2010-11-25 17:06:07 +0000 | [diff] [blame] | 2 | * Copyright 2008,2010 Freescale Semiconductor, Inc |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 3 | * Andy Fleming |
| 4 | * |
| 5 | * Based (loosely) on the Linux code |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 6 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 7 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #ifndef _MMC_H_ |
| 11 | #define _MMC_H_ |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 12 | |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 13 | #include <linux/list.h> |
Peng Fan | b3fcf1e | 2016-09-01 11:13:38 +0800 | [diff] [blame] | 14 | #include <linux/sizes.h> |
Lad, Prabhakar | 8dc6df8 | 2012-06-24 21:35:20 +0000 | [diff] [blame] | 15 | #include <linux/compiler.h> |
Mateusz Zalega | 05d2f41 | 2014-04-30 13:04:15 +0200 | [diff] [blame] | 16 | #include <part.h> |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 17 | |
Pantelis Antoniou | a095bfd | 2015-01-23 12:12:01 +0200 | [diff] [blame] | 18 | /* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */ |
| 19 | #define SD_VERSION_SD (1U << 31) |
| 20 | #define MMC_VERSION_MMC (1U << 30) |
| 21 | |
| 22 | #define MAKE_SDMMC_VERSION(a, b, c) \ |
| 23 | ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c)) |
| 24 | #define MAKE_SD_VERSION(a, b, c) \ |
| 25 | (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c)) |
| 26 | #define MAKE_MMC_VERSION(a, b, c) \ |
| 27 | (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c)) |
| 28 | |
| 29 | #define EXTRACT_SDMMC_MAJOR_VERSION(x) \ |
| 30 | (((u32)(x) >> 16) & 0xff) |
| 31 | #define EXTRACT_SDMMC_MINOR_VERSION(x) \ |
| 32 | (((u32)(x) >> 8) & 0xff) |
| 33 | #define EXTRACT_SDMMC_CHANGE_VERSION(x) \ |
| 34 | ((u32)(x) & 0xff) |
| 35 | |
| 36 | #define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0) |
| 37 | #define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0) |
| 38 | #define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0) |
| 39 | #define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0) |
| 40 | |
| 41 | #define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0) |
| 42 | #define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0) |
| 43 | #define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0) |
| 44 | #define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0) |
| 45 | #define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0) |
| 46 | #define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0) |
| 47 | #define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0) |
| 48 | #define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0) |
| 49 | #define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0) |
| 50 | #define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1) |
| 51 | #define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0) |
| 52 | #define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0) |
Stefan Wahren | 1243cd8 | 2016-06-16 17:54:06 +0000 | [diff] [blame] | 53 | #define MMC_VERSION_5_1 MAKE_MMC_VERSION(5, 1, 0) |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 54 | |
Jean-Jacques Hiblot | a94fb41 | 2017-09-21 16:29:53 +0200 | [diff] [blame] | 55 | #define MMC_CAP(mode) (1 << mode) |
| 56 | #define MMC_MODE_HS (MMC_CAP(MMC_HS) | MMC_CAP(SD_HS)) |
| 57 | #define MMC_MODE_HS_52MHz MMC_CAP(MMC_HS_52) |
| 58 | #define MMC_MODE_DDR_52MHz MMC_CAP(MMC_DDR_52) |
Kishon Vijay Abraham I | 210369f | 2017-09-21 16:30:06 +0200 | [diff] [blame] | 59 | #define MMC_MODE_HS200 MMC_CAP(MMC_HS_200) |
Jean-Jacques Hiblot | a94fb41 | 2017-09-21 16:29:53 +0200 | [diff] [blame] | 60 | |
| 61 | #define MMC_MODE_8BIT BIT(30) |
| 62 | #define MMC_MODE_4BIT BIT(29) |
Jean-Jacques Hiblot | 5b1a4d9 | 2017-09-21 16:29:57 +0200 | [diff] [blame] | 63 | #define MMC_MODE_1BIT BIT(28) |
Jean-Jacques Hiblot | a94fb41 | 2017-09-21 16:29:53 +0200 | [diff] [blame] | 64 | #define MMC_MODE_SPI BIT(27) |
| 65 | |
Ćukasz Majewski | b6fe0dc | 2012-03-12 22:07:18 +0000 | [diff] [blame] | 66 | |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 67 | #define SD_DATA_4BIT 0x00040000 |
| 68 | |
Pantelis Antoniou | a095bfd | 2015-01-23 12:12:01 +0200 | [diff] [blame] | 69 | #define IS_SD(x) ((x)->version & SD_VERSION_SD) |
Andrew Gabbasov | 90cccbf | 2015-03-19 07:44:02 -0500 | [diff] [blame] | 70 | #define IS_MMC(x) ((x)->version & MMC_VERSION_MMC) |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 71 | |
| 72 | #define MMC_DATA_READ 1 |
| 73 | #define MMC_DATA_WRITE 2 |
| 74 | |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 75 | #define MMC_CMD_GO_IDLE_STATE 0 |
| 76 | #define MMC_CMD_SEND_OP_COND 1 |
| 77 | #define MMC_CMD_ALL_SEND_CID 2 |
| 78 | #define MMC_CMD_SET_RELATIVE_ADDR 3 |
| 79 | #define MMC_CMD_SET_DSR 4 |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 80 | #define MMC_CMD_SWITCH 6 |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 81 | #define MMC_CMD_SELECT_CARD 7 |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 82 | #define MMC_CMD_SEND_EXT_CSD 8 |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 83 | #define MMC_CMD_SEND_CSD 9 |
| 84 | #define MMC_CMD_SEND_CID 10 |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 85 | #define MMC_CMD_STOP_TRANSMISSION 12 |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 86 | #define MMC_CMD_SEND_STATUS 13 |
| 87 | #define MMC_CMD_SET_BLOCKLEN 16 |
| 88 | #define MMC_CMD_READ_SINGLE_BLOCK 17 |
| 89 | #define MMC_CMD_READ_MULTIPLE_BLOCK 18 |
Jean-Jacques Hiblot | f4d5b3e | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 90 | #define MMC_CMD_SEND_TUNING_BLOCK 19 |
Kishon Vijay Abraham I | 210369f | 2017-09-21 16:30:06 +0200 | [diff] [blame] | 91 | #define MMC_CMD_SEND_TUNING_BLOCK_HS200 21 |
Pierre Aubert | 343cd9f | 2014-04-24 10:30:06 +0200 | [diff] [blame] | 92 | #define MMC_CMD_SET_BLOCK_COUNT 23 |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 93 | #define MMC_CMD_WRITE_SINGLE_BLOCK 24 |
| 94 | #define MMC_CMD_WRITE_MULTIPLE_BLOCK 25 |
Lei Wen | ea52676 | 2011-06-22 17:03:31 +0000 | [diff] [blame] | 95 | #define MMC_CMD_ERASE_GROUP_START 35 |
| 96 | #define MMC_CMD_ERASE_GROUP_END 36 |
| 97 | #define MMC_CMD_ERASE 38 |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 98 | #define MMC_CMD_APP_CMD 55 |
Thomas Chou | 1254c3d | 2010-12-24 13:12:21 +0000 | [diff] [blame] | 99 | #define MMC_CMD_SPI_READ_OCR 58 |
| 100 | #define MMC_CMD_SPI_CRC_ON_OFF 59 |
Amar | 1104e9b | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 101 | #define MMC_CMD_RES_MAN 62 |
| 102 | |
| 103 | #define MMC_CMD62_ARG1 0xefac62ec |
| 104 | #define MMC_CMD62_ARG2 0xcbaea7 |
| 105 | |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 106 | |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 107 | #define SD_CMD_SEND_RELATIVE_ADDR 3 |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 108 | #define SD_CMD_SWITCH_FUNC 6 |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 109 | #define SD_CMD_SEND_IF_COND 8 |
Otavio Salvador | fad3e06 | 2015-02-17 10:42:43 -0200 | [diff] [blame] | 110 | #define SD_CMD_SWITCH_UHS18V 11 |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 111 | |
| 112 | #define SD_CMD_APP_SET_BUS_WIDTH 6 |
Peng Fan | b3fcf1e | 2016-09-01 11:13:38 +0800 | [diff] [blame] | 113 | #define SD_CMD_APP_SD_STATUS 13 |
Lei Wen | ea52676 | 2011-06-22 17:03:31 +0000 | [diff] [blame] | 114 | #define SD_CMD_ERASE_WR_BLK_START 32 |
| 115 | #define SD_CMD_ERASE_WR_BLK_END 33 |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 116 | #define SD_CMD_APP_SEND_OP_COND 41 |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 117 | #define SD_CMD_APP_SEND_SCR 51 |
| 118 | |
Kishon Vijay Abraham I | 210369f | 2017-09-21 16:30:06 +0200 | [diff] [blame] | 119 | static inline bool mmc_is_tuning_cmd(uint cmdidx) |
| 120 | { |
Jean-Jacques Hiblot | f4d5b3e | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 121 | if ((cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) || |
| 122 | (cmdidx == MMC_CMD_SEND_TUNING_BLOCK)) |
Kishon Vijay Abraham I | 210369f | 2017-09-21 16:30:06 +0200 | [diff] [blame] | 123 | return true; |
| 124 | return false; |
| 125 | } |
| 126 | |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 127 | /* SCR definitions in different words */ |
| 128 | #define SD_HIGHSPEED_BUSY 0x00020000 |
| 129 | #define SD_HIGHSPEED_SUPPORTED 0x00020000 |
| 130 | |
Jean-Jacques Hiblot | f4d5b3e | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 131 | #define UHS_SDR12_BUS_SPEED 0 |
| 132 | #define HIGH_SPEED_BUS_SPEED 1 |
| 133 | #define UHS_SDR25_BUS_SPEED 1 |
| 134 | #define UHS_SDR50_BUS_SPEED 2 |
| 135 | #define UHS_SDR104_BUS_SPEED 3 |
| 136 | #define UHS_DDR50_BUS_SPEED 4 |
| 137 | |
| 138 | #define SD_MODE_UHS_SDR12 BIT(UHS_SDR12_BUS_SPEED) |
| 139 | #define SD_MODE_UHS_SDR25 BIT(UHS_SDR25_BUS_SPEED) |
| 140 | #define SD_MODE_UHS_SDR50 BIT(UHS_SDR50_BUS_SPEED) |
| 141 | #define SD_MODE_UHS_SDR104 BIT(UHS_SDR104_BUS_SPEED) |
| 142 | #define SD_MODE_UHS_DDR50 BIT(UHS_DDR50_BUS_SPEED) |
| 143 | |
Thomas Chou | 225d4c0 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 144 | #define OCR_BUSY 0x80000000 |
| 145 | #define OCR_HCS 0x40000000 |
Jean-Jacques Hiblot | f4d5b3e | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 146 | #define OCR_S18R 0x1000000 |
Raffaele Recalcati | 1df837e | 2011-03-11 02:01:13 +0000 | [diff] [blame] | 147 | #define OCR_VOLTAGE_MASK 0x007FFF80 |
| 148 | #define OCR_ACCESS_MODE 0x60000000 |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 149 | |
Eric Nelson | 957e066 | 2015-12-07 07:50:01 -0700 | [diff] [blame] | 150 | #define MMC_ERASE_ARG 0x00000000 |
| 151 | #define MMC_SECURE_ERASE_ARG 0x80000000 |
| 152 | #define MMC_TRIM_ARG 0x00000001 |
| 153 | #define MMC_DISCARD_ARG 0x00000003 |
| 154 | #define MMC_SECURE_TRIM1_ARG 0x80000001 |
| 155 | #define MMC_SECURE_TRIM2_ARG 0x80008000 |
Lei Wen | ea52676 | 2011-06-22 17:03:31 +0000 | [diff] [blame] | 156 | |
Raffaele Recalcati | 01a0dc6 | 2011-03-11 02:01:12 +0000 | [diff] [blame] | 157 | #define MMC_STATUS_MASK (~0x0206BF7F) |
Andrew Gabbasov | e80682f | 2014-04-03 04:34:32 -0500 | [diff] [blame] | 158 | #define MMC_STATUS_SWITCH_ERROR (1 << 7) |
Thomas Chou | 225d4c0 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 159 | #define MMC_STATUS_RDY_FOR_DATA (1 << 8) |
| 160 | #define MMC_STATUS_CURR_STATE (0xf << 9) |
Thomas Chou | 4538500 | 2011-04-19 03:48:32 +0000 | [diff] [blame] | 161 | #define MMC_STATUS_ERROR (1 << 19) |
Raffaele Recalcati | 01a0dc6 | 2011-03-11 02:01:12 +0000 | [diff] [blame] | 162 | |
Jan Kloetzke | 3178932 | 2012-02-05 22:29:12 +0000 | [diff] [blame] | 163 | #define MMC_STATE_PRG (7 << 9) |
| 164 | |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 165 | #define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */ |
| 166 | #define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */ |
| 167 | #define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */ |
| 168 | #define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */ |
| 169 | #define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */ |
| 170 | #define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */ |
| 171 | #define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */ |
| 172 | #define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */ |
| 173 | #define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */ |
| 174 | #define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */ |
| 175 | #define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */ |
| 176 | #define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */ |
| 177 | #define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */ |
| 178 | #define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */ |
| 179 | #define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */ |
| 180 | #define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */ |
| 181 | #define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */ |
| 182 | |
| 183 | #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */ |
| 184 | #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte |
| 185 | addressed by index which are |
| 186 | 1 in value field */ |
| 187 | #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte |
| 188 | addressed by index, which are |
| 189 | 1 in value field */ |
| 190 | #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */ |
| 191 | |
| 192 | #define SD_SWITCH_CHECK 0 |
| 193 | #define SD_SWITCH_SWITCH 1 |
| 194 | |
| 195 | /* |
| 196 | * EXT_CSD fields |
| 197 | */ |
Diego Santa Cruz | 3b62d84 | 2014-12-23 10:50:22 +0100 | [diff] [blame] | 198 | #define EXT_CSD_ENH_START_ADDR 136 /* R/W */ |
| 199 | #define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */ |
Stephen Warren | e315ae8 | 2013-06-11 15:14:01 -0600 | [diff] [blame] | 200 | #define EXT_CSD_GP_SIZE_MULT 143 /* R/W */ |
Markus Niebel | 6d39892 | 2014-11-18 15:11:42 +0100 | [diff] [blame] | 201 | #define EXT_CSD_PARTITION_SETTING 155 /* R/W */ |
Oliver Metz | b3f1409 | 2013-10-01 20:32:07 +0200 | [diff] [blame] | 202 | #define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */ |
Diego Santa Cruz | 69eb71a0 | 2014-12-23 10:50:29 +0100 | [diff] [blame] | 203 | #define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */ |
Lei Wen | 217467f | 2011-10-03 20:35:10 +0000 | [diff] [blame] | 204 | #define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */ |
Tom Rini | 35a3ea1 | 2014-02-07 14:15:20 -0500 | [diff] [blame] | 205 | #define EXT_CSD_RST_N_FUNCTION 162 /* R/W */ |
Tomas Melin | c17dae5 | 2016-11-25 11:01:03 +0200 | [diff] [blame] | 206 | #define EXT_CSD_BKOPS_EN 163 /* R/W & R/W/E */ |
Diego Santa Cruz | 8020027 | 2014-12-23 10:50:31 +0100 | [diff] [blame] | 207 | #define EXT_CSD_WR_REL_PARAM 166 /* R */ |
| 208 | #define EXT_CSD_WR_REL_SET 167 /* R/W */ |
Stephen Warren | e315ae8 | 2013-06-11 15:14:01 -0600 | [diff] [blame] | 209 | #define EXT_CSD_RPMB_MULT 168 /* RO */ |
Lei Wen | 217467f | 2011-10-03 20:35:10 +0000 | [diff] [blame] | 210 | #define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */ |
Amar | 1104e9b | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 211 | #define EXT_CSD_BOOT_BUS_WIDTH 177 |
Lei Wen | 217467f | 2011-10-03 20:35:10 +0000 | [diff] [blame] | 212 | #define EXT_CSD_PART_CONF 179 /* R/W */ |
| 213 | #define EXT_CSD_BUS_WIDTH 183 /* R/W */ |
| 214 | #define EXT_CSD_HS_TIMING 185 /* R/W */ |
| 215 | #define EXT_CSD_REV 192 /* RO */ |
| 216 | #define EXT_CSD_CARD_TYPE 196 /* RO */ |
| 217 | #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */ |
Stephen Warren | e315ae8 | 2013-06-11 15:14:01 -0600 | [diff] [blame] | 218 | #define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */ |
Lei Wen | 217467f | 2011-10-03 20:35:10 +0000 | [diff] [blame] | 219 | #define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */ |
Stephen Warren | 009784c | 2012-07-30 10:55:43 +0000 | [diff] [blame] | 220 | #define EXT_CSD_BOOT_MULT 226 /* RO */ |
Tomas Melin | c17dae5 | 2016-11-25 11:01:03 +0200 | [diff] [blame] | 221 | #define EXT_CSD_BKOPS_SUPPORT 502 /* RO */ |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 222 | |
| 223 | /* |
| 224 | * EXT_CSD field definitions |
| 225 | */ |
| 226 | |
Thomas Chou | 225d4c0 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 227 | #define EXT_CSD_CMD_SET_NORMAL (1 << 0) |
| 228 | #define EXT_CSD_CMD_SET_SECURE (1 << 1) |
| 229 | #define EXT_CSD_CMD_SET_CPSECURE (1 << 2) |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 230 | |
Thomas Chou | 225d4c0 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 231 | #define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */ |
| 232 | #define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */ |
Jaehoon Chung | 38ce30b | 2014-05-16 13:59:54 +0900 | [diff] [blame] | 233 | #define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2) |
| 234 | #define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3) |
| 235 | #define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \ |
| 236 | | EXT_CSD_CARD_TYPE_DDR_1_2V) |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 237 | |
Kishon Vijay Abraham I | 210369f | 2017-09-21 16:30:06 +0200 | [diff] [blame] | 238 | #define EXT_CSD_CARD_TYPE_HS200_1_8V BIT(4) /* Card can run at 200MHz */ |
| 239 | /* SDR mode @1.8V I/O */ |
| 240 | #define EXT_CSD_CARD_TYPE_HS200_1_2V BIT(5) /* Card can run at 200MHz */ |
| 241 | /* SDR mode @1.2V I/O */ |
| 242 | #define EXT_CSD_CARD_TYPE_HS200 (EXT_CSD_CARD_TYPE_HS200_1_8V | \ |
| 243 | EXT_CSD_CARD_TYPE_HS200_1_2V) |
| 244 | |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 245 | #define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */ |
| 246 | #define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */ |
| 247 | #define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */ |
Jaehoon Chung | 38ce30b | 2014-05-16 13:59:54 +0900 | [diff] [blame] | 248 | #define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */ |
| 249 | #define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */ |
Jean-Jacques Hiblot | ec34683 | 2017-09-21 16:29:58 +0200 | [diff] [blame] | 250 | #define EXT_CSD_DDR_FLAG BIT(2) /* Flag for DDR mode */ |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 251 | |
Jean-Jacques Hiblot | ec34683 | 2017-09-21 16:29:58 +0200 | [diff] [blame] | 252 | #define EXT_CSD_TIMING_LEGACY 0 /* no high speed */ |
| 253 | #define EXT_CSD_TIMING_HS 1 /* HS */ |
Kishon Vijay Abraham I | 210369f | 2017-09-21 16:30:06 +0200 | [diff] [blame] | 254 | #define EXT_CSD_TIMING_HS200 2 /* HS200 */ |
| 255 | |
Amar | 1104e9b | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 256 | #define EXT_CSD_BOOT_ACK_ENABLE (1 << 6) |
| 257 | #define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3) |
| 258 | #define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0) |
| 259 | #define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0) |
| 260 | |
| 261 | #define EXT_CSD_BOOT_ACK(x) (x << 6) |
| 262 | #define EXT_CSD_BOOT_PART_NUM(x) (x << 3) |
| 263 | #define EXT_CSD_PARTITION_ACCESS(x) (x << 0) |
| 264 | |
Angelo Dureghello | f54f753 | 2017-08-01 14:27:10 +0200 | [diff] [blame] | 265 | #define EXT_CSD_EXTRACT_BOOT_ACK(x) (((x) >> 6) & 0x1) |
| 266 | #define EXT_CSD_EXTRACT_BOOT_PART(x) (((x) >> 3) & 0x7) |
| 267 | #define EXT_CSD_EXTRACT_PARTITION_ACCESS(x) ((x) & 0x7) |
| 268 | |
Tom Rini | 4cf854c | 2014-02-05 10:24:22 -0500 | [diff] [blame] | 269 | #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3) |
| 270 | #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2) |
| 271 | #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x) |
Amar | 1104e9b | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 272 | |
Markus Niebel | 6d39892 | 2014-11-18 15:11:42 +0100 | [diff] [blame] | 273 | #define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0) |
| 274 | |
Diego Santa Cruz | c145f9e | 2014-12-23 10:50:17 +0100 | [diff] [blame] | 275 | #define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */ |
| 276 | #define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */ |
| 277 | |
Diego Santa Cruz | 8020027 | 2014-12-23 10:50:31 +0100 | [diff] [blame] | 278 | #define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */ |
| 279 | |
| 280 | #define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */ |
| 281 | #define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */ |
| 282 | |
Andy Fleming | 724ecf0 | 2008-10-30 16:31:39 -0500 | [diff] [blame] | 283 | #define R1_ILLEGAL_COMMAND (1 << 22) |
| 284 | #define R1_APP_CMD (1 << 5) |
| 285 | |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 286 | #define MMC_RSP_PRESENT (1 << 0) |
Thomas Chou | 225d4c0 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 287 | #define MMC_RSP_136 (1 << 1) /* 136 bit response */ |
| 288 | #define MMC_RSP_CRC (1 << 2) /* expect valid crc */ |
| 289 | #define MMC_RSP_BUSY (1 << 3) /* card may send busy */ |
| 290 | #define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */ |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 291 | |
Thomas Chou | 225d4c0 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 292 | #define MMC_RSP_NONE (0) |
| 293 | #define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 294 | #define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \ |
| 295 | MMC_RSP_BUSY) |
Thomas Chou | 225d4c0 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 296 | #define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC) |
| 297 | #define MMC_RSP_R3 (MMC_RSP_PRESENT) |
| 298 | #define MMC_RSP_R4 (MMC_RSP_PRESENT) |
| 299 | #define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) |
| 300 | #define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) |
| 301 | #define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 302 | |
Lei Wen | 31b9980 | 2011-05-02 16:26:26 +0000 | [diff] [blame] | 303 | #define MMCPART_NOAVAILABLE (0xff) |
| 304 | #define PART_ACCESS_MASK (0x7) |
| 305 | #define PART_SUPPORT (0x1) |
Diego Santa Cruz | c145f9e | 2014-12-23 10:50:17 +0100 | [diff] [blame] | 306 | #define ENHNCD_SUPPORT (0x2) |
Oliver Metz | b3f1409 | 2013-10-01 20:32:07 +0200 | [diff] [blame] | 307 | #define PART_ENH_ATTRIB (0x1f) |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 308 | |
Kishon Vijay Abraham I | 07baaa6 | 2017-09-21 16:30:10 +0200 | [diff] [blame^] | 309 | #define MMC_QUIRK_RETRY_SEND_CID BIT(0) |
| 310 | #define MMC_QUIRK_RETRY_SET_BLOCKLEN BIT(1) |
| 311 | |
Kishon Vijay Abraham I | 4afb12b | 2017-09-21 16:30:00 +0200 | [diff] [blame] | 312 | enum mmc_voltage { |
| 313 | MMC_SIGNAL_VOLTAGE_000 = 0, |
| 314 | MMC_SIGNAL_VOLTAGE_120, |
| 315 | MMC_SIGNAL_VOLTAGE_180, |
| 316 | MMC_SIGNAL_VOLTAGE_330 |
| 317 | }; |
| 318 | |
Simon Glass | a09c2b7 | 2013-04-03 08:54:30 +0000 | [diff] [blame] | 319 | /* Maximum block size for MMC */ |
| 320 | #define MMC_MAX_BLOCK_LEN 512 |
| 321 | |
Amar | 1104e9b | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 322 | /* The number of MMC physical partitions. These consist of: |
| 323 | * boot partitions (2), general purpose partitions (4) in MMC v4.4. |
| 324 | */ |
| 325 | #define MMC_NUM_BOOT_PARTITION 2 |
Pierre Aubert | 343cd9f | 2014-04-24 10:30:06 +0200 | [diff] [blame] | 326 | #define MMC_PART_RPMB 3 /* RPMB partition number */ |
Amar | 1104e9b | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 327 | |
Simon Glass | 1e8eb1b | 2015-06-23 15:38:48 -0600 | [diff] [blame] | 328 | /* Driver model support */ |
| 329 | |
| 330 | /** |
| 331 | * struct mmc_uclass_priv - Holds information about a device used by the uclass |
| 332 | */ |
| 333 | struct mmc_uclass_priv { |
| 334 | struct mmc *mmc; |
| 335 | }; |
| 336 | |
| 337 | /** |
| 338 | * mmc_get_mmc_dev() - get the MMC struct pointer for a device |
| 339 | * |
| 340 | * Provided that the device is already probed and ready for use, this value |
| 341 | * will be available. |
| 342 | * |
| 343 | * @dev: Device |
| 344 | * @return associated mmc struct pointer if available, else NULL |
| 345 | */ |
| 346 | struct mmc *mmc_get_mmc_dev(struct udevice *dev); |
| 347 | |
| 348 | /* End of driver model support */ |
| 349 | |
Andy Fleming | 724ecf0 | 2008-10-30 16:31:39 -0500 | [diff] [blame] | 350 | struct mmc_cid { |
| 351 | unsigned long psn; |
| 352 | unsigned short oid; |
| 353 | unsigned char mid; |
| 354 | unsigned char prv; |
| 355 | unsigned char mdt; |
| 356 | char pnm[7]; |
| 357 | }; |
| 358 | |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 359 | struct mmc_cmd { |
| 360 | ushort cmdidx; |
| 361 | uint resp_type; |
| 362 | uint cmdarg; |
Rabin Vincent | bdf7a68 | 2009-04-05 13:30:55 +0530 | [diff] [blame] | 363 | uint response[4]; |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 364 | }; |
| 365 | |
| 366 | struct mmc_data { |
| 367 | union { |
| 368 | char *dest; |
| 369 | const char *src; /* src buffers don't get written to */ |
| 370 | }; |
| 371 | uint flags; |
| 372 | uint blocks; |
| 373 | uint blocksize; |
| 374 | }; |
| 375 | |
Pantelis Antoniou | c9e7591 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 376 | /* forward decl. */ |
| 377 | struct mmc; |
| 378 | |
Simon Glass | eba48f9 | 2017-07-29 11:35:31 -0600 | [diff] [blame] | 379 | #if CONFIG_IS_ENABLED(DM_MMC) |
Simon Glass | 394dfc0 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 380 | struct dm_mmc_ops { |
| 381 | /** |
| 382 | * send_cmd() - Send a command to the MMC device |
| 383 | * |
| 384 | * @dev: Device to receive the command |
| 385 | * @cmd: Command to send |
| 386 | * @data: Additional data to send/receive |
| 387 | * @return 0 if OK, -ve on error |
| 388 | */ |
| 389 | int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd, |
| 390 | struct mmc_data *data); |
| 391 | |
| 392 | /** |
| 393 | * set_ios() - Set the I/O speed/width for an MMC device |
| 394 | * |
| 395 | * @dev: Device to update |
| 396 | * @return 0 if OK, -ve on error |
| 397 | */ |
| 398 | int (*set_ios)(struct udevice *dev); |
| 399 | |
| 400 | /** |
Jean-Jacques Hiblot | 5f23d87 | 2017-09-21 16:30:01 +0200 | [diff] [blame] | 401 | * send_init_stream() - send the initialization stream: 74 clock cycles |
| 402 | * This is used after power up before sending the first command |
| 403 | * |
| 404 | * @dev: Device to update |
| 405 | */ |
| 406 | void (*send_init_stream)(struct udevice *dev); |
| 407 | |
| 408 | /** |
Simon Glass | 394dfc0 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 409 | * get_cd() - See whether a card is present |
| 410 | * |
| 411 | * @dev: Device to check |
| 412 | * @return 0 if not present, 1 if present, -ve on error |
| 413 | */ |
| 414 | int (*get_cd)(struct udevice *dev); |
| 415 | |
| 416 | /** |
| 417 | * get_wp() - See whether a card has write-protect enabled |
| 418 | * |
| 419 | * @dev: Device to check |
| 420 | * @return 0 if write-enabled, 1 if write-protected, -ve on error |
| 421 | */ |
| 422 | int (*get_wp)(struct udevice *dev); |
Kishon Vijay Abraham I | ae7174f | 2017-09-21 16:30:05 +0200 | [diff] [blame] | 423 | |
| 424 | /** |
| 425 | * execute_tuning() - Start the tuning process |
| 426 | * |
| 427 | * @dev: Device to start the tuning |
| 428 | * @opcode: Command opcode to send |
| 429 | * @return 0 if OK, -ve on error |
| 430 | */ |
| 431 | int (*execute_tuning)(struct udevice *dev, uint opcode); |
Jean-Jacques Hiblot | f4d5b3e | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 432 | |
| 433 | /** |
| 434 | * wait_dat0() - wait until dat0 is in the target state |
| 435 | * (CLK must be running during the wait) |
| 436 | * |
| 437 | * @dev: Device to check |
| 438 | * @state: target state |
| 439 | * @timeout: timeout in us |
| 440 | * @return 0 if dat0 is in the target state, -ve on error |
| 441 | */ |
| 442 | int (*wait_dat0)(struct udevice *dev, int state, int timeout); |
Simon Glass | 394dfc0 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 443 | }; |
| 444 | |
| 445 | #define mmc_get_ops(dev) ((struct dm_mmc_ops *)(dev)->driver->ops) |
| 446 | |
| 447 | int dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd, |
| 448 | struct mmc_data *data); |
| 449 | int dm_mmc_set_ios(struct udevice *dev); |
Jean-Jacques Hiblot | 5f23d87 | 2017-09-21 16:30:01 +0200 | [diff] [blame] | 450 | void dm_mmc_send_init_stream(struct udevice *dev); |
Simon Glass | 394dfc0 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 451 | int dm_mmc_get_cd(struct udevice *dev); |
| 452 | int dm_mmc_get_wp(struct udevice *dev); |
Kishon Vijay Abraham I | ae7174f | 2017-09-21 16:30:05 +0200 | [diff] [blame] | 453 | int dm_mmc_execute_tuning(struct udevice *dev, uint opcode); |
Jean-Jacques Hiblot | f4d5b3e | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 454 | int dm_mmc_wait_dat0(struct udevice *dev, int state, int timeout); |
Simon Glass | 394dfc0 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 455 | |
| 456 | /* Transition functions for compatibility */ |
| 457 | int mmc_set_ios(struct mmc *mmc); |
Jean-Jacques Hiblot | 5f23d87 | 2017-09-21 16:30:01 +0200 | [diff] [blame] | 458 | void mmc_send_init_stream(struct mmc *mmc); |
Simon Glass | 394dfc0 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 459 | int mmc_getcd(struct mmc *mmc); |
| 460 | int mmc_getwp(struct mmc *mmc); |
Kishon Vijay Abraham I | ae7174f | 2017-09-21 16:30:05 +0200 | [diff] [blame] | 461 | int mmc_execute_tuning(struct mmc *mmc, uint opcode); |
Jean-Jacques Hiblot | f4d5b3e | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 462 | int mmc_wait_dat0(struct mmc *mmc, int state, int timeout); |
Simon Glass | 394dfc0 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 463 | |
| 464 | #else |
Pantelis Antoniou | c9e7591 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 465 | struct mmc_ops { |
| 466 | int (*send_cmd)(struct mmc *mmc, |
| 467 | struct mmc_cmd *cmd, struct mmc_data *data); |
Jaehoon Chung | b6cd1d3 | 2016-12-30 15:30:16 +0900 | [diff] [blame] | 468 | int (*set_ios)(struct mmc *mmc); |
Pantelis Antoniou | c9e7591 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 469 | int (*init)(struct mmc *mmc); |
| 470 | int (*getcd)(struct mmc *mmc); |
| 471 | int (*getwp)(struct mmc *mmc); |
| 472 | }; |
Simon Glass | 394dfc0 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 473 | #endif |
Pantelis Antoniou | c9e7591 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 474 | |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 475 | struct mmc_config { |
| 476 | const char *name; |
Simon Glass | eba48f9 | 2017-07-29 11:35:31 -0600 | [diff] [blame] | 477 | #if !CONFIG_IS_ENABLED(DM_MMC) |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 478 | const struct mmc_ops *ops; |
Simon Glass | 394dfc0 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 479 | #endif |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 480 | uint host_caps; |
| 481 | uint voltages; |
| 482 | uint f_min; |
| 483 | uint f_max; |
| 484 | uint b_max; |
| 485 | unsigned char part_type; |
| 486 | }; |
| 487 | |
Peng Fan | b3fcf1e | 2016-09-01 11:13:38 +0800 | [diff] [blame] | 488 | struct sd_ssr { |
| 489 | unsigned int au; /* In sectors */ |
| 490 | unsigned int erase_timeout; /* In milliseconds */ |
| 491 | unsigned int erase_offset; /* In milliseconds */ |
| 492 | }; |
| 493 | |
Jean-Jacques Hiblot | a94fb41 | 2017-09-21 16:29:53 +0200 | [diff] [blame] | 494 | enum bus_mode { |
| 495 | MMC_LEGACY, |
| 496 | SD_LEGACY, |
| 497 | MMC_HS, |
| 498 | SD_HS, |
| 499 | UHS_SDR12, |
| 500 | UHS_SDR25, |
| 501 | UHS_SDR50, |
| 502 | UHS_SDR104, |
| 503 | UHS_DDR50, |
| 504 | MMC_HS_52, |
| 505 | MMC_DDR_52, |
| 506 | MMC_HS_200, |
| 507 | MMC_MODES_END |
| 508 | }; |
| 509 | |
| 510 | const char *mmc_mode_name(enum bus_mode mode); |
Jean-Jacques Hiblot | 00de504 | 2017-09-21 16:29:54 +0200 | [diff] [blame] | 511 | void mmc_dump_capabilities(const char *text, uint caps); |
Jean-Jacques Hiblot | a94fb41 | 2017-09-21 16:29:53 +0200 | [diff] [blame] | 512 | |
Jean-Jacques Hiblot | ec34683 | 2017-09-21 16:29:58 +0200 | [diff] [blame] | 513 | static inline bool mmc_is_mode_ddr(enum bus_mode mode) |
| 514 | { |
| 515 | if ((mode == MMC_DDR_52) || (mode == UHS_DDR50)) |
| 516 | return true; |
| 517 | else |
| 518 | return false; |
| 519 | } |
| 520 | |
Jean-Jacques Hiblot | f4d5b3e | 2017-09-21 16:30:07 +0200 | [diff] [blame] | 521 | #define UHS_CAPS (MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25) | \ |
| 522 | MMC_CAP(UHS_SDR50) | MMC_CAP(UHS_SDR104) | \ |
| 523 | MMC_CAP(UHS_DDR50)) |
| 524 | |
| 525 | static inline bool supports_uhs(uint caps) |
| 526 | { |
| 527 | return (caps & UHS_CAPS) ? true : false; |
| 528 | } |
| 529 | |
Simon Glass | 394dfc0 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 530 | /* |
| 531 | * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device |
| 532 | * with mmc_get_mmc_dev(). |
| 533 | * |
| 534 | * TODO struct mmc should be in mmc_private but it's hard to fix right now |
| 535 | */ |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 536 | struct mmc { |
Simon Glass | 5f4bd8c | 2017-07-04 13:31:19 -0600 | [diff] [blame] | 537 | #if !CONFIG_IS_ENABLED(BLK) |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 538 | struct list_head link; |
Simon Glass | 59bc6f2 | 2016-05-01 13:52:41 -0600 | [diff] [blame] | 539 | #endif |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 540 | const struct mmc_config *cfg; /* provided configuration */ |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 541 | uint version; |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 542 | void *priv; |
Lei Wen | 31b9980 | 2011-05-02 16:26:26 +0000 | [diff] [blame] | 543 | uint has_init; |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 544 | int high_capacity; |
Kishon Vijay Abraham I | d6246bf | 2017-09-21 16:30:03 +0200 | [diff] [blame] | 545 | bool clk_disable; /* true if the clock can be turned off */ |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 546 | uint bus_width; |
| 547 | uint clock; |
Kishon Vijay Abraham I | 4afb12b | 2017-09-21 16:30:00 +0200 | [diff] [blame] | 548 | enum mmc_voltage signal_voltage; |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 549 | uint card_caps; |
Jean-Jacques Hiblot | dc030fb | 2017-09-21 16:30:08 +0200 | [diff] [blame] | 550 | uint host_caps; |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 551 | uint ocr; |
Markus Niebel | 0395141 | 2013-12-16 13:40:46 +0100 | [diff] [blame] | 552 | uint dsr; |
| 553 | uint dsr_imp; |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 554 | uint scr[2]; |
| 555 | uint csd[4]; |
Rabin Vincent | bdf7a68 | 2009-04-05 13:30:55 +0530 | [diff] [blame] | 556 | uint cid[4]; |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 557 | ushort rca; |
Diego Santa Cruz | c145f9e | 2014-12-23 10:50:17 +0100 | [diff] [blame] | 558 | u8 part_support; |
| 559 | u8 part_attr; |
Diego Santa Cruz | 37a50b9 | 2014-12-23 10:50:33 +0100 | [diff] [blame] | 560 | u8 wr_rel_set; |
Tom Rini | e812831 | 2017-05-10 15:20:16 -0400 | [diff] [blame] | 561 | u8 part_config; |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 562 | uint tran_speed; |
Jean-Jacques Hiblot | a94fb41 | 2017-09-21 16:29:53 +0200 | [diff] [blame] | 563 | uint legacy_speed; /* speed for the legacy mode provided by the card */ |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 564 | uint read_bl_len; |
| 565 | uint write_bl_len; |
Diego Santa Cruz | 747f6fa | 2014-12-23 10:50:24 +0100 | [diff] [blame] | 566 | uint erase_grp_size; /* in 512-byte sectors */ |
Diego Santa Cruz | 61b78fe | 2014-12-23 10:50:25 +0100 | [diff] [blame] | 567 | uint hc_wp_grp_size; /* in 512-byte sectors */ |
Peng Fan | b3fcf1e | 2016-09-01 11:13:38 +0800 | [diff] [blame] | 568 | struct sd_ssr ssr; /* SD status register */ |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 569 | u64 capacity; |
Stephen Warren | e315ae8 | 2013-06-11 15:14:01 -0600 | [diff] [blame] | 570 | u64 capacity_user; |
| 571 | u64 capacity_boot; |
| 572 | u64 capacity_rpmb; |
| 573 | u64 capacity_gp[4]; |
Diego Santa Cruz | 3b62d84 | 2014-12-23 10:50:22 +0100 | [diff] [blame] | 574 | u64 enh_user_start; |
| 575 | u64 enh_user_size; |
Simon Glass | 5f4bd8c | 2017-07-04 13:31:19 -0600 | [diff] [blame] | 576 | #if !CONFIG_IS_ENABLED(BLK) |
Simon Glass | e339475 | 2016-02-29 15:25:34 -0700 | [diff] [blame] | 577 | struct blk_desc block_dev; |
Simon Glass | 59bc6f2 | 2016-05-01 13:52:41 -0600 | [diff] [blame] | 578 | #endif |
Che-Liang Chiou | 4a2c7d7 | 2012-11-28 15:21:13 +0000 | [diff] [blame] | 579 | char op_cond_pending; /* 1 if we are waiting on an op_cond command */ |
| 580 | char init_in_progress; /* 1 if we have done mmc_start_init() */ |
| 581 | char preinit; /* start init as early as possible */ |
Andrew Gabbasov | 9fc2a41 | 2014-12-01 06:59:09 -0600 | [diff] [blame] | 582 | int ddr_mode; |
Simon Glass | 5f4bd8c | 2017-07-04 13:31:19 -0600 | [diff] [blame] | 583 | #if CONFIG_IS_ENABLED(DM_MMC) |
Simon Glass | 77ca42b | 2016-05-01 13:52:34 -0600 | [diff] [blame] | 584 | struct udevice *dev; /* Device for this MMC controller */ |
Jean-Jacques Hiblot | a49ffa1 | 2017-09-21 16:29:48 +0200 | [diff] [blame] | 585 | #if CONFIG_IS_ENABLED(DM_REGULATOR) |
| 586 | struct udevice *vmmc_supply; /* Main voltage regulator (Vcc)*/ |
| 587 | struct udevice *vqmmc_supply; /* IO voltage regulator (Vccq)*/ |
| 588 | #endif |
Simon Glass | 77ca42b | 2016-05-01 13:52:34 -0600 | [diff] [blame] | 589 | #endif |
Jean-Jacques Hiblot | ed9506b | 2017-09-21 16:29:51 +0200 | [diff] [blame] | 590 | u8 *ext_csd; |
Jean-Jacques Hiblot | 3d30972b | 2017-09-21 16:30:09 +0200 | [diff] [blame] | 591 | enum bus_mode selected_mode; /* mode currently used */ |
| 592 | enum bus_mode best_mode; /* best mode is the supported mode with the |
| 593 | * highest bandwidth. It may not always be the |
| 594 | * operating mode due to limitations when |
| 595 | * accessing the boot partitions |
| 596 | */ |
Kishon Vijay Abraham I | 07baaa6 | 2017-09-21 16:30:10 +0200 | [diff] [blame^] | 597 | u32 quirks; |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 598 | }; |
| 599 | |
Diego Santa Cruz | 69eb71a0 | 2014-12-23 10:50:29 +0100 | [diff] [blame] | 600 | struct mmc_hwpart_conf { |
| 601 | struct { |
| 602 | uint enh_start; /* in 512-byte sectors */ |
| 603 | uint enh_size; /* in 512-byte sectors, if 0 no enh area */ |
Diego Santa Cruz | 8020027 | 2014-12-23 10:50:31 +0100 | [diff] [blame] | 604 | unsigned wr_rel_change : 1; |
| 605 | unsigned wr_rel_set : 1; |
Diego Santa Cruz | 69eb71a0 | 2014-12-23 10:50:29 +0100 | [diff] [blame] | 606 | } user; |
| 607 | struct { |
| 608 | uint size; /* in 512-byte sectors */ |
Diego Santa Cruz | 8020027 | 2014-12-23 10:50:31 +0100 | [diff] [blame] | 609 | unsigned enhanced : 1; |
| 610 | unsigned wr_rel_change : 1; |
| 611 | unsigned wr_rel_set : 1; |
Diego Santa Cruz | 69eb71a0 | 2014-12-23 10:50:29 +0100 | [diff] [blame] | 612 | } gp_part[4]; |
| 613 | }; |
| 614 | |
| 615 | enum mmc_hwpart_conf_mode { |
| 616 | MMC_HWPART_CONF_CHECK, |
| 617 | MMC_HWPART_CONF_SET, |
| 618 | MMC_HWPART_CONF_COMPLETE, |
| 619 | }; |
| 620 | |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 621 | struct mmc *mmc_create(const struct mmc_config *cfg, void *priv); |
Simon Glass | a70a146 | 2016-05-01 13:52:40 -0600 | [diff] [blame] | 622 | |
| 623 | /** |
| 624 | * mmc_bind() - Set up a new MMC device ready for probing |
| 625 | * |
| 626 | * A child block device is bound with the IF_TYPE_MMC interface type. This |
| 627 | * allows the device to be used with CONFIG_BLK |
| 628 | * |
| 629 | * @dev: MMC device to set up |
| 630 | * @mmc: MMC struct |
| 631 | * @cfg: MMC configuration |
| 632 | * @return 0 if OK, -ve on error |
| 633 | */ |
| 634 | int mmc_bind(struct udevice *dev, struct mmc *mmc, |
| 635 | const struct mmc_config *cfg); |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 636 | void mmc_destroy(struct mmc *mmc); |
Simon Glass | a70a146 | 2016-05-01 13:52:40 -0600 | [diff] [blame] | 637 | |
| 638 | /** |
| 639 | * mmc_unbind() - Unbind a MMC device's child block device |
| 640 | * |
| 641 | * @dev: MMC device |
| 642 | * @return 0 if OK, -ve on error |
| 643 | */ |
| 644 | int mmc_unbind(struct udevice *dev); |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 645 | int mmc_initialize(bd_t *bis); |
| 646 | int mmc_init(struct mmc *mmc); |
| 647 | int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size); |
Kishon Vijay Abraham I | d6246bf | 2017-09-21 16:30:03 +0200 | [diff] [blame] | 648 | |
| 649 | /** |
| 650 | * mmc_set_clock() - change the bus clock |
| 651 | * @mmc: MMC struct |
| 652 | * @clock: bus frequency in Hz |
| 653 | * @disable: flag indicating if the clock must on or off |
| 654 | * @return 0 if OK, -ve on error |
| 655 | */ |
| 656 | int mmc_set_clock(struct mmc *mmc, uint clock, bool disable); |
| 657 | |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 658 | struct mmc *find_mmc_device(int dev_num); |
Steve Sakoman | e454830 | 2010-07-01 12:12:42 -0700 | [diff] [blame] | 659 | int mmc_set_dev(int dev_num); |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 660 | void print_mmc_devices(char separator); |
Kever Yang | 3845660 | 2016-07-22 17:22:50 +0800 | [diff] [blame] | 661 | |
| 662 | /** |
| 663 | * get_mmc_num() - get the total MMC device number |
| 664 | * |
| 665 | * @return 0 if there is no MMC device, else the number of devices |
| 666 | */ |
Lei Wen | d430d7c | 2011-05-02 16:26:25 +0000 | [diff] [blame] | 667 | int get_mmc_num(void); |
Marek Vasut | f537e39 | 2016-12-01 02:06:33 +0100 | [diff] [blame] | 668 | int mmc_switch_part(struct mmc *mmc, unsigned int part_num); |
Diego Santa Cruz | 69eb71a0 | 2014-12-23 10:50:29 +0100 | [diff] [blame] | 669 | int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf, |
| 670 | enum mmc_hwpart_conf_mode mode); |
Simon Glass | 394dfc0 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 671 | |
Simon Glass | eba48f9 | 2017-07-29 11:35:31 -0600 | [diff] [blame] | 672 | #if !CONFIG_IS_ENABLED(DM_MMC) |
Thierry Reding | b9c8b77 | 2012-01-02 01:15:37 +0000 | [diff] [blame] | 673 | int mmc_getcd(struct mmc *mmc); |
Jeroen Hofstee | aedeeaa | 2014-07-12 21:24:08 +0200 | [diff] [blame] | 674 | int board_mmc_getcd(struct mmc *mmc); |
Nikita Kiryanov | 020f261 | 2012-12-03 02:19:46 +0000 | [diff] [blame] | 675 | int mmc_getwp(struct mmc *mmc); |
Jeroen Hofstee | aedeeaa | 2014-07-12 21:24:08 +0200 | [diff] [blame] | 676 | int board_mmc_getwp(struct mmc *mmc); |
Simon Glass | 394dfc0 | 2016-06-12 23:30:22 -0600 | [diff] [blame] | 677 | #endif |
| 678 | |
Markus Niebel | 0395141 | 2013-12-16 13:40:46 +0100 | [diff] [blame] | 679 | int mmc_set_dsr(struct mmc *mmc, u16 val); |
Amar | 1104e9b | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 680 | /* Function to change the size of boot partition and rpmb partitions */ |
| 681 | int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize, |
| 682 | unsigned long rpmbsize); |
Tom Rini | f8c6f79 | 2014-02-05 10:24:21 -0500 | [diff] [blame] | 683 | /* Function to modify the PARTITION_CONFIG field of EXT_CSD */ |
| 684 | int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access); |
Tom Rini | 4cf854c | 2014-02-05 10:24:22 -0500 | [diff] [blame] | 685 | /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */ |
| 686 | int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode); |
Tom Rini | 35a3ea1 | 2014-02-07 14:15:20 -0500 | [diff] [blame] | 687 | /* Function to modify the RST_n_FUNCTION field of EXT_CSD */ |
| 688 | int mmc_set_rst_n_function(struct mmc *mmc, u8 enable); |
Pierre Aubert | 343cd9f | 2014-04-24 10:30:06 +0200 | [diff] [blame] | 689 | /* Functions to read / write the RPMB partition */ |
| 690 | int mmc_rpmb_set_key(struct mmc *mmc, void *key); |
| 691 | int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter); |
| 692 | int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk, |
| 693 | unsigned short cnt, unsigned char *key); |
| 694 | int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk, |
| 695 | unsigned short cnt, unsigned char *key); |
Tomas Melin | c17dae5 | 2016-11-25 11:01:03 +0200 | [diff] [blame] | 696 | #ifdef CONFIG_CMD_BKOPS_ENABLE |
| 697 | int mmc_set_bkops_enable(struct mmc *mmc); |
| 698 | #endif |
| 699 | |
Che-Liang Chiou | 4a2c7d7 | 2012-11-28 15:21:13 +0000 | [diff] [blame] | 700 | /** |
| 701 | * Start device initialization and return immediately; it does not block on |
| 702 | * polling OCR (operation condition register) status. Then you should call |
| 703 | * mmc_init, which would block on polling OCR status and complete the device |
| 704 | * initializatin. |
| 705 | * |
| 706 | * @param mmc Pointer to a MMC device struct |
| 707 | * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error. |
| 708 | */ |
| 709 | int mmc_start_init(struct mmc *mmc); |
| 710 | |
| 711 | /** |
| 712 | * Set preinit flag of mmc device. |
| 713 | * |
| 714 | * This will cause the device to be pre-inited during mmc_initialize(), |
| 715 | * which may save boot time if the device is not accessed until later. |
| 716 | * Some eMMC devices take 200-300ms to init, but unfortunately they |
| 717 | * must be sent a series of commands to even get them to start preparing |
| 718 | * for operation. |
| 719 | * |
| 720 | * @param mmc Pointer to a MMC device struct |
| 721 | * @param preinit preinit flag value |
| 722 | */ |
| 723 | void mmc_set_preinit(struct mmc *mmc, int preinit); |
| 724 | |
Paul Burton | d451955 | 2013-09-04 16:12:26 +0100 | [diff] [blame] | 725 | #ifdef CONFIG_MMC_SPI |
Tom Rini | 23bcc9b | 2014-03-28 16:55:29 -0400 | [diff] [blame] | 726 | #define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI) |
Paul Burton | d451955 | 2013-09-04 16:12:26 +0100 | [diff] [blame] | 727 | #else |
| 728 | #define mmc_host_is_spi(mmc) 0 |
| 729 | #endif |
Thomas Chou | 1254c3d | 2010-12-24 13:12:21 +0000 | [diff] [blame] | 730 | struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode); |
Reinhard Meyer | c718a56 | 2010-08-13 10:31:06 +0200 | [diff] [blame] | 731 | |
Paul Kocialkowski | 2439fe9 | 2014-11-08 20:55:45 +0100 | [diff] [blame] | 732 | void board_mmc_power_init(void); |
Fabio Estevam | 72fed48 | 2014-02-15 14:51:59 -0200 | [diff] [blame] | 733 | int board_mmc_init(bd_t *bis); |
Jeroen Hofstee | aedeeaa | 2014-07-12 21:24:08 +0200 | [diff] [blame] | 734 | int cpu_mmc_init(bd_t *bis); |
Jeroen Hofstee | d491ad0 | 2014-10-08 22:58:05 +0200 | [diff] [blame] | 735 | int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr); |
Clemens Gruber | 6362b11 | 2016-01-26 16:20:38 +0100 | [diff] [blame] | 736 | int mmc_get_env_dev(void); |
Fabio Estevam | 72fed48 | 2014-02-15 14:51:59 -0200 | [diff] [blame] | 737 | |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 738 | /* Set block count limit because of 16 bit register limit on some hardware*/ |
| 739 | #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT |
| 740 | #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535 |
| 741 | #endif |
| 742 | |
Simon Glass | 8d60adb | 2016-05-01 13:52:27 -0600 | [diff] [blame] | 743 | /** |
| 744 | * mmc_get_blk_desc() - Get the block descriptor for an MMC device |
| 745 | * |
| 746 | * @mmc: MMC device |
| 747 | * @return block device if found, else NULL |
| 748 | */ |
| 749 | struct blk_desc *mmc_get_blk_desc(struct mmc *mmc); |
| 750 | |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 751 | #endif /* _MMC_H_ */ |