blob: a9ebc880cb412e42f5b40d1e8525c13726083ef6 [file] [log] [blame]
wdenk7a428cc2003-06-15 22:40:42 +00001/*
Jerry Huang0caea1a2010-11-25 17:06:07 +00002 * Copyright 2008,2010 Freescale Semiconductor, Inc
Andy Flemingad347bb2008-10-30 16:41:01 -05003 * Andy Fleming
4 *
5 * Based (loosely) on the Linux code
wdenk7a428cc2003-06-15 22:40:42 +00006 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
wdenk7a428cc2003-06-15 22:40:42 +00008 */
9
10#ifndef _MMC_H_
11#define _MMC_H_
wdenk7a428cc2003-06-15 22:40:42 +000012
Andy Flemingad347bb2008-10-30 16:41:01 -050013#include <linux/list.h>
Peng Fanb3fcf1e2016-09-01 11:13:38 +080014#include <linux/sizes.h>
Lad, Prabhakar8dc6df82012-06-24 21:35:20 +000015#include <linux/compiler.h>
Mateusz Zalega05d2f412014-04-30 13:04:15 +020016#include <part.h>
Andy Flemingad347bb2008-10-30 16:41:01 -050017
Pantelis Antonioua095bfd2015-01-23 12:12:01 +020018/* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */
19#define SD_VERSION_SD (1U << 31)
20#define MMC_VERSION_MMC (1U << 30)
21
22#define MAKE_SDMMC_VERSION(a, b, c) \
23 ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c))
24#define MAKE_SD_VERSION(a, b, c) \
25 (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c))
26#define MAKE_MMC_VERSION(a, b, c) \
27 (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c))
28
29#define EXTRACT_SDMMC_MAJOR_VERSION(x) \
30 (((u32)(x) >> 16) & 0xff)
31#define EXTRACT_SDMMC_MINOR_VERSION(x) \
32 (((u32)(x) >> 8) & 0xff)
33#define EXTRACT_SDMMC_CHANGE_VERSION(x) \
34 ((u32)(x) & 0xff)
35
36#define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0)
37#define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0)
38#define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0)
39#define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0)
40
41#define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0)
42#define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0)
43#define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0)
44#define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0)
45#define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0)
46#define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0)
47#define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0)
48#define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0)
49#define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0)
50#define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1)
51#define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0)
52#define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0)
Stefan Wahren1243cd82016-06-16 17:54:06 +000053#define MMC_VERSION_5_1 MAKE_MMC_VERSION(5, 1, 0)
Andy Flemingad347bb2008-10-30 16:41:01 -050054
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +020055#define MMC_CAP(mode) (1 << mode)
56#define MMC_MODE_HS (MMC_CAP(MMC_HS) | MMC_CAP(SD_HS))
57#define MMC_MODE_HS_52MHz MMC_CAP(MMC_HS_52)
58#define MMC_MODE_DDR_52MHz MMC_CAP(MMC_DDR_52)
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +020059#define MMC_MODE_HS200 MMC_CAP(MMC_HS_200)
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +020060
61#define MMC_MODE_8BIT BIT(30)
62#define MMC_MODE_4BIT BIT(29)
Jean-Jacques Hiblot5b1a4d92017-09-21 16:29:57 +020063#define MMC_MODE_1BIT BIT(28)
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +020064#define MMC_MODE_SPI BIT(27)
65
Ɓukasz Majewskib6fe0dc2012-03-12 22:07:18 +000066
Andy Flemingad347bb2008-10-30 16:41:01 -050067#define SD_DATA_4BIT 0x00040000
68
Pantelis Antonioua095bfd2015-01-23 12:12:01 +020069#define IS_SD(x) ((x)->version & SD_VERSION_SD)
Andrew Gabbasov90cccbf2015-03-19 07:44:02 -050070#define IS_MMC(x) ((x)->version & MMC_VERSION_MMC)
Andy Flemingad347bb2008-10-30 16:41:01 -050071
72#define MMC_DATA_READ 1
73#define MMC_DATA_WRITE 2
74
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020075#define MMC_CMD_GO_IDLE_STATE 0
76#define MMC_CMD_SEND_OP_COND 1
77#define MMC_CMD_ALL_SEND_CID 2
78#define MMC_CMD_SET_RELATIVE_ADDR 3
79#define MMC_CMD_SET_DSR 4
Andy Flemingad347bb2008-10-30 16:41:01 -050080#define MMC_CMD_SWITCH 6
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020081#define MMC_CMD_SELECT_CARD 7
Andy Flemingad347bb2008-10-30 16:41:01 -050082#define MMC_CMD_SEND_EXT_CSD 8
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020083#define MMC_CMD_SEND_CSD 9
84#define MMC_CMD_SEND_CID 10
Andy Flemingad347bb2008-10-30 16:41:01 -050085#define MMC_CMD_STOP_TRANSMISSION 12
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020086#define MMC_CMD_SEND_STATUS 13
87#define MMC_CMD_SET_BLOCKLEN 16
88#define MMC_CMD_READ_SINGLE_BLOCK 17
89#define MMC_CMD_READ_MULTIPLE_BLOCK 18
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +020090#define MMC_CMD_SEND_TUNING_BLOCK 19
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +020091#define MMC_CMD_SEND_TUNING_BLOCK_HS200 21
Pierre Aubert343cd9f2014-04-24 10:30:06 +020092#define MMC_CMD_SET_BLOCK_COUNT 23
Andy Flemingad347bb2008-10-30 16:41:01 -050093#define MMC_CMD_WRITE_SINGLE_BLOCK 24
94#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
Lei Wenea526762011-06-22 17:03:31 +000095#define MMC_CMD_ERASE_GROUP_START 35
96#define MMC_CMD_ERASE_GROUP_END 36
97#define MMC_CMD_ERASE 38
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020098#define MMC_CMD_APP_CMD 55
Thomas Chou1254c3d2010-12-24 13:12:21 +000099#define MMC_CMD_SPI_READ_OCR 58
100#define MMC_CMD_SPI_CRC_ON_OFF 59
Amar1104e9b2013-04-27 11:42:58 +0530101#define MMC_CMD_RES_MAN 62
102
103#define MMC_CMD62_ARG1 0xefac62ec
104#define MMC_CMD62_ARG2 0xcbaea7
105
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200106
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200107#define SD_CMD_SEND_RELATIVE_ADDR 3
Andy Flemingad347bb2008-10-30 16:41:01 -0500108#define SD_CMD_SWITCH_FUNC 6
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200109#define SD_CMD_SEND_IF_COND 8
Otavio Salvadorfad3e062015-02-17 10:42:43 -0200110#define SD_CMD_SWITCH_UHS18V 11
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200111
112#define SD_CMD_APP_SET_BUS_WIDTH 6
Peng Fanb3fcf1e2016-09-01 11:13:38 +0800113#define SD_CMD_APP_SD_STATUS 13
Lei Wenea526762011-06-22 17:03:31 +0000114#define SD_CMD_ERASE_WR_BLK_START 32
115#define SD_CMD_ERASE_WR_BLK_END 33
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200116#define SD_CMD_APP_SEND_OP_COND 41
Andy Flemingad347bb2008-10-30 16:41:01 -0500117#define SD_CMD_APP_SEND_SCR 51
118
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200119static inline bool mmc_is_tuning_cmd(uint cmdidx)
120{
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200121 if ((cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200) ||
122 (cmdidx == MMC_CMD_SEND_TUNING_BLOCK))
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200123 return true;
124 return false;
125}
126
Andy Flemingad347bb2008-10-30 16:41:01 -0500127/* SCR definitions in different words */
128#define SD_HIGHSPEED_BUSY 0x00020000
129#define SD_HIGHSPEED_SUPPORTED 0x00020000
130
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200131#define UHS_SDR12_BUS_SPEED 0
132#define HIGH_SPEED_BUS_SPEED 1
133#define UHS_SDR25_BUS_SPEED 1
134#define UHS_SDR50_BUS_SPEED 2
135#define UHS_SDR104_BUS_SPEED 3
136#define UHS_DDR50_BUS_SPEED 4
137
138#define SD_MODE_UHS_SDR12 BIT(UHS_SDR12_BUS_SPEED)
139#define SD_MODE_UHS_SDR25 BIT(UHS_SDR25_BUS_SPEED)
140#define SD_MODE_UHS_SDR50 BIT(UHS_SDR50_BUS_SPEED)
141#define SD_MODE_UHS_SDR104 BIT(UHS_SDR104_BUS_SPEED)
142#define SD_MODE_UHS_DDR50 BIT(UHS_DDR50_BUS_SPEED)
143
Thomas Chou225d4c02011-04-19 03:48:31 +0000144#define OCR_BUSY 0x80000000
145#define OCR_HCS 0x40000000
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200146#define OCR_S18R 0x1000000
Raffaele Recalcati1df837e2011-03-11 02:01:13 +0000147#define OCR_VOLTAGE_MASK 0x007FFF80
148#define OCR_ACCESS_MODE 0x60000000
Andy Flemingad347bb2008-10-30 16:41:01 -0500149
Eric Nelson957e0662015-12-07 07:50:01 -0700150#define MMC_ERASE_ARG 0x00000000
151#define MMC_SECURE_ERASE_ARG 0x80000000
152#define MMC_TRIM_ARG 0x00000001
153#define MMC_DISCARD_ARG 0x00000003
154#define MMC_SECURE_TRIM1_ARG 0x80000001
155#define MMC_SECURE_TRIM2_ARG 0x80008000
Lei Wenea526762011-06-22 17:03:31 +0000156
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000157#define MMC_STATUS_MASK (~0x0206BF7F)
Andrew Gabbasove80682f2014-04-03 04:34:32 -0500158#define MMC_STATUS_SWITCH_ERROR (1 << 7)
Thomas Chou225d4c02011-04-19 03:48:31 +0000159#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
160#define MMC_STATUS_CURR_STATE (0xf << 9)
Thomas Chou45385002011-04-19 03:48:32 +0000161#define MMC_STATUS_ERROR (1 << 19)
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000162
Jan Kloetzke31789322012-02-05 22:29:12 +0000163#define MMC_STATE_PRG (7 << 9)
164
Andy Flemingad347bb2008-10-30 16:41:01 -0500165#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
166#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
167#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
168#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
169#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
170#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
171#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
172#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
173#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
174#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
175#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
176#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
177#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
178#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
179#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
180#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
181#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
182
183#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
184#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
185 addressed by index which are
186 1 in value field */
187#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
188 addressed by index, which are
189 1 in value field */
190#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
191
192#define SD_SWITCH_CHECK 0
193#define SD_SWITCH_SWITCH 1
194
195/*
196 * EXT_CSD fields
197 */
Diego Santa Cruz3b62d842014-12-23 10:50:22 +0100198#define EXT_CSD_ENH_START_ADDR 136 /* R/W */
199#define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */
Stephen Warrene315ae82013-06-11 15:14:01 -0600200#define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
Markus Niebel6d398922014-11-18 15:11:42 +0100201#define EXT_CSD_PARTITION_SETTING 155 /* R/W */
Oliver Metzb3f14092013-10-01 20:32:07 +0200202#define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100203#define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */
Lei Wen217467f2011-10-03 20:35:10 +0000204#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
Tom Rini35a3ea12014-02-07 14:15:20 -0500205#define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
Tomas Melinc17dae52016-11-25 11:01:03 +0200206#define EXT_CSD_BKOPS_EN 163 /* R/W & R/W/E */
Diego Santa Cruz80200272014-12-23 10:50:31 +0100207#define EXT_CSD_WR_REL_PARAM 166 /* R */
208#define EXT_CSD_WR_REL_SET 167 /* R/W */
Stephen Warrene315ae82013-06-11 15:14:01 -0600209#define EXT_CSD_RPMB_MULT 168 /* RO */
Lei Wen217467f2011-10-03 20:35:10 +0000210#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
Amar1104e9b2013-04-27 11:42:58 +0530211#define EXT_CSD_BOOT_BUS_WIDTH 177
Lei Wen217467f2011-10-03 20:35:10 +0000212#define EXT_CSD_PART_CONF 179 /* R/W */
213#define EXT_CSD_BUS_WIDTH 183 /* R/W */
214#define EXT_CSD_HS_TIMING 185 /* R/W */
215#define EXT_CSD_REV 192 /* RO */
216#define EXT_CSD_CARD_TYPE 196 /* RO */
217#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
Stephen Warrene315ae82013-06-11 15:14:01 -0600218#define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
Lei Wen217467f2011-10-03 20:35:10 +0000219#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
Stephen Warren009784c2012-07-30 10:55:43 +0000220#define EXT_CSD_BOOT_MULT 226 /* RO */
Tomas Melinc17dae52016-11-25 11:01:03 +0200221#define EXT_CSD_BKOPS_SUPPORT 502 /* RO */
Andy Flemingad347bb2008-10-30 16:41:01 -0500222
223/*
224 * EXT_CSD field definitions
225 */
226
Thomas Chou225d4c02011-04-19 03:48:31 +0000227#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
228#define EXT_CSD_CMD_SET_SECURE (1 << 1)
229#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
Andy Flemingad347bb2008-10-30 16:41:01 -0500230
Thomas Chou225d4c02011-04-19 03:48:31 +0000231#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
232#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
Jaehoon Chung38ce30b2014-05-16 13:59:54 +0900233#define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2)
234#define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3)
235#define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \
236 | EXT_CSD_CARD_TYPE_DDR_1_2V)
Andy Flemingad347bb2008-10-30 16:41:01 -0500237
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200238#define EXT_CSD_CARD_TYPE_HS200_1_8V BIT(4) /* Card can run at 200MHz */
239 /* SDR mode @1.8V I/O */
240#define EXT_CSD_CARD_TYPE_HS200_1_2V BIT(5) /* Card can run at 200MHz */
241 /* SDR mode @1.2V I/O */
242#define EXT_CSD_CARD_TYPE_HS200 (EXT_CSD_CARD_TYPE_HS200_1_8V | \
243 EXT_CSD_CARD_TYPE_HS200_1_2V)
244
Andy Flemingad347bb2008-10-30 16:41:01 -0500245#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
246#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
247#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
Jaehoon Chung38ce30b2014-05-16 13:59:54 +0900248#define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */
249#define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200250#define EXT_CSD_DDR_FLAG BIT(2) /* Flag for DDR mode */
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200251
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200252#define EXT_CSD_TIMING_LEGACY 0 /* no high speed */
253#define EXT_CSD_TIMING_HS 1 /* HS */
Kishon Vijay Abraham I210369f2017-09-21 16:30:06 +0200254#define EXT_CSD_TIMING_HS200 2 /* HS200 */
255
Amar1104e9b2013-04-27 11:42:58 +0530256#define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
257#define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
258#define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
259#define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
260
261#define EXT_CSD_BOOT_ACK(x) (x << 6)
262#define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
263#define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
264
Angelo Dureghellof54f7532017-08-01 14:27:10 +0200265#define EXT_CSD_EXTRACT_BOOT_ACK(x) (((x) >> 6) & 0x1)
266#define EXT_CSD_EXTRACT_BOOT_PART(x) (((x) >> 3) & 0x7)
267#define EXT_CSD_EXTRACT_PARTITION_ACCESS(x) ((x) & 0x7)
268
Tom Rini4cf854c2014-02-05 10:24:22 -0500269#define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
270#define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
271#define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
Amar1104e9b2013-04-27 11:42:58 +0530272
Markus Niebel6d398922014-11-18 15:11:42 +0100273#define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0)
274
Diego Santa Cruzc145f9e2014-12-23 10:50:17 +0100275#define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */
276#define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */
277
Diego Santa Cruz80200272014-12-23 10:50:31 +0100278#define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */
279
280#define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */
281#define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */
282
Andy Fleming724ecf02008-10-30 16:31:39 -0500283#define R1_ILLEGAL_COMMAND (1 << 22)
284#define R1_APP_CMD (1 << 5)
285
Andy Flemingad347bb2008-10-30 16:41:01 -0500286#define MMC_RSP_PRESENT (1 << 0)
Thomas Chou225d4c02011-04-19 03:48:31 +0000287#define MMC_RSP_136 (1 << 1) /* 136 bit response */
288#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
289#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
290#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
Andy Flemingad347bb2008-10-30 16:41:01 -0500291
Thomas Chou225d4c02011-04-19 03:48:31 +0000292#define MMC_RSP_NONE (0)
293#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Flemingad347bb2008-10-30 16:41:01 -0500294#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
295 MMC_RSP_BUSY)
Thomas Chou225d4c02011-04-19 03:48:31 +0000296#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
297#define MMC_RSP_R3 (MMC_RSP_PRESENT)
298#define MMC_RSP_R4 (MMC_RSP_PRESENT)
299#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
300#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
301#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Flemingad347bb2008-10-30 16:41:01 -0500302
Lei Wen31b99802011-05-02 16:26:26 +0000303#define MMCPART_NOAVAILABLE (0xff)
304#define PART_ACCESS_MASK (0x7)
305#define PART_SUPPORT (0x1)
Diego Santa Cruzc145f9e2014-12-23 10:50:17 +0100306#define ENHNCD_SUPPORT (0x2)
Oliver Metzb3f14092013-10-01 20:32:07 +0200307#define PART_ENH_ATTRIB (0x1f)
wdenk7a428cc2003-06-15 22:40:42 +0000308
Kishon Vijay Abraham I07baaa62017-09-21 16:30:10 +0200309#define MMC_QUIRK_RETRY_SEND_CID BIT(0)
310#define MMC_QUIRK_RETRY_SET_BLOCKLEN BIT(1)
311
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +0200312enum mmc_voltage {
313 MMC_SIGNAL_VOLTAGE_000 = 0,
314 MMC_SIGNAL_VOLTAGE_120,
315 MMC_SIGNAL_VOLTAGE_180,
316 MMC_SIGNAL_VOLTAGE_330
317};
318
Simon Glassa09c2b72013-04-03 08:54:30 +0000319/* Maximum block size for MMC */
320#define MMC_MAX_BLOCK_LEN 512
321
Amar1104e9b2013-04-27 11:42:58 +0530322/* The number of MMC physical partitions. These consist of:
323 * boot partitions (2), general purpose partitions (4) in MMC v4.4.
324 */
325#define MMC_NUM_BOOT_PARTITION 2
Pierre Aubert343cd9f2014-04-24 10:30:06 +0200326#define MMC_PART_RPMB 3 /* RPMB partition number */
Amar1104e9b2013-04-27 11:42:58 +0530327
Simon Glass1e8eb1b2015-06-23 15:38:48 -0600328/* Driver model support */
329
330/**
331 * struct mmc_uclass_priv - Holds information about a device used by the uclass
332 */
333struct mmc_uclass_priv {
334 struct mmc *mmc;
335};
336
337/**
338 * mmc_get_mmc_dev() - get the MMC struct pointer for a device
339 *
340 * Provided that the device is already probed and ready for use, this value
341 * will be available.
342 *
343 * @dev: Device
344 * @return associated mmc struct pointer if available, else NULL
345 */
346struct mmc *mmc_get_mmc_dev(struct udevice *dev);
347
348/* End of driver model support */
349
Andy Fleming724ecf02008-10-30 16:31:39 -0500350struct mmc_cid {
351 unsigned long psn;
352 unsigned short oid;
353 unsigned char mid;
354 unsigned char prv;
355 unsigned char mdt;
356 char pnm[7];
357};
358
Andy Flemingad347bb2008-10-30 16:41:01 -0500359struct mmc_cmd {
360 ushort cmdidx;
361 uint resp_type;
362 uint cmdarg;
Rabin Vincentbdf7a682009-04-05 13:30:55 +0530363 uint response[4];
Andy Flemingad347bb2008-10-30 16:41:01 -0500364};
365
366struct mmc_data {
367 union {
368 char *dest;
369 const char *src; /* src buffers don't get written to */
370 };
371 uint flags;
372 uint blocks;
373 uint blocksize;
374};
375
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200376/* forward decl. */
377struct mmc;
378
Simon Glasseba48f92017-07-29 11:35:31 -0600379#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass394dfc02016-06-12 23:30:22 -0600380struct dm_mmc_ops {
381 /**
382 * send_cmd() - Send a command to the MMC device
383 *
384 * @dev: Device to receive the command
385 * @cmd: Command to send
386 * @data: Additional data to send/receive
387 * @return 0 if OK, -ve on error
388 */
389 int (*send_cmd)(struct udevice *dev, struct mmc_cmd *cmd,
390 struct mmc_data *data);
391
392 /**
393 * set_ios() - Set the I/O speed/width for an MMC device
394 *
395 * @dev: Device to update
396 * @return 0 if OK, -ve on error
397 */
398 int (*set_ios)(struct udevice *dev);
399
400 /**
Jean-Jacques Hiblot5f23d872017-09-21 16:30:01 +0200401 * send_init_stream() - send the initialization stream: 74 clock cycles
402 * This is used after power up before sending the first command
403 *
404 * @dev: Device to update
405 */
406 void (*send_init_stream)(struct udevice *dev);
407
408 /**
Simon Glass394dfc02016-06-12 23:30:22 -0600409 * get_cd() - See whether a card is present
410 *
411 * @dev: Device to check
412 * @return 0 if not present, 1 if present, -ve on error
413 */
414 int (*get_cd)(struct udevice *dev);
415
416 /**
417 * get_wp() - See whether a card has write-protect enabled
418 *
419 * @dev: Device to check
420 * @return 0 if write-enabled, 1 if write-protected, -ve on error
421 */
422 int (*get_wp)(struct udevice *dev);
Kishon Vijay Abraham Iae7174f2017-09-21 16:30:05 +0200423
424 /**
425 * execute_tuning() - Start the tuning process
426 *
427 * @dev: Device to start the tuning
428 * @opcode: Command opcode to send
429 * @return 0 if OK, -ve on error
430 */
431 int (*execute_tuning)(struct udevice *dev, uint opcode);
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200432
433 /**
434 * wait_dat0() - wait until dat0 is in the target state
435 * (CLK must be running during the wait)
436 *
437 * @dev: Device to check
438 * @state: target state
439 * @timeout: timeout in us
440 * @return 0 if dat0 is in the target state, -ve on error
441 */
442 int (*wait_dat0)(struct udevice *dev, int state, int timeout);
Simon Glass394dfc02016-06-12 23:30:22 -0600443};
444
445#define mmc_get_ops(dev) ((struct dm_mmc_ops *)(dev)->driver->ops)
446
447int dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
448 struct mmc_data *data);
449int dm_mmc_set_ios(struct udevice *dev);
Jean-Jacques Hiblot5f23d872017-09-21 16:30:01 +0200450void dm_mmc_send_init_stream(struct udevice *dev);
Simon Glass394dfc02016-06-12 23:30:22 -0600451int dm_mmc_get_cd(struct udevice *dev);
452int dm_mmc_get_wp(struct udevice *dev);
Kishon Vijay Abraham Iae7174f2017-09-21 16:30:05 +0200453int dm_mmc_execute_tuning(struct udevice *dev, uint opcode);
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200454int dm_mmc_wait_dat0(struct udevice *dev, int state, int timeout);
Simon Glass394dfc02016-06-12 23:30:22 -0600455
456/* Transition functions for compatibility */
457int mmc_set_ios(struct mmc *mmc);
Jean-Jacques Hiblot5f23d872017-09-21 16:30:01 +0200458void mmc_send_init_stream(struct mmc *mmc);
Simon Glass394dfc02016-06-12 23:30:22 -0600459int mmc_getcd(struct mmc *mmc);
460int mmc_getwp(struct mmc *mmc);
Kishon Vijay Abraham Iae7174f2017-09-21 16:30:05 +0200461int mmc_execute_tuning(struct mmc *mmc, uint opcode);
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200462int mmc_wait_dat0(struct mmc *mmc, int state, int timeout);
Simon Glass394dfc02016-06-12 23:30:22 -0600463
464#else
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200465struct mmc_ops {
466 int (*send_cmd)(struct mmc *mmc,
467 struct mmc_cmd *cmd, struct mmc_data *data);
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900468 int (*set_ios)(struct mmc *mmc);
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200469 int (*init)(struct mmc *mmc);
470 int (*getcd)(struct mmc *mmc);
471 int (*getwp)(struct mmc *mmc);
472};
Simon Glass394dfc02016-06-12 23:30:22 -0600473#endif
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200474
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200475struct mmc_config {
476 const char *name;
Simon Glasseba48f92017-07-29 11:35:31 -0600477#if !CONFIG_IS_ENABLED(DM_MMC)
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200478 const struct mmc_ops *ops;
Simon Glass394dfc02016-06-12 23:30:22 -0600479#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200480 uint host_caps;
481 uint voltages;
482 uint f_min;
483 uint f_max;
484 uint b_max;
485 unsigned char part_type;
486};
487
Peng Fanb3fcf1e2016-09-01 11:13:38 +0800488struct sd_ssr {
489 unsigned int au; /* In sectors */
490 unsigned int erase_timeout; /* In milliseconds */
491 unsigned int erase_offset; /* In milliseconds */
492};
493
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200494enum bus_mode {
495 MMC_LEGACY,
496 SD_LEGACY,
497 MMC_HS,
498 SD_HS,
499 UHS_SDR12,
500 UHS_SDR25,
501 UHS_SDR50,
502 UHS_SDR104,
503 UHS_DDR50,
504 MMC_HS_52,
505 MMC_DDR_52,
506 MMC_HS_200,
507 MMC_MODES_END
508};
509
510const char *mmc_mode_name(enum bus_mode mode);
Jean-Jacques Hiblot00de5042017-09-21 16:29:54 +0200511void mmc_dump_capabilities(const char *text, uint caps);
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200512
Jean-Jacques Hiblotec346832017-09-21 16:29:58 +0200513static inline bool mmc_is_mode_ddr(enum bus_mode mode)
514{
515 if ((mode == MMC_DDR_52) || (mode == UHS_DDR50))
516 return true;
517 else
518 return false;
519}
520
Jean-Jacques Hiblotf4d5b3e2017-09-21 16:30:07 +0200521#define UHS_CAPS (MMC_CAP(UHS_SDR12) | MMC_CAP(UHS_SDR25) | \
522 MMC_CAP(UHS_SDR50) | MMC_CAP(UHS_SDR104) | \
523 MMC_CAP(UHS_DDR50))
524
525static inline bool supports_uhs(uint caps)
526{
527 return (caps & UHS_CAPS) ? true : false;
528}
529
Simon Glass394dfc02016-06-12 23:30:22 -0600530/*
531 * With CONFIG_DM_MMC enabled, struct mmc can be accessed from the MMC device
532 * with mmc_get_mmc_dev().
533 *
534 * TODO struct mmc should be in mmc_private but it's hard to fix right now
535 */
Andy Flemingad347bb2008-10-30 16:41:01 -0500536struct mmc {
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600537#if !CONFIG_IS_ENABLED(BLK)
Andy Flemingad347bb2008-10-30 16:41:01 -0500538 struct list_head link;
Simon Glass59bc6f22016-05-01 13:52:41 -0600539#endif
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200540 const struct mmc_config *cfg; /* provided configuration */
Andy Flemingad347bb2008-10-30 16:41:01 -0500541 uint version;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200542 void *priv;
Lei Wen31b99802011-05-02 16:26:26 +0000543 uint has_init;
Andy Flemingad347bb2008-10-30 16:41:01 -0500544 int high_capacity;
Kishon Vijay Abraham Id6246bf2017-09-21 16:30:03 +0200545 bool clk_disable; /* true if the clock can be turned off */
Andy Flemingad347bb2008-10-30 16:41:01 -0500546 uint bus_width;
547 uint clock;
Kishon Vijay Abraham I4afb12b2017-09-21 16:30:00 +0200548 enum mmc_voltage signal_voltage;
Andy Flemingad347bb2008-10-30 16:41:01 -0500549 uint card_caps;
Jean-Jacques Hiblotdc030fb2017-09-21 16:30:08 +0200550 uint host_caps;
Andy Flemingad347bb2008-10-30 16:41:01 -0500551 uint ocr;
Markus Niebel03951412013-12-16 13:40:46 +0100552 uint dsr;
553 uint dsr_imp;
Andy Flemingad347bb2008-10-30 16:41:01 -0500554 uint scr[2];
555 uint csd[4];
Rabin Vincentbdf7a682009-04-05 13:30:55 +0530556 uint cid[4];
Andy Flemingad347bb2008-10-30 16:41:01 -0500557 ushort rca;
Diego Santa Cruzc145f9e2014-12-23 10:50:17 +0100558 u8 part_support;
559 u8 part_attr;
Diego Santa Cruz37a50b92014-12-23 10:50:33 +0100560 u8 wr_rel_set;
Tom Rinie8128312017-05-10 15:20:16 -0400561 u8 part_config;
Andy Flemingad347bb2008-10-30 16:41:01 -0500562 uint tran_speed;
Jean-Jacques Hiblota94fb412017-09-21 16:29:53 +0200563 uint legacy_speed; /* speed for the legacy mode provided by the card */
Andy Flemingad347bb2008-10-30 16:41:01 -0500564 uint read_bl_len;
565 uint write_bl_len;
Diego Santa Cruz747f6fa2014-12-23 10:50:24 +0100566 uint erase_grp_size; /* in 512-byte sectors */
Diego Santa Cruz61b78fe2014-12-23 10:50:25 +0100567 uint hc_wp_grp_size; /* in 512-byte sectors */
Peng Fanb3fcf1e2016-09-01 11:13:38 +0800568 struct sd_ssr ssr; /* SD status register */
Andy Flemingad347bb2008-10-30 16:41:01 -0500569 u64 capacity;
Stephen Warrene315ae82013-06-11 15:14:01 -0600570 u64 capacity_user;
571 u64 capacity_boot;
572 u64 capacity_rpmb;
573 u64 capacity_gp[4];
Diego Santa Cruz3b62d842014-12-23 10:50:22 +0100574 u64 enh_user_start;
575 u64 enh_user_size;
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600576#if !CONFIG_IS_ENABLED(BLK)
Simon Glasse3394752016-02-29 15:25:34 -0700577 struct blk_desc block_dev;
Simon Glass59bc6f22016-05-01 13:52:41 -0600578#endif
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000579 char op_cond_pending; /* 1 if we are waiting on an op_cond command */
580 char init_in_progress; /* 1 if we have done mmc_start_init() */
581 char preinit; /* start init as early as possible */
Andrew Gabbasov9fc2a412014-12-01 06:59:09 -0600582 int ddr_mode;
Simon Glass5f4bd8c2017-07-04 13:31:19 -0600583#if CONFIG_IS_ENABLED(DM_MMC)
Simon Glass77ca42b2016-05-01 13:52:34 -0600584 struct udevice *dev; /* Device for this MMC controller */
Jean-Jacques Hiblota49ffa12017-09-21 16:29:48 +0200585#if CONFIG_IS_ENABLED(DM_REGULATOR)
586 struct udevice *vmmc_supply; /* Main voltage regulator (Vcc)*/
587 struct udevice *vqmmc_supply; /* IO voltage regulator (Vccq)*/
588#endif
Simon Glass77ca42b2016-05-01 13:52:34 -0600589#endif
Jean-Jacques Hibloted9506b2017-09-21 16:29:51 +0200590 u8 *ext_csd;
Jean-Jacques Hiblot3d30972b2017-09-21 16:30:09 +0200591 enum bus_mode selected_mode; /* mode currently used */
592 enum bus_mode best_mode; /* best mode is the supported mode with the
593 * highest bandwidth. It may not always be the
594 * operating mode due to limitations when
595 * accessing the boot partitions
596 */
Kishon Vijay Abraham I07baaa62017-09-21 16:30:10 +0200597 u32 quirks;
Andy Flemingad347bb2008-10-30 16:41:01 -0500598};
599
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100600struct mmc_hwpart_conf {
601 struct {
602 uint enh_start; /* in 512-byte sectors */
603 uint enh_size; /* in 512-byte sectors, if 0 no enh area */
Diego Santa Cruz80200272014-12-23 10:50:31 +0100604 unsigned wr_rel_change : 1;
605 unsigned wr_rel_set : 1;
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100606 } user;
607 struct {
608 uint size; /* in 512-byte sectors */
Diego Santa Cruz80200272014-12-23 10:50:31 +0100609 unsigned enhanced : 1;
610 unsigned wr_rel_change : 1;
611 unsigned wr_rel_set : 1;
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100612 } gp_part[4];
613};
614
615enum mmc_hwpart_conf_mode {
616 MMC_HWPART_CONF_CHECK,
617 MMC_HWPART_CONF_SET,
618 MMC_HWPART_CONF_COMPLETE,
619};
620
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200621struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
Simon Glassa70a1462016-05-01 13:52:40 -0600622
623/**
624 * mmc_bind() - Set up a new MMC device ready for probing
625 *
626 * A child block device is bound with the IF_TYPE_MMC interface type. This
627 * allows the device to be used with CONFIG_BLK
628 *
629 * @dev: MMC device to set up
630 * @mmc: MMC struct
631 * @cfg: MMC configuration
632 * @return 0 if OK, -ve on error
633 */
634int mmc_bind(struct udevice *dev, struct mmc *mmc,
635 const struct mmc_config *cfg);
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200636void mmc_destroy(struct mmc *mmc);
Simon Glassa70a1462016-05-01 13:52:40 -0600637
638/**
639 * mmc_unbind() - Unbind a MMC device's child block device
640 *
641 * @dev: MMC device
642 * @return 0 if OK, -ve on error
643 */
644int mmc_unbind(struct udevice *dev);
Andy Flemingad347bb2008-10-30 16:41:01 -0500645int mmc_initialize(bd_t *bis);
646int mmc_init(struct mmc *mmc);
647int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
Kishon Vijay Abraham Id6246bf2017-09-21 16:30:03 +0200648
649/**
650 * mmc_set_clock() - change the bus clock
651 * @mmc: MMC struct
652 * @clock: bus frequency in Hz
653 * @disable: flag indicating if the clock must on or off
654 * @return 0 if OK, -ve on error
655 */
656int mmc_set_clock(struct mmc *mmc, uint clock, bool disable);
657
Andy Flemingad347bb2008-10-30 16:41:01 -0500658struct mmc *find_mmc_device(int dev_num);
Steve Sakomane4548302010-07-01 12:12:42 -0700659int mmc_set_dev(int dev_num);
Andy Flemingad347bb2008-10-30 16:41:01 -0500660void print_mmc_devices(char separator);
Kever Yang38456602016-07-22 17:22:50 +0800661
662/**
663 * get_mmc_num() - get the total MMC device number
664 *
665 * @return 0 if there is no MMC device, else the number of devices
666 */
Lei Wend430d7c2011-05-02 16:26:25 +0000667int get_mmc_num(void);
Marek Vasutf537e392016-12-01 02:06:33 +0100668int mmc_switch_part(struct mmc *mmc, unsigned int part_num);
Diego Santa Cruz69eb71a02014-12-23 10:50:29 +0100669int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
670 enum mmc_hwpart_conf_mode mode);
Simon Glass394dfc02016-06-12 23:30:22 -0600671
Simon Glasseba48f92017-07-29 11:35:31 -0600672#if !CONFIG_IS_ENABLED(DM_MMC)
Thierry Redingb9c8b772012-01-02 01:15:37 +0000673int mmc_getcd(struct mmc *mmc);
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +0200674int board_mmc_getcd(struct mmc *mmc);
Nikita Kiryanov020f2612012-12-03 02:19:46 +0000675int mmc_getwp(struct mmc *mmc);
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +0200676int board_mmc_getwp(struct mmc *mmc);
Simon Glass394dfc02016-06-12 23:30:22 -0600677#endif
678
Markus Niebel03951412013-12-16 13:40:46 +0100679int mmc_set_dsr(struct mmc *mmc, u16 val);
Amar1104e9b2013-04-27 11:42:58 +0530680/* Function to change the size of boot partition and rpmb partitions */
681int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
682 unsigned long rpmbsize);
Tom Rinif8c6f792014-02-05 10:24:21 -0500683/* Function to modify the PARTITION_CONFIG field of EXT_CSD */
684int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
Tom Rini4cf854c2014-02-05 10:24:22 -0500685/* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
686int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
Tom Rini35a3ea12014-02-07 14:15:20 -0500687/* Function to modify the RST_n_FUNCTION field of EXT_CSD */
688int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
Pierre Aubert343cd9f2014-04-24 10:30:06 +0200689/* Functions to read / write the RPMB partition */
690int mmc_rpmb_set_key(struct mmc *mmc, void *key);
691int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
692int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
693 unsigned short cnt, unsigned char *key);
694int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
695 unsigned short cnt, unsigned char *key);
Tomas Melinc17dae52016-11-25 11:01:03 +0200696#ifdef CONFIG_CMD_BKOPS_ENABLE
697int mmc_set_bkops_enable(struct mmc *mmc);
698#endif
699
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000700/**
701 * Start device initialization and return immediately; it does not block on
702 * polling OCR (operation condition register) status. Then you should call
703 * mmc_init, which would block on polling OCR status and complete the device
704 * initializatin.
705 *
706 * @param mmc Pointer to a MMC device struct
707 * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
708 */
709int mmc_start_init(struct mmc *mmc);
710
711/**
712 * Set preinit flag of mmc device.
713 *
714 * This will cause the device to be pre-inited during mmc_initialize(),
715 * which may save boot time if the device is not accessed until later.
716 * Some eMMC devices take 200-300ms to init, but unfortunately they
717 * must be sent a series of commands to even get them to start preparing
718 * for operation.
719 *
720 * @param mmc Pointer to a MMC device struct
721 * @param preinit preinit flag value
722 */
723void mmc_set_preinit(struct mmc *mmc, int preinit);
724
Paul Burtond4519552013-09-04 16:12:26 +0100725#ifdef CONFIG_MMC_SPI
Tom Rini23bcc9b2014-03-28 16:55:29 -0400726#define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
Paul Burtond4519552013-09-04 16:12:26 +0100727#else
728#define mmc_host_is_spi(mmc) 0
729#endif
Thomas Chou1254c3d2010-12-24 13:12:21 +0000730struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
Reinhard Meyerc718a562010-08-13 10:31:06 +0200731
Paul Kocialkowski2439fe92014-11-08 20:55:45 +0100732void board_mmc_power_init(void);
Fabio Estevam72fed482014-02-15 14:51:59 -0200733int board_mmc_init(bd_t *bis);
Jeroen Hofsteeaedeeaa2014-07-12 21:24:08 +0200734int cpu_mmc_init(bd_t *bis);
Jeroen Hofsteed491ad02014-10-08 22:58:05 +0200735int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
Clemens Gruber6362b112016-01-26 16:20:38 +0100736int mmc_get_env_dev(void);
Fabio Estevam72fed482014-02-15 14:51:59 -0200737
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200738/* Set block count limit because of 16 bit register limit on some hardware*/
739#ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
740#define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
741#endif
742
Simon Glass8d60adb2016-05-01 13:52:27 -0600743/**
744 * mmc_get_blk_desc() - Get the block descriptor for an MMC device
745 *
746 * @mmc: MMC device
747 * @return block device if found, else NULL
748 */
749struct blk_desc *mmc_get_blk_desc(struct mmc *mmc);
750
wdenk7a428cc2003-06-15 22:40:42 +0000751#endif /* _MMC_H_ */