blob: 9143efe6684d04efdecf1385cc8e2b0d77152f2e [file] [log] [blame]
wdenk7a428cc2003-06-15 22:40:42 +00001/*
Jerry Huang0caea1a2010-11-25 17:06:07 +00002 * Copyright 2008,2010 Freescale Semiconductor, Inc
Andy Flemingad347bb2008-10-30 16:41:01 -05003 * Andy Fleming
4 *
5 * Based (loosely) on the Linux code
wdenk7a428cc2003-06-15 22:40:42 +00006 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
wdenk7a428cc2003-06-15 22:40:42 +00008 */
9
10#ifndef _MMC_H_
11#define _MMC_H_
wdenk7a428cc2003-06-15 22:40:42 +000012
Andy Flemingad347bb2008-10-30 16:41:01 -050013#include <linux/list.h>
Lad, Prabhakar8dc6df82012-06-24 21:35:20 +000014#include <linux/compiler.h>
Mateusz Zalega05d2f412014-04-30 13:04:15 +020015#include <part.h>
Andy Flemingad347bb2008-10-30 16:41:01 -050016
17#define SD_VERSION_SD 0x20000
Jaehoon Chungd552bd12013-01-29 22:58:16 +000018#define SD_VERSION_3 (SD_VERSION_SD | 0x300)
Jaehoon Chung6108ef62013-01-29 19:31:16 +000019#define SD_VERSION_2 (SD_VERSION_SD | 0x200)
20#define SD_VERSION_1_0 (SD_VERSION_SD | 0x100)
21#define SD_VERSION_1_10 (SD_VERSION_SD | 0x10a)
Andy Flemingad347bb2008-10-30 16:41:01 -050022#define MMC_VERSION_MMC 0x10000
23#define MMC_VERSION_UNKNOWN (MMC_VERSION_MMC)
Jaehoon Chung6108ef62013-01-29 19:31:16 +000024#define MMC_VERSION_1_2 (MMC_VERSION_MMC | 0x102)
25#define MMC_VERSION_1_4 (MMC_VERSION_MMC | 0x104)
26#define MMC_VERSION_2_2 (MMC_VERSION_MMC | 0x202)
27#define MMC_VERSION_3 (MMC_VERSION_MMC | 0x300)
28#define MMC_VERSION_4 (MMC_VERSION_MMC | 0x400)
29#define MMC_VERSION_4_1 (MMC_VERSION_MMC | 0x401)
30#define MMC_VERSION_4_2 (MMC_VERSION_MMC | 0x402)
31#define MMC_VERSION_4_3 (MMC_VERSION_MMC | 0x403)
32#define MMC_VERSION_4_41 (MMC_VERSION_MMC | 0x429)
33#define MMC_VERSION_4_5 (MMC_VERSION_MMC | 0x405)
Andy Flemingad347bb2008-10-30 16:41:01 -050034
35#define MMC_MODE_HS 0x001
36#define MMC_MODE_HS_52MHz 0x010
37#define MMC_MODE_4BIT 0x100
38#define MMC_MODE_8BIT 0x200
Thomas Chou1254c3d2010-12-24 13:12:21 +000039#define MMC_MODE_SPI 0x400
Łukasz Majewski237823e2011-07-05 02:19:44 +000040#define MMC_MODE_HC 0x800
Andy Flemingad347bb2008-10-30 16:41:01 -050041
Łukasz Majewskib6fe0dc2012-03-12 22:07:18 +000042#define MMC_MODE_MASK_WIDTH_BITS (MMC_MODE_4BIT | MMC_MODE_8BIT)
43#define MMC_MODE_WIDTH_BITS_SHIFT 8
44
Andy Flemingad347bb2008-10-30 16:41:01 -050045#define SD_DATA_4BIT 0x00040000
46
Albin Tonnerre06f9db12009-08-22 14:21:53 +020047#define IS_SD(x) (x->version & SD_VERSION_SD)
Andy Flemingad347bb2008-10-30 16:41:01 -050048
49#define MMC_DATA_READ 1
50#define MMC_DATA_WRITE 2
51
52#define NO_CARD_ERR -16 /* No SD/MMC card inserted */
53#define UNUSABLE_ERR -17 /* Unusable Card */
54#define COMM_ERR -18 /* Communications Error */
55#define TIMEOUT -19
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +000056#define IN_PROGRESS -20 /* operation is in progress */
Andrew Gabbasove80682f2014-04-03 04:34:32 -050057#define SWITCH_ERR -21 /* Card reports failure to switch mode */
Andy Flemingad347bb2008-10-30 16:41:01 -050058
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020059#define MMC_CMD_GO_IDLE_STATE 0
60#define MMC_CMD_SEND_OP_COND 1
61#define MMC_CMD_ALL_SEND_CID 2
62#define MMC_CMD_SET_RELATIVE_ADDR 3
63#define MMC_CMD_SET_DSR 4
Andy Flemingad347bb2008-10-30 16:41:01 -050064#define MMC_CMD_SWITCH 6
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020065#define MMC_CMD_SELECT_CARD 7
Andy Flemingad347bb2008-10-30 16:41:01 -050066#define MMC_CMD_SEND_EXT_CSD 8
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020067#define MMC_CMD_SEND_CSD 9
68#define MMC_CMD_SEND_CID 10
Andy Flemingad347bb2008-10-30 16:41:01 -050069#define MMC_CMD_STOP_TRANSMISSION 12
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020070#define MMC_CMD_SEND_STATUS 13
71#define MMC_CMD_SET_BLOCKLEN 16
72#define MMC_CMD_READ_SINGLE_BLOCK 17
73#define MMC_CMD_READ_MULTIPLE_BLOCK 18
Andy Flemingad347bb2008-10-30 16:41:01 -050074#define MMC_CMD_WRITE_SINGLE_BLOCK 24
75#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
Lei Wenea526762011-06-22 17:03:31 +000076#define MMC_CMD_ERASE_GROUP_START 35
77#define MMC_CMD_ERASE_GROUP_END 36
78#define MMC_CMD_ERASE 38
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020079#define MMC_CMD_APP_CMD 55
Thomas Chou1254c3d2010-12-24 13:12:21 +000080#define MMC_CMD_SPI_READ_OCR 58
81#define MMC_CMD_SPI_CRC_ON_OFF 59
Amar1104e9b2013-04-27 11:42:58 +053082#define MMC_CMD_RES_MAN 62
83
84#define MMC_CMD62_ARG1 0xefac62ec
85#define MMC_CMD62_ARG2 0xcbaea7
86
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020087
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020088#define SD_CMD_SEND_RELATIVE_ADDR 3
Andy Flemingad347bb2008-10-30 16:41:01 -050089#define SD_CMD_SWITCH_FUNC 6
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020090#define SD_CMD_SEND_IF_COND 8
91
92#define SD_CMD_APP_SET_BUS_WIDTH 6
Lei Wenea526762011-06-22 17:03:31 +000093#define SD_CMD_ERASE_WR_BLK_START 32
94#define SD_CMD_ERASE_WR_BLK_END 33
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +020095#define SD_CMD_APP_SEND_OP_COND 41
Andy Flemingad347bb2008-10-30 16:41:01 -050096#define SD_CMD_APP_SEND_SCR 51
97
98/* SCR definitions in different words */
99#define SD_HIGHSPEED_BUSY 0x00020000
100#define SD_HIGHSPEED_SUPPORTED 0x00020000
101
102#define MMC_HS_TIMING 0x00000100
103#define MMC_HS_52MHZ 0x2
104
Thomas Chou225d4c02011-04-19 03:48:31 +0000105#define OCR_BUSY 0x80000000
106#define OCR_HCS 0x40000000
Raffaele Recalcati1df837e2011-03-11 02:01:13 +0000107#define OCR_VOLTAGE_MASK 0x007FFF80
108#define OCR_ACCESS_MODE 0x60000000
Andy Flemingad347bb2008-10-30 16:41:01 -0500109
Lei Wenea526762011-06-22 17:03:31 +0000110#define SECURE_ERASE 0x80000000
111
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000112#define MMC_STATUS_MASK (~0x0206BF7F)
Andrew Gabbasove80682f2014-04-03 04:34:32 -0500113#define MMC_STATUS_SWITCH_ERROR (1 << 7)
Thomas Chou225d4c02011-04-19 03:48:31 +0000114#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
115#define MMC_STATUS_CURR_STATE (0xf << 9)
Thomas Chou45385002011-04-19 03:48:32 +0000116#define MMC_STATUS_ERROR (1 << 19)
Raffaele Recalcati01a0dc62011-03-11 02:01:12 +0000117
Jan Kloetzke31789322012-02-05 22:29:12 +0000118#define MMC_STATE_PRG (7 << 9)
119
Andy Flemingad347bb2008-10-30 16:41:01 -0500120#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
121#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
122#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
123#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
124#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
125#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
126#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
127#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
128#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
129#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
130#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
131#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
132#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
133#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
134#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
135#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
136#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
137
138#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
139#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
140 addressed by index which are
141 1 in value field */
142#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
143 addressed by index, which are
144 1 in value field */
145#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
146
147#define SD_SWITCH_CHECK 0
148#define SD_SWITCH_SWITCH 1
149
150/*
151 * EXT_CSD fields
152 */
Stephen Warrene315ae82013-06-11 15:14:01 -0600153#define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
Oliver Metzb3f14092013-10-01 20:32:07 +0200154#define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
Lei Wen217467f2011-10-03 20:35:10 +0000155#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
Tom Rini35a3ea12014-02-07 14:15:20 -0500156#define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
Stephen Warrene315ae82013-06-11 15:14:01 -0600157#define EXT_CSD_RPMB_MULT 168 /* RO */
Lei Wen217467f2011-10-03 20:35:10 +0000158#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
Amar1104e9b2013-04-27 11:42:58 +0530159#define EXT_CSD_BOOT_BUS_WIDTH 177
Lei Wen217467f2011-10-03 20:35:10 +0000160#define EXT_CSD_PART_CONF 179 /* R/W */
161#define EXT_CSD_BUS_WIDTH 183 /* R/W */
162#define EXT_CSD_HS_TIMING 185 /* R/W */
163#define EXT_CSD_REV 192 /* RO */
164#define EXT_CSD_CARD_TYPE 196 /* RO */
165#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
Stephen Warrene315ae82013-06-11 15:14:01 -0600166#define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
Lei Wen217467f2011-10-03 20:35:10 +0000167#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
Stephen Warren009784c2012-07-30 10:55:43 +0000168#define EXT_CSD_BOOT_MULT 226 /* RO */
Andy Flemingad347bb2008-10-30 16:41:01 -0500169
170/*
171 * EXT_CSD field definitions
172 */
173
Thomas Chou225d4c02011-04-19 03:48:31 +0000174#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
175#define EXT_CSD_CMD_SET_SECURE (1 << 1)
176#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
Andy Flemingad347bb2008-10-30 16:41:01 -0500177
Thomas Chou225d4c02011-04-19 03:48:31 +0000178#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
179#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
Andy Flemingad347bb2008-10-30 16:41:01 -0500180
181#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
182#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
183#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
Haavard Skinnemoen31e5ad02008-05-22 11:09:59 +0200184
Amar1104e9b2013-04-27 11:42:58 +0530185#define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
186#define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
187#define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
188#define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
189
190#define EXT_CSD_BOOT_ACK(x) (x << 6)
191#define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
192#define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
193
Tom Rini4cf854c2014-02-05 10:24:22 -0500194#define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
195#define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
196#define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
Amar1104e9b2013-04-27 11:42:58 +0530197
Andy Fleming724ecf02008-10-30 16:31:39 -0500198#define R1_ILLEGAL_COMMAND (1 << 22)
199#define R1_APP_CMD (1 << 5)
200
Andy Flemingad347bb2008-10-30 16:41:01 -0500201#define MMC_RSP_PRESENT (1 << 0)
Thomas Chou225d4c02011-04-19 03:48:31 +0000202#define MMC_RSP_136 (1 << 1) /* 136 bit response */
203#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
204#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
205#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
Andy Flemingad347bb2008-10-30 16:41:01 -0500206
Thomas Chou225d4c02011-04-19 03:48:31 +0000207#define MMC_RSP_NONE (0)
208#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Flemingad347bb2008-10-30 16:41:01 -0500209#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
210 MMC_RSP_BUSY)
Thomas Chou225d4c02011-04-19 03:48:31 +0000211#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
212#define MMC_RSP_R3 (MMC_RSP_PRESENT)
213#define MMC_RSP_R4 (MMC_RSP_PRESENT)
214#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
215#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
216#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Flemingad347bb2008-10-30 16:41:01 -0500217
Lei Wen31b99802011-05-02 16:26:26 +0000218#define MMCPART_NOAVAILABLE (0xff)
219#define PART_ACCESS_MASK (0x7)
220#define PART_SUPPORT (0x1)
Oliver Metzb3f14092013-10-01 20:32:07 +0200221#define PART_ENH_ATTRIB (0x1f)
wdenk7a428cc2003-06-15 22:40:42 +0000222
Simon Glassa09c2b72013-04-03 08:54:30 +0000223/* Maximum block size for MMC */
224#define MMC_MAX_BLOCK_LEN 512
225
Amar1104e9b2013-04-27 11:42:58 +0530226/* The number of MMC physical partitions. These consist of:
227 * boot partitions (2), general purpose partitions (4) in MMC v4.4.
228 */
229#define MMC_NUM_BOOT_PARTITION 2
230
Andy Fleming724ecf02008-10-30 16:31:39 -0500231struct mmc_cid {
232 unsigned long psn;
233 unsigned short oid;
234 unsigned char mid;
235 unsigned char prv;
236 unsigned char mdt;
237 char pnm[7];
238};
239
Andy Flemingad347bb2008-10-30 16:41:01 -0500240struct mmc_cmd {
241 ushort cmdidx;
242 uint resp_type;
243 uint cmdarg;
Rabin Vincentbdf7a682009-04-05 13:30:55 +0530244 uint response[4];
Andy Flemingad347bb2008-10-30 16:41:01 -0500245};
246
247struct mmc_data {
248 union {
249 char *dest;
250 const char *src; /* src buffers don't get written to */
251 };
252 uint flags;
253 uint blocks;
254 uint blocksize;
255};
256
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200257/* forward decl. */
258struct mmc;
259
260struct mmc_ops {
261 int (*send_cmd)(struct mmc *mmc,
262 struct mmc_cmd *cmd, struct mmc_data *data);
263 void (*set_ios)(struct mmc *mmc);
264 int (*init)(struct mmc *mmc);
265 int (*getcd)(struct mmc *mmc);
266 int (*getwp)(struct mmc *mmc);
267};
268
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200269struct mmc_config {
270 const char *name;
271 const struct mmc_ops *ops;
272 uint host_caps;
273 uint voltages;
274 uint f_min;
275 uint f_max;
276 uint b_max;
277 unsigned char part_type;
278};
279
280/* TODO struct mmc should be in mmc_private but it's hard to fix right now */
Andy Flemingad347bb2008-10-30 16:41:01 -0500281struct mmc {
282 struct list_head link;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200283 const struct mmc_config *cfg; /* provided configuration */
Andy Flemingad347bb2008-10-30 16:41:01 -0500284 uint version;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200285 void *priv;
Lei Wen31b99802011-05-02 16:26:26 +0000286 uint has_init;
Andy Flemingad347bb2008-10-30 16:41:01 -0500287 int high_capacity;
288 uint bus_width;
289 uint clock;
290 uint card_caps;
Andy Flemingad347bb2008-10-30 16:41:01 -0500291 uint ocr;
Markus Niebel03951412013-12-16 13:40:46 +0100292 uint dsr;
293 uint dsr_imp;
Andy Flemingad347bb2008-10-30 16:41:01 -0500294 uint scr[2];
295 uint csd[4];
Rabin Vincentbdf7a682009-04-05 13:30:55 +0530296 uint cid[4];
Andy Flemingad347bb2008-10-30 16:41:01 -0500297 ushort rca;
Lei Wen31b99802011-05-02 16:26:26 +0000298 char part_config;
299 char part_num;
Andy Flemingad347bb2008-10-30 16:41:01 -0500300 uint tran_speed;
301 uint read_bl_len;
302 uint write_bl_len;
Lei Wenea526762011-06-22 17:03:31 +0000303 uint erase_grp_size;
Andy Flemingad347bb2008-10-30 16:41:01 -0500304 u64 capacity;
Stephen Warrene315ae82013-06-11 15:14:01 -0600305 u64 capacity_user;
306 u64 capacity_boot;
307 u64 capacity_rpmb;
308 u64 capacity_gp[4];
Andy Flemingad347bb2008-10-30 16:41:01 -0500309 block_dev_desc_t block_dev;
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000310 char op_cond_pending; /* 1 if we are waiting on an op_cond command */
311 char init_in_progress; /* 1 if we have done mmc_start_init() */
312 char preinit; /* start init as early as possible */
313 uint op_cond_response; /* the response byte from the last op_cond */
Andy Flemingad347bb2008-10-30 16:41:01 -0500314};
315
316int mmc_register(struct mmc *mmc);
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200317struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
318void mmc_destroy(struct mmc *mmc);
Andy Flemingad347bb2008-10-30 16:41:01 -0500319int mmc_initialize(bd_t *bis);
320int mmc_init(struct mmc *mmc);
321int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
Jerry Huang0caea1a2010-11-25 17:06:07 +0000322void mmc_set_clock(struct mmc *mmc, uint clock);
Andy Flemingad347bb2008-10-30 16:41:01 -0500323struct mmc *find_mmc_device(int dev_num);
Steve Sakomane4548302010-07-01 12:12:42 -0700324int mmc_set_dev(int dev_num);
Andy Flemingad347bb2008-10-30 16:41:01 -0500325void print_mmc_devices(char separator);
Lei Wend430d7c2011-05-02 16:26:25 +0000326int get_mmc_num(void);
Thierry Redingd7aebf42012-01-02 01:15:36 +0000327int board_mmc_getcd(struct mmc *mmc);
Lei Wen31b99802011-05-02 16:26:26 +0000328int mmc_switch_part(int dev_num, unsigned int part_num);
Thierry Redingb9c8b772012-01-02 01:15:37 +0000329int mmc_getcd(struct mmc *mmc);
Nikita Kiryanov020f2612012-12-03 02:19:46 +0000330int mmc_getwp(struct mmc *mmc);
Markus Niebel03951412013-12-16 13:40:46 +0100331int mmc_set_dsr(struct mmc *mmc, u16 val);
Amar1104e9b2013-04-27 11:42:58 +0530332/* Function to change the size of boot partition and rpmb partitions */
333int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
334 unsigned long rpmbsize);
Tom Rinif8c6f792014-02-05 10:24:21 -0500335/* Function to modify the PARTITION_CONFIG field of EXT_CSD */
336int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
Tom Rini4cf854c2014-02-05 10:24:22 -0500337/* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
338int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
Tom Rini35a3ea12014-02-07 14:15:20 -0500339/* Function to modify the RST_n_FUNCTION field of EXT_CSD */
340int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
Andy Flemingad347bb2008-10-30 16:41:01 -0500341
Che-Liang Chiou4a2c7d72012-11-28 15:21:13 +0000342/**
343 * Start device initialization and return immediately; it does not block on
344 * polling OCR (operation condition register) status. Then you should call
345 * mmc_init, which would block on polling OCR status and complete the device
346 * initializatin.
347 *
348 * @param mmc Pointer to a MMC device struct
349 * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
350 */
351int mmc_start_init(struct mmc *mmc);
352
353/**
354 * Set preinit flag of mmc device.
355 *
356 * This will cause the device to be pre-inited during mmc_initialize(),
357 * which may save boot time if the device is not accessed until later.
358 * Some eMMC devices take 200-300ms to init, but unfortunately they
359 * must be sent a series of commands to even get them to start preparing
360 * for operation.
361 *
362 * @param mmc Pointer to a MMC device struct
363 * @param preinit preinit flag value
364 */
365void mmc_set_preinit(struct mmc *mmc, int preinit);
366
Reinhard Meyerc718a562010-08-13 10:31:06 +0200367#ifdef CONFIG_GENERIC_MMC
Paul Burtond4519552013-09-04 16:12:26 +0100368#ifdef CONFIG_MMC_SPI
Tom Rini23bcc9b2014-03-28 16:55:29 -0400369#define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
Paul Burtond4519552013-09-04 16:12:26 +0100370#else
371#define mmc_host_is_spi(mmc) 0
372#endif
Thomas Chou1254c3d2010-12-24 13:12:21 +0000373struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
Reinhard Meyerc718a562010-08-13 10:31:06 +0200374#else
Andy Flemingad347bb2008-10-30 16:41:01 -0500375int mmc_legacy_init(int verbose);
376#endif
Reinhard Meyerc718a562010-08-13 10:31:06 +0200377
Fabio Estevam72fed482014-02-15 14:51:59 -0200378int board_mmc_init(bd_t *bis);
379
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200380/* Set block count limit because of 16 bit register limit on some hardware*/
381#ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
382#define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
383#endif
384
wdenk7a428cc2003-06-15 22:40:42 +0000385#endif /* _MMC_H_ */