blob: 760d98cd620c5565df11c635befc351262b64272 [file] [log] [blame]
Jagan Teki24740332018-08-02 23:33:55 +05301// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Copyright (C) 2018 Amarula Solutions.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 */
6
7#include <common.h>
8#include <clk-uclass.h>
9#include <dm.h>
10#include <errno.h>
Samuel Holland12e3faa2021-09-12 11:48:43 -050011#include <clk/sunxi.h>
Jagan Teki24740332018-08-02 23:33:55 +053012#include <dt-bindings/clock/sun8i-a83t-ccu.h>
13#include <dt-bindings/reset/sun8i-a83t-ccu.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060014#include <linux/bitops.h>
Jagan Teki24740332018-08-02 23:33:55 +053015
16static struct ccu_clk_gate a83t_gates[] = {
Samuel Holland1467d442022-11-28 01:02:24 -060017 [CLK_BUS_MIPI_DSI] = GATE(0x060, BIT(1)),
Andre Przywaraddf33c12019-01-29 15:54:09 +000018 [CLK_BUS_MMC0] = GATE(0x060, BIT(8)),
19 [CLK_BUS_MMC1] = GATE(0x060, BIT(9)),
20 [CLK_BUS_MMC2] = GATE(0x060, BIT(10)),
Samuel Hollanda0f27ba2023-01-22 16:06:31 -060021 [CLK_BUS_NAND] = GATE(0x060, BIT(13)),
Jagan Teki836631b2019-02-28 00:26:57 +053022 [CLK_BUS_EMAC] = GATE(0x060, BIT(17)),
Jagan Tekibc123132019-02-27 20:02:06 +053023 [CLK_BUS_SPI0] = GATE(0x060, BIT(20)),
24 [CLK_BUS_SPI1] = GATE(0x060, BIT(21)),
Jagan Teki24740332018-08-02 23:33:55 +053025 [CLK_BUS_OTG] = GATE(0x060, BIT(24)),
26 [CLK_BUS_EHCI0] = GATE(0x060, BIT(26)),
27 [CLK_BUS_EHCI1] = GATE(0x060, BIT(27)),
28 [CLK_BUS_OHCI0] = GATE(0x060, BIT(29)),
29
Samuel Holland1467d442022-11-28 01:02:24 -060030 [CLK_BUS_TCON0] = GATE(0x064, BIT(4)),
31 [CLK_BUS_TCON1] = GATE(0x064, BIT(5)),
32 [CLK_BUS_HDMI] = GATE(0x064, BIT(11)),
33 [CLK_BUS_DE] = GATE(0x064, BIT(12)),
34
Andre Przywara3e9aa0b2022-05-04 22:10:28 +010035 [CLK_BUS_PIO] = GATE(0x068, BIT(5)),
36
Samuel Hollandfa7a7fa2021-09-12 09:47:24 -050037 [CLK_BUS_I2C0] = GATE(0x06c, BIT(0)),
38 [CLK_BUS_I2C1] = GATE(0x06c, BIT(1)),
39 [CLK_BUS_I2C2] = GATE(0x06c, BIT(2)),
Jagan Teki8cf08ea2018-12-30 21:29:24 +053040 [CLK_BUS_UART0] = GATE(0x06c, BIT(16)),
41 [CLK_BUS_UART1] = GATE(0x06c, BIT(17)),
42 [CLK_BUS_UART2] = GATE(0x06c, BIT(18)),
43 [CLK_BUS_UART3] = GATE(0x06c, BIT(19)),
44 [CLK_BUS_UART4] = GATE(0x06c, BIT(20)),
45
Samuel Hollanda0f27ba2023-01-22 16:06:31 -060046 [CLK_NAND] = GATE(0x080, BIT(31)),
Jagan Tekibc123132019-02-27 20:02:06 +053047 [CLK_SPI0] = GATE(0x0a0, BIT(31)),
48 [CLK_SPI1] = GATE(0x0a4, BIT(31)),
49
Jagan Teki24740332018-08-02 23:33:55 +053050 [CLK_USB_PHY0] = GATE(0x0cc, BIT(8)),
51 [CLK_USB_PHY1] = GATE(0x0cc, BIT(9)),
52 [CLK_USB_HSIC] = GATE(0x0cc, BIT(10)),
53 [CLK_USB_HSIC_12M] = GATE(0x0cc, BIT(11)),
54 [CLK_USB_OHCI0] = GATE(0x0cc, BIT(16)),
Samuel Holland1467d442022-11-28 01:02:24 -060055
56 [CLK_TCON0] = GATE(0x118, BIT(31)),
57 [CLK_TCON1] = GATE(0x11c, BIT(31)),
58
59 [CLK_HDMI] = GATE(0x150, BIT(31)),
60 [CLK_HDMI_SLOW] = GATE(0x154, BIT(31)),
61
62 [CLK_MIPI_DSI0] = GATE(0x168, BIT(31)),
63 [CLK_MIPI_DSI1] = GATE(0x16c, BIT(31)),
Jagan Teki24740332018-08-02 23:33:55 +053064};
65
66static struct ccu_reset a83t_resets[] = {
67 [RST_USB_PHY0] = RESET(0x0cc, BIT(0)),
68 [RST_USB_PHY1] = RESET(0x0cc, BIT(1)),
69 [RST_USB_HSIC] = RESET(0x0cc, BIT(2)),
70
Samuel Holland1467d442022-11-28 01:02:24 -060071 [RST_BUS_MIPI_DSI] = RESET(0x2c0, BIT(1)),
Andre Przywaraddf33c12019-01-29 15:54:09 +000072 [RST_BUS_MMC0] = RESET(0x2c0, BIT(8)),
73 [RST_BUS_MMC1] = RESET(0x2c0, BIT(9)),
74 [RST_BUS_MMC2] = RESET(0x2c0, BIT(10)),
Samuel Hollanda0f27ba2023-01-22 16:06:31 -060075 [RST_BUS_NAND] = RESET(0x2c0, BIT(13)),
Jagan Teki836631b2019-02-28 00:26:57 +053076 [RST_BUS_EMAC] = RESET(0x2c0, BIT(17)),
Jagan Tekibc123132019-02-27 20:02:06 +053077 [RST_BUS_SPI0] = RESET(0x2c0, BIT(20)),
78 [RST_BUS_SPI1] = RESET(0x2c0, BIT(21)),
Jagan Teki24740332018-08-02 23:33:55 +053079 [RST_BUS_OTG] = RESET(0x2c0, BIT(24)),
80 [RST_BUS_EHCI0] = RESET(0x2c0, BIT(26)),
81 [RST_BUS_EHCI1] = RESET(0x2c0, BIT(27)),
82 [RST_BUS_OHCI0] = RESET(0x2c0, BIT(29)),
Jagan Tekib490aa52018-12-30 21:37:31 +053083
Samuel Holland1467d442022-11-28 01:02:24 -060084 [RST_BUS_TCON0] = RESET(0x2c4, BIT(4)),
85 [RST_BUS_TCON1] = RESET(0x2c4, BIT(5)),
86 [RST_BUS_HDMI0] = RESET(0x2c4, BIT(10)),
87 [RST_BUS_HDMI1] = RESET(0x2c4, BIT(11)),
88 [RST_BUS_DE] = RESET(0x2c4, BIT(12)),
89
Samuel Hollandfa7a7fa2021-09-12 09:47:24 -050090 [RST_BUS_I2C0] = RESET(0x2d8, BIT(0)),
91 [RST_BUS_I2C1] = RESET(0x2d8, BIT(1)),
92 [RST_BUS_I2C2] = RESET(0x2d8, BIT(2)),
Jagan Tekib490aa52018-12-30 21:37:31 +053093 [RST_BUS_UART0] = RESET(0x2d8, BIT(16)),
94 [RST_BUS_UART1] = RESET(0x2d8, BIT(17)),
95 [RST_BUS_UART2] = RESET(0x2d8, BIT(18)),
96 [RST_BUS_UART3] = RESET(0x2d8, BIT(19)),
97 [RST_BUS_UART4] = RESET(0x2d8, BIT(20)),
Jagan Teki24740332018-08-02 23:33:55 +053098};
99
Samuel Holland751c6c62022-05-09 00:29:34 -0500100const struct ccu_desc a83t_ccu_desc = {
Jagan Teki24740332018-08-02 23:33:55 +0530101 .gates = a83t_gates,
102 .resets = a83t_resets,
Samuel Holland84436502022-05-09 00:29:31 -0500103 .num_gates = ARRAY_SIZE(a83t_gates),
104 .num_resets = ARRAY_SIZE(a83t_resets),
Jagan Teki24740332018-08-02 23:33:55 +0530105};