blob: 88c47cad9025541cd24d5ce0ad3803f9f7038e6a [file] [log] [blame]
wdenk2cefd152004-02-08 22:55:38 +00001/*
wdenke65527f2004-02-12 00:47:09 +00002 * (C) Copyright 2002-2004
wdenk2cefd152004-02-08 22:55:38 +00003 * Brad Kemp, Seranoa Networks, Brad.Kemp@seranoa.com
4 *
5 * Copyright (C) 2003 Arabella Software Ltd.
6 * Yuli Barcohen <yuli@arabellasw.com>
wdenk2cefd152004-02-08 22:55:38 +00007 *
wdenke65527f2004-02-12 00:47:09 +00008 * Copyright (C) 2004
9 * Ed Okerson
Stefan Roese12797482006-11-13 13:55:24 +010010 *
11 * Copyright (C) 2006
12 * Tolunay Orkun <listmember@orkun.us>
wdenke65527f2004-02-12 00:47:09 +000013 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020014 * SPDX-License-Identifier: GPL-2.0+
wdenk2cefd152004-02-08 22:55:38 +000015 */
16
17/* The DEBUG define must be before common to enable debugging */
wdenk2ebee312004-02-23 19:30:57 +000018/* #define DEBUG */
19
wdenk2cefd152004-02-08 22:55:38 +000020#include <common.h>
Simon Glassa73bda42015-11-08 23:47:45 -070021#include <console.h>
Thomas Chou47eae232015-11-07 14:31:08 +080022#include <dm.h>
23#include <errno.h>
24#include <fdt_support.h>
wdenk2cefd152004-02-08 22:55:38 +000025#include <asm/processor.h>
Haiying Wangc123a382007-02-21 16:52:31 +010026#include <asm/io.h>
wdenkaeba06f2004-06-09 17:34:58 +000027#include <asm/byteorder.h>
Andrew Gabbasovc1592582013-05-14 12:27:52 -050028#include <asm/unaligned.h>
wdenkd0245fc2005-04-13 10:02:42 +000029#include <environment.h>
Stefan Roese6e83e342009-10-27 15:15:55 +010030#include <mtd/cfi_flash.h>
Jens Scharsig (BuS Elektronik)287a1582012-01-27 09:29:53 +010031#include <watchdog.h>
wdenke537b3b2004-02-23 23:54:43 +000032
wdenk2cefd152004-02-08 22:55:38 +000033/*
Haavard Skinnemoend523e392007-12-13 12:56:28 +010034 * This file implements a Common Flash Interface (CFI) driver for
35 * U-Boot.
36 *
37 * The width of the port and the width of the chips are determined at
38 * initialization. These widths are used to calculate the address for
39 * access CFI data structures.
wdenk2cefd152004-02-08 22:55:38 +000040 *
41 * References
42 * JEDEC Standard JESD68 - Common Flash Interface (CFI)
43 * JEDEC Standard JEP137-A Common Flash Interface (CFI) ID Codes
44 * Intel Application Note 646 Common Flash Interface (CFI) and Command Sets
45 * Intel 290667-008 3 Volt Intel StrataFlash Memory datasheet
Stefan Roese12797482006-11-13 13:55:24 +010046 * AMD CFI Specification, Release 2.0 December 1, 2001
47 * AMD/Spansion Application Note: Migration from Single-byte to Three-byte
48 * Device IDs, Publication Number 25538 Revision A, November 8, 2001
wdenk2cefd152004-02-08 22:55:38 +000049 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050 * Define CONFIG_SYS_WRITE_SWAPPED_DATA, if you have to swap the Bytes between
Heiko Schocher800db312007-01-19 18:05:26 +010051 * reading and writing ... (yes there is such a Hardware).
wdenk2cefd152004-02-08 22:55:38 +000052 */
53
Thomas Chou47eae232015-11-07 14:31:08 +080054DECLARE_GLOBAL_DATA_PTR;
55
Haavard Skinnemoend523e392007-12-13 12:56:28 +010056static uint flash_offset_cfi[2] = { FLASH_OFFSET_CFI, FLASH_OFFSET_CFI_ALT };
Mike Frysingerc2c093d2010-12-22 09:41:13 -050057#ifdef CONFIG_FLASH_CFI_MTD
Piotr Ziecik2a7493c2008-11-17 15:49:32 +010058static uint flash_verbose = 1;
Mike Frysingerc2c093d2010-12-22 09:41:13 -050059#else
60#define flash_verbose 1
61#endif
Wolfgang Denkafa0dd02006-12-27 01:26:13 +010062
Wolfgang Denk9f5fb0f2008-08-08 16:39:54 +020063flash_info_t flash_info[CFI_MAX_FLASH_BANKS]; /* FLASH chips info */
64
Stefan Roesec865e6c2006-02-28 15:29:58 +010065/*
66 * Check if chip width is defined. If not, start detecting with 8bit.
67 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#ifndef CONFIG_SYS_FLASH_CFI_WIDTH
69#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
Stefan Roesec865e6c2006-02-28 15:29:58 +010070#endif
71
Jeroen Hofstee4f517e62014-10-08 22:57:23 +020072#ifdef CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
73#define __maybe_weak __weak
74#else
75#define __maybe_weak static
76#endif
77
Stefan Roeseab935642010-10-25 18:31:48 +020078/*
79 * 0xffff is an undefined value for the configuration register. When
80 * this value is returned, the configuration register shall not be
81 * written at all (default mode).
82 */
83static u16 cfi_flash_config_reg(int i)
84{
85#ifdef CONFIG_SYS_CFI_FLASH_CONFIG_REGS
86 return ((u16 [])CONFIG_SYS_CFI_FLASH_CONFIG_REGS)[i];
87#else
88 return 0xffff;
89#endif
90}
91
Stefan Roesefb9a7302010-08-31 10:00:10 +020092#if defined(CONFIG_SYS_MAX_FLASH_BANKS_DETECT)
93int cfi_flash_num_flash_banks = CONFIG_SYS_MAX_FLASH_BANKS_DETECT;
94#endif
95
Thomas Chou47eae232015-11-07 14:31:08 +080096#ifdef CONFIG_CFI_FLASH /* for driver model */
97static void cfi_flash_init_dm(void)
98{
99 struct udevice *dev;
100
101 cfi_flash_num_flash_banks = 0;
102 /*
103 * The uclass_first_device() will probe the first device and
104 * uclass_next_device() will probe the rest if they exist. So
105 * that cfi_flash_probe() will get called assigning the base
106 * addresses that are available.
107 */
108 for (uclass_first_device(UCLASS_MTD, &dev);
109 dev;
110 uclass_next_device(&dev)) {
111 }
112}
113
Thomas Chou47eae232015-11-07 14:31:08 +0800114phys_addr_t cfi_flash_bank_addr(int i)
115{
Marek Vasut970940f2017-09-12 19:09:08 +0200116 return flash_info[i].base;
Thomas Chou47eae232015-11-07 14:31:08 +0800117}
118#else
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200119__weak phys_addr_t cfi_flash_bank_addr(int i)
Stefan Roese7e7dda82010-08-30 10:11:51 +0200120{
121 return ((phys_addr_t [])CONFIG_SYS_FLASH_BANKS_LIST)[i];
122}
Thomas Chou47eae232015-11-07 14:31:08 +0800123#endif
Stefan Roese7e7dda82010-08-30 10:11:51 +0200124
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200125__weak unsigned long cfi_flash_bank_size(int i)
Ilya Yanok755c1802010-10-21 17:20:12 +0200126{
127#ifdef CONFIG_SYS_FLASH_BANKS_SIZES
128 return ((unsigned long [])CONFIG_SYS_FLASH_BANKS_SIZES)[i];
129#else
130 return 0;
131#endif
132}
Ilya Yanok755c1802010-10-21 17:20:12 +0200133
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200134__maybe_weak void flash_write8(u8 value, void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100135{
136 __raw_writeb(value, addr);
137}
138
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200139__maybe_weak void flash_write16(u16 value, void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100140{
141 __raw_writew(value, addr);
142}
143
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200144__maybe_weak void flash_write32(u32 value, void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100145{
146 __raw_writel(value, addr);
147}
148
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200149__maybe_weak void flash_write64(u64 value, void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100150{
151 /* No architectures currently implement __raw_writeq() */
152 *(volatile u64 *)addr = value;
153}
154
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200155__maybe_weak u8 flash_read8(void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100156{
157 return __raw_readb(addr);
158}
159
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200160__maybe_weak u16 flash_read16(void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100161{
162 return __raw_readw(addr);
163}
164
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200165__maybe_weak u32 flash_read32(void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100166{
167 return __raw_readl(addr);
168}
169
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200170__maybe_weak u64 flash_read64(void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100171{
172 /* No architectures currently implement __raw_readq() */
173 return *(volatile u64 *)addr;
174}
175
wdenk2cefd152004-02-08 22:55:38 +0000176/*-----------------------------------------------------------------------
wdenk2cefd152004-02-08 22:55:38 +0000177 */
Mario Sixbc762c12018-01-26 14:43:54 +0100178#if defined(CONFIG_ENV_IS_IN_FLASH) || defined(CONFIG_ENV_ADDR_REDUND) || \
179 (CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE)
Marek Vasuta26162d2017-08-20 17:20:00 +0200180static flash_info_t *flash_get_info(ulong base)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200181{
182 int i;
Masahiro Yamadac663b9a2013-05-17 14:50:37 +0900183 flash_info_t *info;
wdenk2cefd152004-02-08 22:55:38 +0000184
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185 for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++) {
Masahiro Yamada44049f32013-05-17 14:50:36 +0900186 info = &flash_info[i];
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200187 if (info->size && info->start[0] <= base &&
188 base <= info->start[0] + info->size - 1)
Masahiro Yamadac663b9a2013-05-17 14:50:37 +0900189 return info;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200190 }
wdenk2cefd152004-02-08 22:55:38 +0000191
Masahiro Yamadac663b9a2013-05-17 14:50:37 +0900192 return NULL;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200193}
wdenk2cefd152004-02-08 22:55:38 +0000194#endif
195
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100196unsigned long flash_sector_size(flash_info_t *info, flash_sect_t sect)
197{
198 if (sect != (info->sector_count - 1))
199 return info->start[sect + 1] - info->start[sect];
200 else
201 return info->start[0] + info->size - info->start[sect];
202}
203
wdenke65527f2004-02-12 00:47:09 +0000204/*-----------------------------------------------------------------------
205 * create an address based on the offset and the port width
206 */
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100207static inline void *
Mario Six88f439f2018-01-26 14:43:32 +0100208flash_map(flash_info_t *info, flash_sect_t sect, uint offset)
wdenke65527f2004-02-12 00:47:09 +0000209{
Stefan Roese70a90b72013-04-12 19:04:54 +0200210 unsigned int byte_offset = offset * info->portwidth;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100211
Stefan Roese70a90b72013-04-12 19:04:54 +0200212 return (void *)(info->start[sect] + byte_offset);
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100213}
214
215static inline void flash_unmap(flash_info_t *info, flash_sect_t sect,
216 unsigned int offset, void *addr)
217{
wdenke65527f2004-02-12 00:47:09 +0000218}
219
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200220/*-----------------------------------------------------------------------
221 * make a proper sized command based on the port and chip widths
222 */
Sebastian Siewior7746ed82008-07-15 13:35:23 +0200223static void flash_make_cmd(flash_info_t *info, u32 cmd, void *cmdbuf)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200224{
225 int i;
Vasiliy Leoenenkoc47c0d42008-05-07 21:24:44 +0400226 int cword_offset;
227 int cp_offset;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Sebastian Siewiord528cd62008-07-16 20:04:49 +0200229 u32 cmd_le = cpu_to_le32(cmd);
230#endif
Vasiliy Leoenenkoc47c0d42008-05-07 21:24:44 +0400231 uchar val;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200232 uchar *cp = (uchar *) cmdbuf;
233
Mario Sixe2c07462018-01-26 14:43:33 +0100234 for (i = info->portwidth; i > 0; i--) {
Mario Sixa828c1e2018-01-26 14:43:36 +0100235 cword_offset = (info->portwidth - i) % info->chipwidth;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Vasiliy Leoenenkoc47c0d42008-05-07 21:24:44 +0400237 cp_offset = info->portwidth - i;
Mario Sixae0b9c72018-01-26 14:43:34 +0100238 val = *((uchar *)&cmd_le + cword_offset);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200239#else
Vasiliy Leoenenkoc47c0d42008-05-07 21:24:44 +0400240 cp_offset = i - 1;
Mario Sixae0b9c72018-01-26 14:43:34 +0100241 val = *((uchar *)&cmd + sizeof(u32) - cword_offset - 1);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200242#endif
Sebastian Siewior7746ed82008-07-15 13:35:23 +0200243 cp[cp_offset] = (cword_offset >= sizeof(u32)) ? 0x00 : val;
Vasiliy Leoenenkoc47c0d42008-05-07 21:24:44 +0400244 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200245}
246
wdenk2cefd152004-02-08 22:55:38 +0000247#ifdef DEBUG
wdenke65527f2004-02-12 00:47:09 +0000248/*-----------------------------------------------------------------------
249 * Debug support
250 */
Mario Sixfa290692018-01-26 14:43:31 +0100251static void print_longlong(char *str, unsigned long long data)
wdenk2cefd152004-02-08 22:55:38 +0000252{
253 int i;
254 char *cp;
wdenke65527f2004-02-12 00:47:09 +0000255
Mario Sixa828c1e2018-01-26 14:43:36 +0100256 cp = (char *)&data;
wdenke65527f2004-02-12 00:47:09 +0000257 for (i = 0; i < 8; i++)
Mario Sixfa290692018-01-26 14:43:31 +0100258 sprintf(&str[i * 2], "%2.2x", *cp++);
wdenk2cefd152004-02-08 22:55:38 +0000259}
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200260
Mario Sixfa290692018-01-26 14:43:31 +0100261static void flash_printqry(struct cfi_qry *qry)
wdenke65527f2004-02-12 00:47:09 +0000262{
Haavard Skinnemoen53baec72007-12-14 15:36:16 +0100263 u8 *p = (u8 *)qry;
wdenke65527f2004-02-12 00:47:09 +0000264 int x, y;
265
Haavard Skinnemoen53baec72007-12-14 15:36:16 +0100266 for (x = 0; x < sizeof(struct cfi_qry); x += 16) {
267 debug("%02x : ", x);
268 for (y = 0; y < 16; y++)
269 debug("%2.2x ", p[x + y]);
270 debug(" ");
wdenke65527f2004-02-12 00:47:09 +0000271 for (y = 0; y < 16; y++) {
Haavard Skinnemoen53baec72007-12-14 15:36:16 +0100272 unsigned char c = p[x + y];
Mario Sixc7e359e2018-01-26 14:43:37 +0100273
Haavard Skinnemoen53baec72007-12-14 15:36:16 +0100274 if (c >= 0x20 && c <= 0x7e)
275 debug("%c", c);
276 else
277 debug(".");
wdenke65527f2004-02-12 00:47:09 +0000278 }
Haavard Skinnemoen53baec72007-12-14 15:36:16 +0100279 debug("\n");
wdenke65527f2004-02-12 00:47:09 +0000280 }
281}
wdenk2cefd152004-02-08 22:55:38 +0000282#endif
283
wdenk2cefd152004-02-08 22:55:38 +0000284/*-----------------------------------------------------------------------
wdenk2cefd152004-02-08 22:55:38 +0000285 * read a character at a port width address
286 */
Mario Six88f439f2018-01-26 14:43:32 +0100287static inline uchar flash_read_uchar(flash_info_t *info, uint offset)
wdenk2cefd152004-02-08 22:55:38 +0000288{
289 uchar *cp;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100290 uchar retval;
wdenke65527f2004-02-12 00:47:09 +0000291
Mario Sixfa290692018-01-26 14:43:31 +0100292 cp = flash_map(info, 0, offset);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293#if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100294 retval = flash_read8(cp);
wdenke65527f2004-02-12 00:47:09 +0000295#else
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100296 retval = flash_read8(cp + info->portwidth - 1);
wdenke65527f2004-02-12 00:47:09 +0000297#endif
Mario Sixfa290692018-01-26 14:43:31 +0100298 flash_unmap(info, 0, offset, cp);
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100299 return retval;
wdenk2cefd152004-02-08 22:55:38 +0000300}
301
302/*-----------------------------------------------------------------------
Tor Krill7f2a3052008-03-28 11:29:10 +0100303 * read a word at a port width address, assume 16bit bus
304 */
Mario Six88f439f2018-01-26 14:43:32 +0100305static inline ushort flash_read_word(flash_info_t *info, uint offset)
Tor Krill7f2a3052008-03-28 11:29:10 +0100306{
307 ushort *addr, retval;
308
Mario Sixfa290692018-01-26 14:43:31 +0100309 addr = flash_map(info, 0, offset);
310 retval = flash_read16(addr);
311 flash_unmap(info, 0, offset, addr);
Tor Krill7f2a3052008-03-28 11:29:10 +0100312 return retval;
313}
314
Tor Krill7f2a3052008-03-28 11:29:10 +0100315/*-----------------------------------------------------------------------
Stefan Roese12797482006-11-13 13:55:24 +0100316 * read a long word by picking the least significant byte of each maximum
wdenk2cefd152004-02-08 22:55:38 +0000317 * port size word. Swap for ppc format.
318 */
Mario Six88f439f2018-01-26 14:43:32 +0100319static ulong flash_read_long (flash_info_t *info, flash_sect_t sect,
Haavard Skinnemoen670a3232007-12-13 12:56:29 +0100320 uint offset)
wdenk2cefd152004-02-08 22:55:38 +0000321{
wdenke65527f2004-02-12 00:47:09 +0000322 uchar *addr;
323 ulong retval;
324
325#ifdef DEBUG
326 int x;
327#endif
Mario Sixfa290692018-01-26 14:43:31 +0100328 addr = flash_map(info, sect, offset);
wdenk2cefd152004-02-08 22:55:38 +0000329
wdenke65527f2004-02-12 00:47:09 +0000330#ifdef DEBUG
Mario Sixfa290692018-01-26 14:43:31 +0100331 debug("long addr is at %p info->portwidth = %d\n", addr,
wdenke65527f2004-02-12 00:47:09 +0000332 info->portwidth);
Mario Sixcbe41ca2018-01-26 14:43:38 +0100333 for (x = 0; x < 4 * info->portwidth; x++)
Mario Sixfa290692018-01-26 14:43:31 +0100334 debug("addr[%x] = 0x%x\n", x, flash_read8(addr + x));
wdenke65527f2004-02-12 00:47:09 +0000335#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100337 retval = ((flash_read8(addr) << 16) |
338 (flash_read8(addr + info->portwidth) << 24) |
339 (flash_read8(addr + 2 * info->portwidth)) |
340 (flash_read8(addr + 3 * info->portwidth) << 8));
wdenke65527f2004-02-12 00:47:09 +0000341#else
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100342 retval = ((flash_read8(addr + 2 * info->portwidth - 1) << 24) |
343 (flash_read8(addr + info->portwidth - 1) << 16) |
344 (flash_read8(addr + 4 * info->portwidth - 1) << 8) |
345 (flash_read8(addr + 3 * info->portwidth - 1)));
wdenke65527f2004-02-12 00:47:09 +0000346#endif
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100347 flash_unmap(info, sect, offset, addr);
348
wdenke65527f2004-02-12 00:47:09 +0000349 return retval;
wdenk2cefd152004-02-08 22:55:38 +0000350}
351
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200352/*
353 * Write a proper sized command to the correct address
Michael Schwingen73d044d2007-12-07 23:35:02 +0100354 */
Marek Vasuta26162d2017-08-20 17:20:00 +0200355static void flash_write_cmd(flash_info_t *info, flash_sect_t sect,
356 uint offset, u32 cmd)
Michael Schwingen73d044d2007-12-07 23:35:02 +0100357{
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100358 void *addr;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200359 cfiword_t cword;
Michael Schwingen73d044d2007-12-07 23:35:02 +0100360
Mario Sixfa290692018-01-26 14:43:31 +0100361 addr = flash_map(info, sect, offset);
362 flash_make_cmd(info, cmd, &cword);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200363 switch (info->portwidth) {
364 case FLASH_CFI_8BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100365 debug("fwc addr %p cmd %x %x 8bit x %d bit\n", addr, cmd,
Ryan Harkin316870c2015-10-23 16:50:51 +0100366 cword.w8, info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
367 flash_write8(cword.w8, addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200368 break;
369 case FLASH_CFI_16BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100370 debug("fwc addr %p cmd %x %4.4x 16bit x %d bit\n", addr,
Ryan Harkin316870c2015-10-23 16:50:51 +0100371 cmd, cword.w16,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200372 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Ryan Harkin316870c2015-10-23 16:50:51 +0100373 flash_write16(cword.w16, addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200374 break;
375 case FLASH_CFI_32BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100376 debug("fwc addr %p cmd %x %8.8x 32bit x %d bit\n", addr,
Ryan Harkin316870c2015-10-23 16:50:51 +0100377 cmd, cword.w32,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200378 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Ryan Harkin316870c2015-10-23 16:50:51 +0100379 flash_write32(cword.w32, addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200380 break;
381 case FLASH_CFI_64BIT:
382#ifdef DEBUG
383 {
384 char str[20];
Haavard Skinnemoend523e392007-12-13 12:56:28 +0100385
Mario Sixfa290692018-01-26 14:43:31 +0100386 print_longlong(str, cword.w64);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200387
Mario Sixfa290692018-01-26 14:43:31 +0100388 debug("fwrite addr %p cmd %x %s 64 bit x %d bit\n",
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100389 addr, cmd, str,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200390 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Michael Schwingen73d044d2007-12-07 23:35:02 +0100391 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200392#endif
Ryan Harkin316870c2015-10-23 16:50:51 +0100393 flash_write64(cword.w64, addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200394 break;
Michael Schwingen73d044d2007-12-07 23:35:02 +0100395 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200396
397 /* Ensure all the instructions are fully finished */
398 sync();
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100399
400 flash_unmap(info, sect, offset, addr);
Michael Schwingen73d044d2007-12-07 23:35:02 +0100401}
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200402
Mario Six88f439f2018-01-26 14:43:32 +0100403static void flash_unlock_seq(flash_info_t *info, flash_sect_t sect)
Michael Schwingen73d044d2007-12-07 23:35:02 +0100404{
Mario Sixfa290692018-01-26 14:43:31 +0100405 flash_write_cmd(info, sect, info->addr_unlock1, AMD_CMD_UNLOCK_START);
406 flash_write_cmd(info, sect, info->addr_unlock2, AMD_CMD_UNLOCK_ACK);
Michael Schwingen73d044d2007-12-07 23:35:02 +0100407}
Michael Schwingen73d044d2007-12-07 23:35:02 +0100408
409/*-----------------------------------------------------------------------
wdenk2cefd152004-02-08 22:55:38 +0000410 */
Mario Six88f439f2018-01-26 14:43:32 +0100411static int flash_isequal(flash_info_t *info, flash_sect_t sect,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200412 uint offset, uchar cmd)
wdenk2cefd152004-02-08 22:55:38 +0000413{
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100414 void *addr;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200415 cfiword_t cword;
416 int retval;
wdenk2cefd152004-02-08 22:55:38 +0000417
Mario Sixfa290692018-01-26 14:43:31 +0100418 addr = flash_map(info, sect, offset);
419 flash_make_cmd(info, cmd, &cword);
Stefan Roeseefef95b2006-04-01 13:41:03 +0200420
Mario Sixfa290692018-01-26 14:43:31 +0100421 debug("is= cmd %x(%c) addr %p ", cmd, cmd, addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200422 switch (info->portwidth) {
423 case FLASH_CFI_8BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100424 debug("is= %x %x\n", flash_read8(addr), cword.w8);
Ryan Harkin316870c2015-10-23 16:50:51 +0100425 retval = (flash_read8(addr) == cword.w8);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200426 break;
427 case FLASH_CFI_16BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100428 debug("is= %4.4x %4.4x\n", flash_read16(addr), cword.w16);
Ryan Harkin316870c2015-10-23 16:50:51 +0100429 retval = (flash_read16(addr) == cword.w16);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200430 break;
431 case FLASH_CFI_32BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100432 debug("is= %8.8x %8.8x\n", flash_read32(addr), cword.w32);
Ryan Harkin316870c2015-10-23 16:50:51 +0100433 retval = (flash_read32(addr) == cword.w32);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200434 break;
435 case FLASH_CFI_64BIT:
436#ifdef DEBUG
437 {
438 char str1[20];
439 char str2[20];
Michael Schwingen73d044d2007-12-07 23:35:02 +0100440
Mario Sixfa290692018-01-26 14:43:31 +0100441 print_longlong(str1, flash_read64(addr));
442 print_longlong(str2, cword.w64);
443 debug("is= %s %s\n", str1, str2);
wdenk2cefd152004-02-08 22:55:38 +0000444 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200445#endif
Ryan Harkin316870c2015-10-23 16:50:51 +0100446 retval = (flash_read64(addr) == cword.w64);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200447 break;
448 default:
449 retval = 0;
450 break;
451 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100452 flash_unmap(info, sect, offset, addr);
453
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200454 return retval;
455}
Stefan Roeseefef95b2006-04-01 13:41:03 +0200456
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200457/*-----------------------------------------------------------------------
458 */
Mario Six88f439f2018-01-26 14:43:32 +0100459static int flash_isset(flash_info_t *info, flash_sect_t sect,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200460 uint offset, uchar cmd)
461{
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100462 void *addr;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200463 cfiword_t cword;
464 int retval;
Stefan Roeseefef95b2006-04-01 13:41:03 +0200465
Mario Sixfa290692018-01-26 14:43:31 +0100466 addr = flash_map(info, sect, offset);
467 flash_make_cmd(info, cmd, &cword);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200468 switch (info->portwidth) {
469 case FLASH_CFI_8BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100470 retval = ((flash_read8(addr) & cword.w8) == cword.w8);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200471 break;
472 case FLASH_CFI_16BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100473 retval = ((flash_read16(addr) & cword.w16) == cword.w16);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200474 break;
475 case FLASH_CFI_32BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100476 retval = ((flash_read32(addr) & cword.w32) == cword.w32);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200477 break;
478 case FLASH_CFI_64BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100479 retval = ((flash_read64(addr) & cword.w64) == cword.w64);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200480 break;
481 default:
482 retval = 0;
483 break;
484 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100485 flash_unmap(info, sect, offset, addr);
486
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200487 return retval;
488}
Stefan Roeseefef95b2006-04-01 13:41:03 +0200489
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200490/*-----------------------------------------------------------------------
491 */
Mario Six88f439f2018-01-26 14:43:32 +0100492static int flash_toggle(flash_info_t *info, flash_sect_t sect,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200493 uint offset, uchar cmd)
494{
Mario Sixf4bab852018-01-26 14:43:49 +0100495 u8 *addr;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200496 cfiword_t cword;
497 int retval;
wdenke85b7a52004-10-10 22:16:06 +0000498
Mario Sixfa290692018-01-26 14:43:31 +0100499 addr = flash_map(info, sect, offset);
500 flash_make_cmd(info, cmd, &cword);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200501 switch (info->portwidth) {
502 case FLASH_CFI_8BIT:
Stefan Roesecff2b492008-06-16 10:40:02 +0200503 retval = flash_read8(addr) != flash_read8(addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200504 break;
505 case FLASH_CFI_16BIT:
Stefan Roesecff2b492008-06-16 10:40:02 +0200506 retval = flash_read16(addr) != flash_read16(addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200507 break;
508 case FLASH_CFI_32BIT:
Stefan Roesecff2b492008-06-16 10:40:02 +0200509 retval = flash_read32(addr) != flash_read32(addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200510 break;
511 case FLASH_CFI_64BIT:
Mario Sixe2c07462018-01-26 14:43:33 +0100512 retval = ((flash_read32(addr) != flash_read32(addr)) ||
Mario Sixa828c1e2018-01-26 14:43:36 +0100513 (flash_read32(addr + 4) != flash_read32(addr + 4)));
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200514 break;
515 default:
516 retval = 0;
517 break;
518 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100519 flash_unmap(info, sect, offset, addr);
520
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200521 return retval;
wdenk2cefd152004-02-08 22:55:38 +0000522}
523
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200524/*
525 * flash_is_busy - check to see if the flash is busy
526 *
527 * This routine checks the status of the chip and returns true if the
528 * chip is busy.
wdenk2cefd152004-02-08 22:55:38 +0000529 */
Mario Six88f439f2018-01-26 14:43:32 +0100530static int flash_is_busy(flash_info_t *info, flash_sect_t sect)
wdenk5c71a7a2005-05-16 15:23:22 +0000531{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200532 int retval;
wdenk5c71a7a2005-05-16 15:23:22 +0000533
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200534 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400535 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200536 case CFI_CMDSET_INTEL_STANDARD:
537 case CFI_CMDSET_INTEL_EXTENDED:
Mario Sixfa290692018-01-26 14:43:31 +0100538 retval = !flash_isset(info, sect, 0, FLASH_STATUS_DONE);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200539 break;
540 case CFI_CMDSET_AMD_STANDARD:
541 case CFI_CMDSET_AMD_EXTENDED:
542#ifdef CONFIG_FLASH_CFI_LEGACY
543 case CFI_CMDSET_AMD_LEGACY:
544#endif
Marek Vasut9b718472017-09-12 19:09:31 +0200545 if (info->sr_supported) {
Mario Sixfa290692018-01-26 14:43:31 +0100546 flash_write_cmd(info, sect, info->addr_unlock1,
Marek Vasut9b718472017-09-12 19:09:31 +0200547 FLASH_CMD_READ_STATUS);
Mario Sixfa290692018-01-26 14:43:31 +0100548 retval = !flash_isset(info, sect, 0,
Marek Vasut9b718472017-09-12 19:09:31 +0200549 FLASH_STATUS_DONE);
550 } else {
Mario Sixfa290692018-01-26 14:43:31 +0100551 retval = flash_toggle(info, sect, 0,
Marek Vasut9b718472017-09-12 19:09:31 +0200552 AMD_STATUS_TOGGLE);
553 }
554
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200555 break;
556 default:
557 retval = 0;
wdenk5c71a7a2005-05-16 15:23:22 +0000558 }
Mario Six9355d552018-01-26 14:43:40 +0100559 debug("%s: %d\n", __func__, retval);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200560 return retval;
wdenk5c71a7a2005-05-16 15:23:22 +0000561}
562
563/*-----------------------------------------------------------------------
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200564 * wait for XSR.7 to be set. Time out with an error if it does not.
565 * This routine does not set the flash to read-array mode.
wdenk5c71a7a2005-05-16 15:23:22 +0000566 */
Mario Six88f439f2018-01-26 14:43:32 +0100567static int flash_status_check(flash_info_t *info, flash_sect_t sector,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200568 ulong tout, char *prompt)
wdenk2cefd152004-02-08 22:55:38 +0000569{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200570 ulong start;
wdenk2cefd152004-02-08 22:55:38 +0000571
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200572#if CONFIG_SYS_HZ != 1000
Mario Sixbc762c12018-01-26 14:43:54 +0100573 /* Avoid overflow for large HZ */
Renato Andreolaac6693d2010-03-24 23:00:47 +0800574 if ((ulong)CONFIG_SYS_HZ > 100000)
Mario Sixbc762c12018-01-26 14:43:54 +0100575 tout *= (ulong)CONFIG_SYS_HZ / 1000;
Renato Andreolaac6693d2010-03-24 23:00:47 +0800576 else
577 tout = DIV_ROUND_UP(tout * (ulong)CONFIG_SYS_HZ, 1000);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200578#endif
wdenk2cefd152004-02-08 22:55:38 +0000579
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200580 /* Wait for command completion */
Graeme Russ13ec42b2011-07-15 02:18:56 +0000581#ifdef CONFIG_SYS_LOW_RES_TIMER
Thomas Chou4b7e6682010-04-01 11:15:05 +0800582 reset_timer();
Graeme Russ13ec42b2011-07-15 02:18:56 +0000583#endif
Mario Sixfa290692018-01-26 14:43:31 +0100584 start = get_timer(0);
Jens Scharsig (BuS Elektronik)287a1582012-01-27 09:29:53 +0100585 WATCHDOG_RESET();
Mario Sixfa290692018-01-26 14:43:31 +0100586 while (flash_is_busy(info, sector)) {
587 if (get_timer(start) > tout) {
588 printf("Flash %s timeout at address %lx data %lx\n",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200589 prompt, info->start[sector],
Mario Sixfa290692018-01-26 14:43:31 +0100590 flash_read_long(info, sector, 0));
591 flash_write_cmd(info, sector, 0, info->cmd_reset);
Stefan Roese70a90b72013-04-12 19:04:54 +0200592 udelay(1);
Mario Six324b9402018-01-26 14:43:52 +0100593 return ERR_TIMEOUT;
wdenk2cefd152004-02-08 22:55:38 +0000594 }
Mario Sixfa290692018-01-26 14:43:31 +0100595 udelay(1); /* also triggers watchdog */
wdenk2cefd152004-02-08 22:55:38 +0000596 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200597 return ERR_OK;
598}
wdenk2cefd152004-02-08 22:55:38 +0000599
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200600/*-----------------------------------------------------------------------
601 * Wait for XSR.7 to be set, if it times out print an error, otherwise
602 * do a full status check.
603 *
604 * This routine sets the flash to read-array mode.
605 */
Mario Six88f439f2018-01-26 14:43:32 +0100606static int flash_full_status_check(flash_info_t *info, flash_sect_t sector,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200607 ulong tout, char *prompt)
608{
609 int retcode;
wdenk2cefd152004-02-08 22:55:38 +0000610
Mario Sixfa290692018-01-26 14:43:31 +0100611 retcode = flash_status_check(info, sector, tout, prompt);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200612 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400613 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200614 case CFI_CMDSET_INTEL_EXTENDED:
615 case CFI_CMDSET_INTEL_STANDARD:
Mario Sixd1141c52018-01-26 14:43:42 +0100616 if (retcode == ERR_OK &&
Mario Six0c9be972018-01-26 14:43:39 +0100617 !flash_isset(info, sector, 0, FLASH_STATUS_DONE)) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200618 retcode = ERR_INVAL;
Mario Sixfa290692018-01-26 14:43:31 +0100619 printf("Flash %s error at address %lx\n", prompt,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200620 info->start[sector]);
Mario Sixfa290692018-01-26 14:43:31 +0100621 if (flash_isset(info, sector, 0, FLASH_STATUS_ECLBS |
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200622 FLASH_STATUS_PSLBS)) {
Mario Sixfa290692018-01-26 14:43:31 +0100623 puts("Command Sequence Error.\n");
624 } else if (flash_isset(info, sector, 0,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200625 FLASH_STATUS_ECLBS)) {
Mario Sixfa290692018-01-26 14:43:31 +0100626 puts("Block Erase Error.\n");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200627 retcode = ERR_NOT_ERASED;
Mario Sixfa290692018-01-26 14:43:31 +0100628 } else if (flash_isset(info, sector, 0,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200629 FLASH_STATUS_PSLBS)) {
Mario Sixfa290692018-01-26 14:43:31 +0100630 puts("Locking Error\n");
wdenk2cefd152004-02-08 22:55:38 +0000631 }
Mario Sixfa290692018-01-26 14:43:31 +0100632 if (flash_isset(info, sector, 0, FLASH_STATUS_DPS)) {
633 puts("Block locked.\n");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200634 retcode = ERR_PROTECTED;
635 }
Mario Sixfa290692018-01-26 14:43:31 +0100636 if (flash_isset(info, sector, 0, FLASH_STATUS_VPENS))
637 puts("Vpp Low Error.\n");
wdenk2cefd152004-02-08 22:55:38 +0000638 }
Mario Sixfa290692018-01-26 14:43:31 +0100639 flash_write_cmd(info, sector, 0, info->cmd_reset);
Aaron Williamsffcef2f2011-04-12 00:59:04 -0700640 udelay(1);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200641 break;
642 default:
643 break;
wdenk2cefd152004-02-08 22:55:38 +0000644 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200645 return retcode;
wdenk2cefd152004-02-08 22:55:38 +0000646}
647
Thomas Chou076767a2010-03-26 08:17:00 +0800648static int use_flash_status_poll(flash_info_t *info)
649{
650#ifdef CONFIG_SYS_CFI_FLASH_STATUS_POLL
651 if (info->vendor == CFI_CMDSET_AMD_EXTENDED ||
652 info->vendor == CFI_CMDSET_AMD_STANDARD)
653 return 1;
654#endif
655 return 0;
656}
657
658static int flash_status_poll(flash_info_t *info, void *src, void *dst,
659 ulong tout, char *prompt)
660{
661#ifdef CONFIG_SYS_CFI_FLASH_STATUS_POLL
662 ulong start;
663 int ready;
664
665#if CONFIG_SYS_HZ != 1000
Mario Sixbc762c12018-01-26 14:43:54 +0100666 /* Avoid overflow for large HZ */
Thomas Chou076767a2010-03-26 08:17:00 +0800667 if ((ulong)CONFIG_SYS_HZ > 100000)
Mario Sixbc762c12018-01-26 14:43:54 +0100668 tout *= (ulong)CONFIG_SYS_HZ / 1000;
Thomas Chou076767a2010-03-26 08:17:00 +0800669 else
670 tout = DIV_ROUND_UP(tout * (ulong)CONFIG_SYS_HZ, 1000);
671#endif
672
673 /* Wait for command completion */
Graeme Russ13ec42b2011-07-15 02:18:56 +0000674#ifdef CONFIG_SYS_LOW_RES_TIMER
Thomas Chou4b7e6682010-04-01 11:15:05 +0800675 reset_timer();
Graeme Russ13ec42b2011-07-15 02:18:56 +0000676#endif
Thomas Chou076767a2010-03-26 08:17:00 +0800677 start = get_timer(0);
Jens Scharsig (BuS Elektronik)287a1582012-01-27 09:29:53 +0100678 WATCHDOG_RESET();
Thomas Chou076767a2010-03-26 08:17:00 +0800679 while (1) {
680 switch (info->portwidth) {
681 case FLASH_CFI_8BIT:
682 ready = flash_read8(dst) == flash_read8(src);
683 break;
684 case FLASH_CFI_16BIT:
685 ready = flash_read16(dst) == flash_read16(src);
686 break;
687 case FLASH_CFI_32BIT:
688 ready = flash_read32(dst) == flash_read32(src);
689 break;
690 case FLASH_CFI_64BIT:
691 ready = flash_read64(dst) == flash_read64(src);
692 break;
693 default:
694 ready = 0;
695 break;
696 }
697 if (ready)
698 break;
699 if (get_timer(start) > tout) {
700 printf("Flash %s timeout at address %lx data %lx\n",
701 prompt, (ulong)dst, (ulong)flash_read8(dst));
Mario Six324b9402018-01-26 14:43:52 +0100702 return ERR_TIMEOUT;
Thomas Chou076767a2010-03-26 08:17:00 +0800703 }
704 udelay(1); /* also triggers watchdog */
705 }
706#endif /* CONFIG_SYS_CFI_FLASH_STATUS_POLL */
707 return ERR_OK;
708}
709
wdenk2cefd152004-02-08 22:55:38 +0000710/*-----------------------------------------------------------------------
711 */
Mario Six88f439f2018-01-26 14:43:32 +0100712static void flash_add_byte(flash_info_t *info, cfiword_t *cword, uchar c)
wdenk2cefd152004-02-08 22:55:38 +0000713{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200714#if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200715 unsigned short w;
716 unsigned int l;
717 unsigned long long ll;
718#endif
wdenk2cefd152004-02-08 22:55:38 +0000719
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200720 switch (info->portwidth) {
721 case FLASH_CFI_8BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100722 cword->w8 = c;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200723 break;
724 case FLASH_CFI_16BIT:
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200725#if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200726 w = c;
727 w <<= 8;
Ryan Harkin316870c2015-10-23 16:50:51 +0100728 cword->w16 = (cword->w16 >> 8) | w;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200729#else
Ryan Harkin316870c2015-10-23 16:50:51 +0100730 cword->w16 = (cword->w16 << 8) | c;
Michael Schwingen73d044d2007-12-07 23:35:02 +0100731#endif
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200732 break;
733 case FLASH_CFI_32BIT:
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200734#if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200735 l = c;
736 l <<= 24;
Ryan Harkin316870c2015-10-23 16:50:51 +0100737 cword->w32 = (cword->w32 >> 8) | l;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200738#else
Ryan Harkin316870c2015-10-23 16:50:51 +0100739 cword->w32 = (cword->w32 << 8) | c;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200740#endif
741 break;
742 case FLASH_CFI_64BIT:
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200743#if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200744 ll = c;
745 ll <<= 56;
Ryan Harkin316870c2015-10-23 16:50:51 +0100746 cword->w64 = (cword->w64 >> 8) | ll;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200747#else
Ryan Harkin316870c2015-10-23 16:50:51 +0100748 cword->w64 = (cword->w64 << 8) | c;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200749#endif
750 break;
Stefan Roese12797482006-11-13 13:55:24 +0100751 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200752}
wdenk2cefd152004-02-08 22:55:38 +0000753
Jens Gehrlein8ee4add2008-12-16 17:25:55 +0100754/*
755 * Loop through the sector table starting from the previously found sector.
756 * Searches forwards or backwards, dependent on the passed address.
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200757 */
Mario Six88f439f2018-01-26 14:43:32 +0100758static flash_sect_t find_sector(flash_info_t *info, ulong addr)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200759{
Kim Phillipsd303b862012-10-29 13:34:45 +0000760 static flash_sect_t saved_sector; /* previously found sector */
Stefan Roese70a90b72013-04-12 19:04:54 +0200761 static flash_info_t *saved_info; /* previously used flash bank */
Jens Gehrlein8ee4add2008-12-16 17:25:55 +0100762 flash_sect_t sector = saved_sector;
763
Mario Sixd1141c52018-01-26 14:43:42 +0100764 if (info != saved_info || sector >= info->sector_count)
Stefan Roese70a90b72013-04-12 19:04:54 +0200765 sector = 0;
766
Mario Sixaaf1a4a2018-01-26 14:43:53 +0100767 while ((sector < info->sector_count - 1) &&
768 (info->start[sector] < addr))
Jens Gehrlein8ee4add2008-12-16 17:25:55 +0100769 sector++;
770 while ((info->start[sector] > addr) && (sector > 0))
771 /*
772 * also decrements the sector in case of an overshot
773 * in the first loop
774 */
775 sector--;
wdenk2cefd152004-02-08 22:55:38 +0000776
Jens Gehrlein8ee4add2008-12-16 17:25:55 +0100777 saved_sector = sector;
Stefan Roese70a90b72013-04-12 19:04:54 +0200778 saved_info = info;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200779 return sector;
wdenk2cefd152004-02-08 22:55:38 +0000780}
781
782/*-----------------------------------------------------------------------
wdenk2cefd152004-02-08 22:55:38 +0000783 */
Mario Six88f439f2018-01-26 14:43:32 +0100784static int flash_write_cfiword(flash_info_t *info, ulong dest,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200785 cfiword_t cword)
wdenk2cefd152004-02-08 22:55:38 +0000786{
Becky Bruce9d1f6af2009-02-02 16:34:51 -0600787 void *dstaddr = (void *)dest;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200788 int flag;
Jens Gehrlein1e814cf2008-12-16 17:25:54 +0100789 flash_sect_t sect = 0;
790 char sect_found = 0;
wdenk2cefd152004-02-08 22:55:38 +0000791
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200792 /* Check if Flash is (sufficiently) erased */
793 switch (info->portwidth) {
794 case FLASH_CFI_8BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100795 flag = ((flash_read8(dstaddr) & cword.w8) == cword.w8);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200796 break;
797 case FLASH_CFI_16BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100798 flag = ((flash_read16(dstaddr) & cword.w16) == cword.w16);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200799 break;
800 case FLASH_CFI_32BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100801 flag = ((flash_read32(dstaddr) & cword.w32) == cword.w32);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200802 break;
803 case FLASH_CFI_64BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100804 flag = ((flash_read64(dstaddr) & cword.w64) == cword.w64);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200805 break;
806 default:
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100807 flag = 0;
808 break;
wdenk2cefd152004-02-08 22:55:38 +0000809 }
Becky Bruce9d1f6af2009-02-02 16:34:51 -0600810 if (!flag)
Stefan Roese707c1462007-12-27 07:50:54 +0100811 return ERR_NOT_ERASED;
wdenk2cefd152004-02-08 22:55:38 +0000812
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200813 /* Disable interrupts which might cause a timeout here */
Mario Sixfa290692018-01-26 14:43:31 +0100814 flag = disable_interrupts();
Stefan Roesec865e6c2006-02-28 15:29:58 +0100815
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200816 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400817 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200818 case CFI_CMDSET_INTEL_EXTENDED:
819 case CFI_CMDSET_INTEL_STANDARD:
Mario Sixfa290692018-01-26 14:43:31 +0100820 flash_write_cmd(info, 0, 0, FLASH_CMD_CLEAR_STATUS);
821 flash_write_cmd(info, 0, 0, FLASH_CMD_WRITE);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200822 break;
823 case CFI_CMDSET_AMD_EXTENDED:
824 case CFI_CMDSET_AMD_STANDARD:
Ed Swarthout2da14102008-10-09 01:26:36 -0500825 sect = find_sector(info, dest);
Mario Sixfa290692018-01-26 14:43:31 +0100826 flash_unlock_seq(info, sect);
827 flash_write_cmd(info, sect, info->addr_unlock1, AMD_CMD_WRITE);
Jens Gehrlein1e814cf2008-12-16 17:25:54 +0100828 sect_found = 1;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200829 break;
Po-Yu Chuang3f483402009-07-10 18:03:57 +0800830#ifdef CONFIG_FLASH_CFI_LEGACY
831 case CFI_CMDSET_AMD_LEGACY:
832 sect = find_sector(info, dest);
Mario Sixfa290692018-01-26 14:43:31 +0100833 flash_unlock_seq(info, 0);
834 flash_write_cmd(info, 0, info->addr_unlock1, AMD_CMD_WRITE);
Po-Yu Chuang3f483402009-07-10 18:03:57 +0800835 sect_found = 1;
836 break;
837#endif
wdenk2cefd152004-02-08 22:55:38 +0000838 }
839
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200840 switch (info->portwidth) {
841 case FLASH_CFI_8BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100842 flash_write8(cword.w8, dstaddr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200843 break;
844 case FLASH_CFI_16BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100845 flash_write16(cword.w16, dstaddr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200846 break;
847 case FLASH_CFI_32BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100848 flash_write32(cword.w32, dstaddr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200849 break;
850 case FLASH_CFI_64BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100851 flash_write64(cword.w64, dstaddr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200852 break;
wdenk2cefd152004-02-08 22:55:38 +0000853 }
854
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200855 /* re-enable interrupts if necessary */
856 if (flag)
Mario Sixfa290692018-01-26 14:43:31 +0100857 enable_interrupts();
wdenk2cefd152004-02-08 22:55:38 +0000858
Jens Gehrlein1e814cf2008-12-16 17:25:54 +0100859 if (!sect_found)
Mario Sixfa290692018-01-26 14:43:31 +0100860 sect = find_sector(info, dest);
Jens Gehrlein1e814cf2008-12-16 17:25:54 +0100861
Thomas Chou076767a2010-03-26 08:17:00 +0800862 if (use_flash_status_poll(info))
863 return flash_status_poll(info, &cword, dstaddr,
864 info->write_tout, "write");
865 else
866 return flash_full_status_check(info, sect,
867 info->write_tout, "write");
wdenk2cefd152004-02-08 22:55:38 +0000868}
869
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200870#ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
wdenk2cefd152004-02-08 22:55:38 +0000871
Mario Six88f439f2018-01-26 14:43:32 +0100872static int flash_write_cfibuffer(flash_info_t *info, ulong dest, uchar *cp,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200873 int len)
wdenk2cefd152004-02-08 22:55:38 +0000874{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200875 flash_sect_t sector;
876 int cnt;
877 int retcode;
Mario Sixf4bab852018-01-26 14:43:49 +0100878 u8 *src = cp;
879 u8 *dst = (u8 *)dest;
880 u8 *dst2 = dst;
Tao Houdd3b4552012-03-15 23:33:58 +0800881 int flag = 1;
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200882 uint offset = 0;
883 unsigned int shift;
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400884 uchar write_cmd;
Stefan Roese707c1462007-12-27 07:50:54 +0100885
886 switch (info->portwidth) {
887 case FLASH_CFI_8BIT:
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200888 shift = 0;
Stefan Roese707c1462007-12-27 07:50:54 +0100889 break;
890 case FLASH_CFI_16BIT:
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200891 shift = 1;
Stefan Roese707c1462007-12-27 07:50:54 +0100892 break;
893 case FLASH_CFI_32BIT:
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200894 shift = 2;
Stefan Roese707c1462007-12-27 07:50:54 +0100895 break;
896 case FLASH_CFI_64BIT:
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200897 shift = 3;
Stefan Roese707c1462007-12-27 07:50:54 +0100898 break;
899 default:
900 retcode = ERR_INVAL;
901 goto out_unmap;
902 }
903
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200904 cnt = len >> shift;
905
Tao Houdd3b4552012-03-15 23:33:58 +0800906 while ((cnt-- > 0) && (flag == 1)) {
Stefan Roese707c1462007-12-27 07:50:54 +0100907 switch (info->portwidth) {
908 case FLASH_CFI_8BIT:
909 flag = ((flash_read8(dst2) & flash_read8(src)) ==
910 flash_read8(src));
911 src += 1, dst2 += 1;
912 break;
913 case FLASH_CFI_16BIT:
914 flag = ((flash_read16(dst2) & flash_read16(src)) ==
915 flash_read16(src));
916 src += 2, dst2 += 2;
917 break;
918 case FLASH_CFI_32BIT:
919 flag = ((flash_read32(dst2) & flash_read32(src)) ==
920 flash_read32(src));
921 src += 4, dst2 += 4;
922 break;
923 case FLASH_CFI_64BIT:
924 flag = ((flash_read64(dst2) & flash_read64(src)) ==
925 flash_read64(src));
926 src += 8, dst2 += 8;
927 break;
928 }
929 }
930 if (!flag) {
931 retcode = ERR_NOT_ERASED;
932 goto out_unmap;
933 }
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100934
Stefan Roese707c1462007-12-27 07:50:54 +0100935 src = cp;
Mario Sixfa290692018-01-26 14:43:31 +0100936 sector = find_sector(info, dest);
wdenke65527f2004-02-12 00:47:09 +0000937
938 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400939 case CFI_CMDSET_INTEL_PROG_REGIONS:
wdenk2cefd152004-02-08 22:55:38 +0000940 case CFI_CMDSET_INTEL_STANDARD:
941 case CFI_CMDSET_INTEL_EXTENDED:
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400942 write_cmd = (info->vendor == CFI_CMDSET_INTEL_PROG_REGIONS) ?
Mario Sixbc762c12018-01-26 14:43:54 +0100943 FLASH_CMD_WRITE_BUFFER_PROG :
944 FLASH_CMD_WRITE_TO_BUFFER;
Mario Sixfa290692018-01-26 14:43:31 +0100945 flash_write_cmd(info, sector, 0, FLASH_CMD_CLEAR_STATUS);
946 flash_write_cmd(info, sector, 0, FLASH_CMD_READ_STATUS);
947 flash_write_cmd(info, sector, 0, write_cmd);
948 retcode = flash_status_check(info, sector,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200949 info->buffer_write_tout,
950 "write to buffer");
951 if (retcode == ERR_OK) {
952 /* reduce the number of loops by the width of
Mario Six1ec6d342018-01-26 14:43:41 +0100953 * the port
954 */
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200955 cnt = len >> shift;
Mario Sixfa290692018-01-26 14:43:31 +0100956 flash_write_cmd(info, sector, 0, cnt - 1);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200957 while (cnt-- > 0) {
958 switch (info->portwidth) {
959 case FLASH_CFI_8BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100960 flash_write8(flash_read8(src), dst);
961 src += 1, dst += 1;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200962 break;
963 case FLASH_CFI_16BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100964 flash_write16(flash_read16(src), dst);
965 src += 2, dst += 2;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200966 break;
967 case FLASH_CFI_32BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100968 flash_write32(flash_read32(src), dst);
969 src += 4, dst += 4;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200970 break;
971 case FLASH_CFI_64BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100972 flash_write64(flash_read64(src), dst);
973 src += 8, dst += 8;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200974 break;
975 default:
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100976 retcode = ERR_INVAL;
977 goto out_unmap;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200978 }
979 }
Mario Sixfa290692018-01-26 14:43:31 +0100980 flash_write_cmd(info, sector, 0,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200981 FLASH_CMD_WRITE_BUFFER_CONFIRM);
Mario Sixfa290692018-01-26 14:43:31 +0100982 retcode = flash_full_status_check(
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200983 info, sector, info->buffer_write_tout,
984 "buffer write");
985 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100986
987 break;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200988
wdenk2cefd152004-02-08 22:55:38 +0000989 case CFI_CMDSET_AMD_STANDARD:
990 case CFI_CMDSET_AMD_EXTENDED:
Rouven Behrb0805e22016-04-10 13:38:13 +0200991 flash_unlock_seq(info, sector);
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200992
993#ifdef CONFIG_FLASH_SPANSION_S29WS_N
994 offset = ((unsigned long)dst - info->start[sector]) >> shift;
995#endif
996 flash_write_cmd(info, sector, offset, AMD_CMD_WRITE_TO_BUFFER);
997 cnt = len >> shift;
John Schmolleree355882009-08-12 10:55:47 -0500998 flash_write_cmd(info, sector, offset, cnt - 1);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200999
1000 switch (info->portwidth) {
1001 case FLASH_CFI_8BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +01001002 while (cnt-- > 0) {
1003 flash_write8(flash_read8(src), dst);
1004 src += 1, dst += 1;
1005 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001006 break;
1007 case FLASH_CFI_16BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +01001008 while (cnt-- > 0) {
1009 flash_write16(flash_read16(src), dst);
1010 src += 2, dst += 2;
1011 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001012 break;
1013 case FLASH_CFI_32BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +01001014 while (cnt-- > 0) {
1015 flash_write32(flash_read32(src), dst);
1016 src += 4, dst += 4;
1017 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001018 break;
1019 case FLASH_CFI_64BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +01001020 while (cnt-- > 0) {
1021 flash_write64(flash_read64(src), dst);
1022 src += 8, dst += 8;
1023 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001024 break;
1025 default:
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001026 retcode = ERR_INVAL;
1027 goto out_unmap;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001028 }
1029
Mario Sixfa290692018-01-26 14:43:31 +01001030 flash_write_cmd(info, sector, 0, AMD_CMD_WRITE_BUFFER_CONFIRM);
Thomas Chou076767a2010-03-26 08:17:00 +08001031 if (use_flash_status_poll(info))
1032 retcode = flash_status_poll(info, src - (1 << shift),
1033 dst - (1 << shift),
1034 info->buffer_write_tout,
1035 "buffer write");
1036 else
1037 retcode = flash_full_status_check(info, sector,
1038 info->buffer_write_tout,
1039 "buffer write");
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001040 break;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001041
wdenk2cefd152004-02-08 22:55:38 +00001042 default:
Mario Sixfa290692018-01-26 14:43:31 +01001043 debug("Unknown Command Set\n");
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001044 retcode = ERR_INVAL;
1045 break;
wdenk2cefd152004-02-08 22:55:38 +00001046 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001047
1048out_unmap:
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001049 return retcode;
wdenk2cefd152004-02-08 22:55:38 +00001050}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001051#endif /* CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001052
wdenk2cefd152004-02-08 22:55:38 +00001053/*-----------------------------------------------------------------------
wdenk2cefd152004-02-08 22:55:38 +00001054 */
Mario Six88f439f2018-01-26 14:43:32 +01001055int flash_erase(flash_info_t *info, int s_first, int s_last)
wdenk2cefd152004-02-08 22:55:38 +00001056{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001057 int rcode = 0;
1058 int prot;
1059 flash_sect_t sect;
Thomas Chou076767a2010-03-26 08:17:00 +08001060 int st;
wdenk2cefd152004-02-08 22:55:38 +00001061
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001062 if (info->flash_id != FLASH_MAN_CFI) {
Mario Sixfa290692018-01-26 14:43:31 +01001063 puts("Can't erase unknown flash type - aborted\n");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001064 return 1;
1065 }
Mario Sixd1141c52018-01-26 14:43:42 +01001066 if (s_first < 0 || s_first > s_last) {
Mario Sixfa290692018-01-26 14:43:31 +01001067 puts("- no sectors to erase\n");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001068 return 1;
1069 }
Stefan Roeseefef95b2006-04-01 13:41:03 +02001070
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001071 prot = 0;
Mario Sixcbe41ca2018-01-26 14:43:38 +01001072 for (sect = s_first; sect <= s_last; ++sect)
1073 if (info->protect[sect])
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001074 prot++;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001075 if (prot) {
Mario Sixfa290692018-01-26 14:43:31 +01001076 printf("- Warning: %d protected sectors will not be erased!\n",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001077 prot);
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001078 } else if (flash_verbose) {
Mario Sixfa290692018-01-26 14:43:31 +01001079 putc('\n');
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001080 }
wdenke65527f2004-02-12 00:47:09 +00001081
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001082 for (sect = s_first; sect <= s_last; sect++) {
Joe Hershberger497c32f2012-08-17 15:36:41 -05001083 if (ctrlc()) {
1084 printf("\n");
1085 return 1;
1086 }
1087
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001088 if (info->protect[sect] == 0) { /* not protected */
Joe Hershberger7f3c2112012-08-17 15:36:40 -05001089#ifdef CONFIG_SYS_FLASH_CHECK_BLANK_BEFORE_ERASE
1090 int k;
1091 int size;
1092 int erased;
1093 u32 *flash;
1094
1095 /*
1096 * Check if whole sector is erased
1097 */
1098 size = flash_sector_size(info, sect);
1099 erased = 1;
1100 flash = (u32 *)info->start[sect];
1101 /* divide by 4 for longword access */
1102 size = size >> 2;
1103 for (k = 0; k < size; k++) {
1104 if (flash_read32(flash++) != 0xffffffff) {
1105 erased = 0;
1106 break;
1107 }
1108 }
1109 if (erased) {
1110 if (flash_verbose)
1111 putc(',');
1112 continue;
1113 }
1114#endif
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001115 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +04001116 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001117 case CFI_CMDSET_INTEL_STANDARD:
1118 case CFI_CMDSET_INTEL_EXTENDED:
Mario Sixfa290692018-01-26 14:43:31 +01001119 flash_write_cmd(info, sect, 0,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001120 FLASH_CMD_CLEAR_STATUS);
Mario Sixfa290692018-01-26 14:43:31 +01001121 flash_write_cmd(info, sect, 0,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001122 FLASH_CMD_BLOCK_ERASE);
Mario Sixfa290692018-01-26 14:43:31 +01001123 flash_write_cmd(info, sect, 0,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001124 FLASH_CMD_ERASE_CONFIRM);
1125 break;
1126 case CFI_CMDSET_AMD_STANDARD:
1127 case CFI_CMDSET_AMD_EXTENDED:
Mario Sixfa290692018-01-26 14:43:31 +01001128 flash_unlock_seq(info, sect);
1129 flash_write_cmd(info, sect,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001130 info->addr_unlock1,
1131 AMD_CMD_ERASE_START);
Mario Sixfa290692018-01-26 14:43:31 +01001132 flash_unlock_seq(info, sect);
1133 flash_write_cmd(info, sect, 0,
Angelo Dureghello7ba30282012-12-01 01:14:18 +01001134 info->cmd_erase_sector);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001135 break;
1136#ifdef CONFIG_FLASH_CFI_LEGACY
1137 case CFI_CMDSET_AMD_LEGACY:
Mario Sixfa290692018-01-26 14:43:31 +01001138 flash_unlock_seq(info, 0);
1139 flash_write_cmd(info, 0, info->addr_unlock1,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001140 AMD_CMD_ERASE_START);
Mario Sixfa290692018-01-26 14:43:31 +01001141 flash_unlock_seq(info, 0);
1142 flash_write_cmd(info, sect, 0,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001143 AMD_CMD_ERASE_SECTOR);
1144 break;
1145#endif
1146 default:
Mario Sixacf12082018-01-26 14:43:44 +01001147 debug("Unknown flash vendor %d\n",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001148 info->vendor);
1149 break;
wdenke65527f2004-02-12 00:47:09 +00001150 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001151
Thomas Chou076767a2010-03-26 08:17:00 +08001152 if (use_flash_status_poll(info)) {
Kim Phillipsd303b862012-10-29 13:34:45 +00001153 cfiword_t cword;
Thomas Chou076767a2010-03-26 08:17:00 +08001154 void *dest;
Mario Sixc7e359e2018-01-26 14:43:37 +01001155
Ryan Harkin316870c2015-10-23 16:50:51 +01001156 cword.w64 = 0xffffffffffffffffULL;
Thomas Chou076767a2010-03-26 08:17:00 +08001157 dest = flash_map(info, sect, 0);
1158 st = flash_status_poll(info, &cword, dest,
Mario Sixbc762c12018-01-26 14:43:54 +01001159 info->erase_blk_tout,
1160 "erase");
Thomas Chou076767a2010-03-26 08:17:00 +08001161 flash_unmap(info, sect, 0, dest);
Mario Six179b8d62018-01-26 14:43:43 +01001162 } else {
Thomas Chou076767a2010-03-26 08:17:00 +08001163 st = flash_full_status_check(info, sect,
1164 info->erase_blk_tout,
1165 "erase");
Mario Six179b8d62018-01-26 14:43:43 +01001166 }
1167
Thomas Chou076767a2010-03-26 08:17:00 +08001168 if (st)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001169 rcode = 1;
Thomas Chou076767a2010-03-26 08:17:00 +08001170 else if (flash_verbose)
Mario Sixfa290692018-01-26 14:43:31 +01001171 putc('.');
wdenk2cefd152004-02-08 22:55:38 +00001172 }
wdenk2cefd152004-02-08 22:55:38 +00001173 }
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001174
1175 if (flash_verbose)
Mario Sixfa290692018-01-26 14:43:31 +01001176 puts(" done\n");
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001177
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001178 return rcode;
wdenk2cefd152004-02-08 22:55:38 +00001179}
wdenke65527f2004-02-12 00:47:09 +00001180
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001181#ifdef CONFIG_SYS_FLASH_EMPTY_INFO
1182static int sector_erased(flash_info_t *info, int i)
1183{
1184 int k;
1185 int size;
Stefan Roesea9153f22010-10-25 18:31:39 +02001186 u32 *flash;
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001187
1188 /*
1189 * Check if whole sector is erased
1190 */
1191 size = flash_sector_size(info, i);
Stefan Roesea9153f22010-10-25 18:31:39 +02001192 flash = (u32 *)info->start[i];
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001193 /* divide by 4 for longword access */
1194 size = size >> 2;
1195
1196 for (k = 0; k < size; k++) {
Stefan Roesea9153f22010-10-25 18:31:39 +02001197 if (flash_read32(flash++) != 0xffffffff)
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001198 return 0; /* not erased */
1199 }
1200
1201 return 1; /* erased */
1202}
1203#endif /* CONFIG_SYS_FLASH_EMPTY_INFO */
1204
Mario Six88f439f2018-01-26 14:43:32 +01001205void flash_print_info(flash_info_t *info)
wdenk2cefd152004-02-08 22:55:38 +00001206{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001207 int i;
wdenk369d43d2004-03-14 14:09:05 +00001208
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001209 if (info->flash_id != FLASH_MAN_CFI) {
Mario Sixfa290692018-01-26 14:43:31 +01001210 puts("missing or unknown FLASH type\n");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001211 return;
1212 }
1213
Mario Sixfa290692018-01-26 14:43:31 +01001214 printf("%s flash (%d x %d)",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001215 info->name,
1216 (info->portwidth << 3), (info->chipwidth << 3));
Mario Sixa828c1e2018-01-26 14:43:36 +01001217 if (info->size < 1024 * 1024)
Mario Sixfa290692018-01-26 14:43:31 +01001218 printf(" Size: %ld kB in %d Sectors\n",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001219 info->size >> 10, info->sector_count);
1220 else
Mario Sixfa290692018-01-26 14:43:31 +01001221 printf(" Size: %ld MB in %d Sectors\n",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001222 info->size >> 20, info->sector_count);
Mario Sixfa290692018-01-26 14:43:31 +01001223 printf(" ");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001224 switch (info->vendor) {
Mario Six76857f02018-01-26 14:43:35 +01001225 case CFI_CMDSET_INTEL_PROG_REGIONS:
1226 printf("Intel Prog Regions");
1227 break;
1228 case CFI_CMDSET_INTEL_STANDARD:
1229 printf("Intel Standard");
1230 break;
1231 case CFI_CMDSET_INTEL_EXTENDED:
1232 printf("Intel Extended");
1233 break;
1234 case CFI_CMDSET_AMD_STANDARD:
1235 printf("AMD Standard");
1236 break;
1237 case CFI_CMDSET_AMD_EXTENDED:
1238 printf("AMD Extended");
1239 break;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001240#ifdef CONFIG_FLASH_CFI_LEGACY
Mario Six76857f02018-01-26 14:43:35 +01001241 case CFI_CMDSET_AMD_LEGACY:
1242 printf("AMD Legacy");
1243 break;
wdenk369d43d2004-03-14 14:09:05 +00001244#endif
Mario Six76857f02018-01-26 14:43:35 +01001245 default:
1246 printf("Unknown (%d)", info->vendor);
1247 break;
wdenk2cefd152004-02-08 22:55:38 +00001248 }
Mario Sixfa290692018-01-26 14:43:31 +01001249 printf(" command set, Manufacturer ID: 0x%02X, Device ID: 0x",
Philippe De Muyter35bc0812010-08-10 16:54:52 +02001250 info->manufacturer_id);
Mario Sixfa290692018-01-26 14:43:31 +01001251 printf(info->chipwidth == FLASH_CFI_16BIT ? "%04X" : "%02X",
Philippe De Muyter35bc0812010-08-10 16:54:52 +02001252 info->device_id);
Heiko Schocher27cea502011-04-11 14:16:19 +02001253 if ((info->device_id & 0xff) == 0x7E) {
1254 printf(info->chipwidth == FLASH_CFI_16BIT ? "%04X" : "%02X",
1255 info->device_id2);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001256 }
Mario Sixd1141c52018-01-26 14:43:42 +01001257 if (info->vendor == CFI_CMDSET_AMD_STANDARD && info->legacy_unlock)
Stefan Roesee442a902012-12-06 15:44:12 +01001258 printf("\n Advanced Sector Protection (PPB) enabled");
Mario Sixfa290692018-01-26 14:43:31 +01001259 printf("\n Erase timeout: %ld ms, write timeout: %ld ms\n",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001260 info->erase_blk_tout,
1261 info->write_tout);
1262 if (info->buffer_size > 1) {
Mario Six246e5062018-01-26 14:43:50 +01001263 printf(" Buffer write timeout: %ld ms, ",
1264 info->buffer_write_tout);
1265 printf("buffer size: %d bytes\n", info->buffer_size);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001266 }
wdenk2cefd152004-02-08 22:55:38 +00001267
Mario Sixfa290692018-01-26 14:43:31 +01001268 puts("\n Sector Start Addresses:");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001269 for (i = 0; i < info->sector_count; ++i) {
Kim Phillipsc8836f12010-07-26 18:35:39 -05001270 if (ctrlc())
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001271 break;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001272 if ((i % 5) == 0)
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001273 putc('\n');
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001274#ifdef CONFIG_SYS_FLASH_EMPTY_INFO
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001275 /* print empty and read-only info */
Mario Sixfa290692018-01-26 14:43:31 +01001276 printf(" %08lX %c %s ",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001277 info->start[i],
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001278 sector_erased(info, i) ? 'E' : ' ',
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001279 info->protect[i] ? "RO" : " ");
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001280#else /* ! CONFIG_SYS_FLASH_EMPTY_INFO */
Mario Sixfa290692018-01-26 14:43:31 +01001281 printf(" %08lX %s ",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001282 info->start[i],
1283 info->protect[i] ? "RO" : " ");
wdenke65527f2004-02-12 00:47:09 +00001284#endif
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001285 }
Mario Sixfa290692018-01-26 14:43:31 +01001286 putc('\n');
wdenk2cefd152004-02-08 22:55:38 +00001287}
1288
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001289/*-----------------------------------------------------------------------
Jerry Van Barenaae73572008-03-08 13:48:01 -05001290 * This is used in a few places in write_buf() to show programming
1291 * progress. Making it a function is nasty because it needs to do side
1292 * effect updates to digit and dots. Repeated code is nasty too, so
1293 * we define it once here.
1294 */
Stefan Roese7758c162008-03-19 07:09:26 +01001295#ifdef CONFIG_FLASH_SHOW_PROGRESS
1296#define FLASH_SHOW_PROGRESS(scale, dots, digit, dots_sub) \
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001297 if (flash_verbose) { \
1298 dots -= dots_sub; \
Mario Sixd1141c52018-01-26 14:43:42 +01001299 if (scale > 0 && dots <= 0) { \
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001300 if ((digit % 5) == 0) \
Mario Sixfa290692018-01-26 14:43:31 +01001301 printf("%d", digit / 5); \
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001302 else \
Mario Sixfa290692018-01-26 14:43:31 +01001303 putc('.'); \
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001304 digit--; \
1305 dots += scale; \
1306 } \
Jerry Van Barenaae73572008-03-08 13:48:01 -05001307 }
Stefan Roese7758c162008-03-19 07:09:26 +01001308#else
1309#define FLASH_SHOW_PROGRESS(scale, dots, digit, dots_sub)
1310#endif
Jerry Van Barenaae73572008-03-08 13:48:01 -05001311
1312/*-----------------------------------------------------------------------
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001313 * Copy memory to flash, returns:
1314 * 0 - OK
1315 * 1 - write timeout
1316 * 2 - Flash not erased
wdenk2cefd152004-02-08 22:55:38 +00001317 */
Mario Six88f439f2018-01-26 14:43:32 +01001318int write_buff(flash_info_t *info, uchar *src, ulong addr, ulong cnt)
wdenk2cefd152004-02-08 22:55:38 +00001319{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001320 ulong wp;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001321 uchar *p;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001322 int aln;
wdenk2cefd152004-02-08 22:55:38 +00001323 cfiword_t cword;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001324 int i, rc;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001325#ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001326 int buffered_size;
wdenk2cefd152004-02-08 22:55:38 +00001327#endif
Jerry Van Barenaae73572008-03-08 13:48:01 -05001328#ifdef CONFIG_FLASH_SHOW_PROGRESS
1329 int digit = CONFIG_FLASH_SHOW_PROGRESS;
1330 int scale = 0;
1331 int dots = 0;
1332
1333 /*
1334 * Suppress if there are fewer than CONFIG_FLASH_SHOW_PROGRESS writes.
1335 */
1336 if (cnt >= CONFIG_FLASH_SHOW_PROGRESS) {
1337 scale = (int)((cnt + CONFIG_FLASH_SHOW_PROGRESS - 1) /
1338 CONFIG_FLASH_SHOW_PROGRESS);
1339 }
1340#endif
1341
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001342 /* get lower aligned address */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001343 wp = (addr & ~(info->portwidth - 1));
Haiying Wangc123a382007-02-21 16:52:31 +01001344
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001345 /* handle unaligned start */
Mario Six6cf55742018-01-26 14:43:48 +01001346 aln = addr - wp;
1347 if (aln != 0) {
Ryan Harkin316870c2015-10-23 16:50:51 +01001348 cword.w32 = 0;
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001349 p = (uchar *)wp;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001350 for (i = 0; i < aln; ++i)
Mario Sixfa290692018-01-26 14:43:31 +01001351 flash_add_byte(info, &cword, flash_read8(p + i));
wdenk2cefd152004-02-08 22:55:38 +00001352
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001353 for (; (i < info->portwidth) && (cnt > 0); i++) {
Mario Sixfa290692018-01-26 14:43:31 +01001354 flash_add_byte(info, &cword, *src++);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001355 cnt--;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001356 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001357 for (; (cnt == 0) && (i < info->portwidth); ++i)
Mario Sixfa290692018-01-26 14:43:31 +01001358 flash_add_byte(info, &cword, flash_read8(p + i));
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001359
Mario Sixfa290692018-01-26 14:43:31 +01001360 rc = flash_write_cfiword(info, wp, cword);
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001361 if (rc != 0)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001362 return rc;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001363
1364 wp += i;
Stefan Roese7758c162008-03-19 07:09:26 +01001365 FLASH_SHOW_PROGRESS(scale, dots, digit, i);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001366 }
1367
1368 /* handle the aligned part */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001369#ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001370 buffered_size = (info->portwidth / info->chipwidth);
1371 buffered_size *= info->buffer_size;
1372 while (cnt >= info->portwidth) {
1373 /* prohibit buffer write when buffer_size is 1 */
1374 if (info->buffer_size == 1) {
Ryan Harkin316870c2015-10-23 16:50:51 +01001375 cword.w32 = 0;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001376 for (i = 0; i < info->portwidth; i++)
Mario Sixfa290692018-01-26 14:43:31 +01001377 flash_add_byte(info, &cword, *src++);
Mario Six6cf55742018-01-26 14:43:48 +01001378 rc = flash_write_cfiword(info, wp, cword);
1379 if (rc != 0)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001380 return rc;
1381 wp += info->portwidth;
1382 cnt -= info->portwidth;
1383 continue;
1384 }
1385
1386 /* write buffer until next buffered_size aligned boundary */
1387 i = buffered_size - (wp % buffered_size);
1388 if (i > cnt)
1389 i = cnt;
Mario Six6cf55742018-01-26 14:43:48 +01001390 rc = flash_write_cfibuffer(info, wp, src, i);
1391 if (rc != ERR_OK)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001392 return rc;
1393 i -= i & (info->portwidth - 1);
1394 wp += i;
1395 src += i;
1396 cnt -= i;
Stefan Roese7758c162008-03-19 07:09:26 +01001397 FLASH_SHOW_PROGRESS(scale, dots, digit, i);
Joe Hershberger497c32f2012-08-17 15:36:41 -05001398 /* Only check every once in a while */
1399 if ((cnt & 0xFFFF) < buffered_size && ctrlc())
1400 return ERR_ABORTED;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001401 }
1402#else
1403 while (cnt >= info->portwidth) {
Ryan Harkin316870c2015-10-23 16:50:51 +01001404 cword.w32 = 0;
Mario Sixcbe41ca2018-01-26 14:43:38 +01001405 for (i = 0; i < info->portwidth; i++)
Mario Sixfa290692018-01-26 14:43:31 +01001406 flash_add_byte(info, &cword, *src++);
Mario Six6cf55742018-01-26 14:43:48 +01001407 rc = flash_write_cfiword(info, wp, cword);
1408 if (rc != 0)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001409 return rc;
1410 wp += info->portwidth;
1411 cnt -= info->portwidth;
Stefan Roese7758c162008-03-19 07:09:26 +01001412 FLASH_SHOW_PROGRESS(scale, dots, digit, info->portwidth);
Joe Hershberger497c32f2012-08-17 15:36:41 -05001413 /* Only check every once in a while */
1414 if ((cnt & 0xFFFF) < info->portwidth && ctrlc())
1415 return ERR_ABORTED;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001416 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001417#endif /* CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Jerry Van Barenaae73572008-03-08 13:48:01 -05001418
Mario Sixcbe41ca2018-01-26 14:43:38 +01001419 if (cnt == 0)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001420 return (0);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001421
1422 /*
1423 * handle unaligned tail bytes
1424 */
Ryan Harkin316870c2015-10-23 16:50:51 +01001425 cword.w32 = 0;
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001426 p = (uchar *)wp;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001427 for (i = 0; (i < info->portwidth) && (cnt > 0); ++i) {
Mario Sixfa290692018-01-26 14:43:31 +01001428 flash_add_byte(info, &cword, *src++);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001429 --cnt;
1430 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001431 for (; i < info->portwidth; ++i)
Mario Sixfa290692018-01-26 14:43:31 +01001432 flash_add_byte(info, &cword, flash_read8(p + i));
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001433
Mario Sixfa290692018-01-26 14:43:31 +01001434 return flash_write_cfiword(info, wp, cword);
wdenk2cefd152004-02-08 22:55:38 +00001435}
wdenke65527f2004-02-12 00:47:09 +00001436
Stefan Roese92b1bca2012-12-06 15:44:09 +01001437static inline int manufact_match(flash_info_t *info, u32 manu)
1438{
1439 return info->manufacturer_id == ((manu & FLASH_VENDMASK) >> 16);
1440}
1441
wdenk2cefd152004-02-08 22:55:38 +00001442/*-----------------------------------------------------------------------
1443 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001444#ifdef CONFIG_SYS_FLASH_PROTECTION
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001445
Holger Brunck94c302d2012-08-09 10:22:41 +02001446static int cfi_protect_bugfix(flash_info_t *info, long sector, int prot)
1447{
Mario Six0c9be972018-01-26 14:43:39 +01001448 if (manufact_match(info, INTEL_MANUFACT) &&
1449 info->device_id == NUMONYX_256MBIT) {
Holger Brunck94c302d2012-08-09 10:22:41 +02001450 /*
1451 * see errata called
1452 * "Numonyx Axcell P33/P30 Specification Update" :)
1453 */
1454 flash_write_cmd(info, sector, 0, FLASH_CMD_READ_ID);
1455 if (!flash_isequal(info, sector, FLASH_OFFSET_PROTECT,
1456 prot)) {
1457 /*
1458 * cmd must come before FLASH_CMD_PROTECT + 20us
1459 * Disable interrupts which might cause a timeout here.
1460 */
1461 int flag = disable_interrupts();
1462 unsigned short cmd;
1463
1464 if (prot)
1465 cmd = FLASH_CMD_PROTECT_SET;
1466 else
1467 cmd = FLASH_CMD_PROTECT_CLEAR;
Andre Przywara90723f62016-11-16 00:50:06 +00001468
1469 flash_write_cmd(info, sector, 0, FLASH_CMD_PROTECT);
Holger Brunck94c302d2012-08-09 10:22:41 +02001470 flash_write_cmd(info, sector, 0, cmd);
1471 /* re-enable interrupts if necessary */
1472 if (flag)
1473 enable_interrupts();
1474 }
1475 return 1;
1476 }
1477 return 0;
1478}
1479
Mario Six88f439f2018-01-26 14:43:32 +01001480int flash_real_protect(flash_info_t *info, long sector, int prot)
wdenk2cefd152004-02-08 22:55:38 +00001481{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001482 int retcode = 0;
wdenke65527f2004-02-12 00:47:09 +00001483
Rafael Campos13d2b612008-07-31 10:22:20 +02001484 switch (info->vendor) {
Mario Six76857f02018-01-26 14:43:35 +01001485 case CFI_CMDSET_INTEL_PROG_REGIONS:
1486 case CFI_CMDSET_INTEL_STANDARD:
1487 case CFI_CMDSET_INTEL_EXTENDED:
1488 if (!cfi_protect_bugfix(info, sector, prot)) {
1489 flash_write_cmd(info, sector, 0,
1490 FLASH_CMD_CLEAR_STATUS);
1491 flash_write_cmd(info, sector, 0,
1492 FLASH_CMD_PROTECT);
1493 if (prot)
Holger Brunck94c302d2012-08-09 10:22:41 +02001494 flash_write_cmd(info, sector, 0,
Mario Six76857f02018-01-26 14:43:35 +01001495 FLASH_CMD_PROTECT_SET);
1496 else
Holger Brunck94c302d2012-08-09 10:22:41 +02001497 flash_write_cmd(info, sector, 0,
Mario Six76857f02018-01-26 14:43:35 +01001498 FLASH_CMD_PROTECT_CLEAR);
Mario Six76857f02018-01-26 14:43:35 +01001499 }
1500 break;
1501 case CFI_CMDSET_AMD_EXTENDED:
1502 case CFI_CMDSET_AMD_STANDARD:
1503 /* U-Boot only checks the first byte */
1504 if (manufact_match(info, ATM_MANUFACT)) {
1505 if (prot) {
1506 flash_unlock_seq(info, 0);
1507 flash_write_cmd(info, 0,
1508 info->addr_unlock1,
1509 ATM_CMD_SOFTLOCK_START);
1510 flash_unlock_seq(info, 0);
1511 flash_write_cmd(info, sector, 0,
1512 ATM_CMD_LOCK_SECT);
1513 } else {
1514 flash_write_cmd(info, 0,
1515 info->addr_unlock1,
1516 AMD_CMD_UNLOCK_START);
1517 if (info->device_id == ATM_ID_BV6416)
1518 flash_write_cmd(info, sector,
1519 0, ATM_CMD_UNLOCK_SECT);
Philippe De Muyterca6cd162010-08-17 18:40:25 +02001520 }
Mario Six76857f02018-01-26 14:43:35 +01001521 }
1522 if (info->legacy_unlock) {
1523 int flag = disable_interrupts();
1524 int lock_flag;
1525
1526 flash_unlock_seq(info, 0);
1527 flash_write_cmd(info, 0, info->addr_unlock1,
1528 AMD_CMD_SET_PPB_ENTRY);
1529 lock_flag = flash_isset(info, sector, 0, 0x01);
1530 if (prot) {
1531 if (lock_flag) {
1532 flash_write_cmd(info, sector, 0,
1533 AMD_CMD_PPB_LOCK_BC1);
Mario Sixfa290692018-01-26 14:43:31 +01001534 flash_write_cmd(info, sector, 0,
Mario Six76857f02018-01-26 14:43:35 +01001535 AMD_CMD_PPB_LOCK_BC2);
Rafael Campos13d2b612008-07-31 10:22:20 +02001536 }
Mario Six76857f02018-01-26 14:43:35 +01001537 debug("sector %ld %slocked\n", sector,
1538 lock_flag ? "" : "already ");
1539 } else {
1540 if (!lock_flag) {
1541 debug("unlock %ld\n", sector);
1542 flash_write_cmd(info, 0, 0,
1543 AMD_CMD_PPB_UNLOCK_BC1);
1544 flash_write_cmd(info, 0, 0,
1545 AMD_CMD_PPB_UNLOCK_BC2);
Anatolij Gustschin041b04f2012-08-09 08:18:12 +02001546 }
Mario Six76857f02018-01-26 14:43:35 +01001547 debug("sector %ld %sunlocked\n", sector,
1548 !lock_flag ? "" : "already ");
1549 }
1550 if (flag)
1551 enable_interrupts();
Anatolij Gustschin041b04f2012-08-09 08:18:12 +02001552
Mario Six76857f02018-01-26 14:43:35 +01001553 if (flash_status_check(info, sector,
1554 info->erase_blk_tout,
1555 prot ? "protect" : "unprotect"))
1556 printf("status check error\n");
Anatolij Gustschin041b04f2012-08-09 08:18:12 +02001557
Mario Six76857f02018-01-26 14:43:35 +01001558 flash_write_cmd(info, 0, 0,
1559 AMD_CMD_SET_PPB_EXIT_BC1);
1560 flash_write_cmd(info, 0, 0,
1561 AMD_CMD_SET_PPB_EXIT_BC2);
1562 }
1563 break;
TsiChung Liewb8c19292008-08-19 16:53:39 +00001564#ifdef CONFIG_FLASH_CFI_LEGACY
Mario Six76857f02018-01-26 14:43:35 +01001565 case CFI_CMDSET_AMD_LEGACY:
1566 flash_write_cmd(info, sector, 0, FLASH_CMD_CLEAR_STATUS);
1567 flash_write_cmd(info, sector, 0, FLASH_CMD_PROTECT);
1568 if (prot)
Mario Sixbc762c12018-01-26 14:43:54 +01001569 flash_write_cmd(info, sector, 0,
1570 FLASH_CMD_PROTECT_SET);
Mario Six76857f02018-01-26 14:43:35 +01001571 else
Mario Sixbc762c12018-01-26 14:43:54 +01001572 flash_write_cmd(info, sector, 0,
1573 FLASH_CMD_PROTECT_CLEAR);
TsiChung Liewb8c19292008-08-19 16:53:39 +00001574#endif
Rafael Campos13d2b612008-07-31 10:22:20 +02001575 };
wdenk2cefd152004-02-08 22:55:38 +00001576
Stefan Roese5215df12010-10-25 18:31:29 +02001577 /*
1578 * Flash needs to be in status register read mode for
1579 * flash_full_status_check() to work correctly
1580 */
1581 flash_write_cmd(info, sector, 0, FLASH_CMD_READ_STATUS);
Mario Six6cf55742018-01-26 14:43:48 +01001582 retcode = flash_full_status_check(info, sector, info->erase_blk_tout,
1583 prot ? "protect" : "unprotect");
1584 if (retcode == 0) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001585 info->protect[sector] = prot;
1586
1587 /*
1588 * On some of Intel's flash chips (marked via legacy_unlock)
1589 * unprotect unprotects all locking.
1590 */
Mario Sixd1141c52018-01-26 14:43:42 +01001591 if (prot == 0 && info->legacy_unlock) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001592 flash_sect_t i;
1593
1594 for (i = 0; i < info->sector_count; i++) {
1595 if (info->protect[i])
Mario Sixfa290692018-01-26 14:43:31 +01001596 flash_real_protect(info, i, 1);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001597 }
wdenk2cefd152004-02-08 22:55:38 +00001598 }
wdenk2cefd152004-02-08 22:55:38 +00001599 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001600 return retcode;
wdenk2cefd152004-02-08 22:55:38 +00001601}
wdenke65527f2004-02-12 00:47:09 +00001602
wdenk2cefd152004-02-08 22:55:38 +00001603/*-----------------------------------------------------------------------
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001604 * flash_read_user_serial - read the OneTimeProgramming cells
wdenk2cefd152004-02-08 22:55:38 +00001605 */
Mario Six88f439f2018-01-26 14:43:32 +01001606void flash_read_user_serial(flash_info_t *info, void *buffer, int offset,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001607 int len)
wdenk2cefd152004-02-08 22:55:38 +00001608{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001609 uchar *src;
1610 uchar *dst;
wdenke65527f2004-02-12 00:47:09 +00001611
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001612 dst = buffer;
Mario Sixfa290692018-01-26 14:43:31 +01001613 src = flash_map(info, 0, FLASH_OFFSET_USER_PROTECTION);
1614 flash_write_cmd(info, 0, 0, FLASH_CMD_READ_ID);
1615 memcpy(dst, src + offset, len);
1616 flash_write_cmd(info, 0, 0, info->cmd_reset);
Aaron Williamsffcef2f2011-04-12 00:59:04 -07001617 udelay(1);
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001618 flash_unmap(info, 0, FLASH_OFFSET_USER_PROTECTION, src);
wdenk2cefd152004-02-08 22:55:38 +00001619}
1620
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001621/*
1622 * flash_read_factory_serial - read the device Id from the protection area
wdenk2cefd152004-02-08 22:55:38 +00001623 */
Mario Six88f439f2018-01-26 14:43:32 +01001624void flash_read_factory_serial(flash_info_t *info, void *buffer, int offset,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001625 int len)
wdenk2cefd152004-02-08 22:55:38 +00001626{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001627 uchar *src;
wdenke65527f2004-02-12 00:47:09 +00001628
Mario Sixfa290692018-01-26 14:43:31 +01001629 src = flash_map(info, 0, FLASH_OFFSET_INTEL_PROTECTION);
1630 flash_write_cmd(info, 0, 0, FLASH_CMD_READ_ID);
1631 memcpy(buffer, src + offset, len);
1632 flash_write_cmd(info, 0, 0, info->cmd_reset);
Aaron Williamsffcef2f2011-04-12 00:59:04 -07001633 udelay(1);
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001634 flash_unmap(info, 0, FLASH_OFFSET_INTEL_PROTECTION, src);
wdenk2cefd152004-02-08 22:55:38 +00001635}
1636
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001637#endif /* CONFIG_SYS_FLASH_PROTECTION */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001638
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001639/*-----------------------------------------------------------------------
1640 * Reverse the order of the erase regions in the CFI QRY structure.
1641 * This is needed for chips that are either a) correctly detected as
1642 * top-boot, or b) buggy.
1643 */
1644static void cfi_reverse_geometry(struct cfi_qry *qry)
1645{
1646 unsigned int i, j;
1647 u32 tmp;
1648
1649 for (i = 0, j = qry->num_erase_regions - 1; i < j; i++, j--) {
Mario Sixd1141c52018-01-26 14:43:42 +01001650 tmp = get_unaligned(&qry->erase_region_info[i]);
1651 put_unaligned(get_unaligned(&qry->erase_region_info[j]),
1652 &qry->erase_region_info[i]);
1653 put_unaligned(tmp, &qry->erase_region_info[j]);
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001654 }
1655}
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001656
wdenk2cefd152004-02-08 22:55:38 +00001657/*-----------------------------------------------------------------------
Stefan Roese12797482006-11-13 13:55:24 +01001658 * read jedec ids from device and set corresponding fields in info struct
1659 *
1660 * Note: assume cfi->vendor, cfi->portwidth and cfi->chipwidth are correct
1661 *
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001662 */
1663static void cmdset_intel_read_jedec_ids(flash_info_t *info)
1664{
1665 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
Aaron Williamsffcef2f2011-04-12 00:59:04 -07001666 udelay(1);
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001667 flash_write_cmd(info, 0, 0, FLASH_CMD_READ_ID);
1668 udelay(1000); /* some flash are slow to respond */
Mario Sixfa290692018-01-26 14:43:31 +01001669 info->manufacturer_id = flash_read_uchar(info,
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001670 FLASH_OFFSET_MANUFACTURER_ID);
Philippe De Muyter35bc0812010-08-10 16:54:52 +02001671 info->device_id = (info->chipwidth == FLASH_CFI_16BIT) ?
Mario Sixfa290692018-01-26 14:43:31 +01001672 flash_read_word(info, FLASH_OFFSET_DEVICE_ID) :
1673 flash_read_uchar(info, FLASH_OFFSET_DEVICE_ID);
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001674 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
1675}
1676
1677static int cmdset_intel_init(flash_info_t *info, struct cfi_qry *qry)
1678{
1679 info->cmd_reset = FLASH_CMD_RESET;
1680
1681 cmdset_intel_read_jedec_ids(info);
1682 flash_write_cmd(info, 0, info->cfi_offset, FLASH_CMD_CFI);
1683
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001684#ifdef CONFIG_SYS_FLASH_PROTECTION
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001685 /* read legacy lock/unlock bit from intel flash */
1686 if (info->ext_addr) {
Mario Sixfa290692018-01-26 14:43:31 +01001687 info->legacy_unlock = flash_read_uchar(info,
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001688 info->ext_addr + 5) & 0x08;
1689 }
1690#endif
1691
1692 return 0;
1693}
1694
1695static void cmdset_amd_read_jedec_ids(flash_info_t *info)
1696{
Mario Sixf8783d22018-01-26 14:43:51 +01001697 ushort bank_id = 0;
1698 uchar manu_id;
York Sunde067cd2017-11-18 11:09:08 -08001699 uchar feature;
Niklaus Gigerf447f712009-07-22 17:13:24 +02001700
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001701 flash_write_cmd(info, 0, 0, AMD_CMD_RESET);
1702 flash_unlock_seq(info, 0);
1703 flash_write_cmd(info, 0, info->addr_unlock1, FLASH_CMD_READ_ID);
1704 udelay(1000); /* some flash are slow to respond */
Tor Krill7f2a3052008-03-28 11:29:10 +01001705
Mario Sixf8783d22018-01-26 14:43:51 +01001706 manu_id = flash_read_uchar(info, FLASH_OFFSET_MANUFACTURER_ID);
Niklaus Gigerf447f712009-07-22 17:13:24 +02001707 /* JEDEC JEP106Z specifies ID codes up to bank 7 */
Mario Sixf8783d22018-01-26 14:43:51 +01001708 while (manu_id == FLASH_CONTINUATION_CODE && bank_id < 0x800) {
1709 bank_id += 0x100;
1710 manu_id = flash_read_uchar(info,
1711 bank_id | FLASH_OFFSET_MANUFACTURER_ID);
Niklaus Gigerf447f712009-07-22 17:13:24 +02001712 }
Mario Sixf8783d22018-01-26 14:43:51 +01001713 info->manufacturer_id = manu_id;
Tor Krill7f2a3052008-03-28 11:29:10 +01001714
York Sunde067cd2017-11-18 11:09:08 -08001715 debug("info->ext_addr = 0x%x, cfi_version = 0x%x\n",
1716 info->ext_addr, info->cfi_version);
1717 if (info->ext_addr && info->cfi_version >= 0x3134) {
1718 /* read software feature (at 0x53) */
1719 feature = flash_read_uchar(info, info->ext_addr + 0x13);
1720 debug("feature = 0x%x\n", feature);
1721 info->sr_supported = feature & 0x1;
1722 }
Marek Vasut9b718472017-09-12 19:09:31 +02001723
Mario Sixe2c07462018-01-26 14:43:33 +01001724 switch (info->chipwidth) {
Tor Krill7f2a3052008-03-28 11:29:10 +01001725 case FLASH_CFI_8BIT:
Mario Sixfa290692018-01-26 14:43:31 +01001726 info->device_id = flash_read_uchar(info,
Tor Krill7f2a3052008-03-28 11:29:10 +01001727 FLASH_OFFSET_DEVICE_ID);
1728 if (info->device_id == 0x7E) {
1729 /* AMD 3-byte (expanded) device ids */
Mario Sixfa290692018-01-26 14:43:31 +01001730 info->device_id2 = flash_read_uchar(info,
Tor Krill7f2a3052008-03-28 11:29:10 +01001731 FLASH_OFFSET_DEVICE_ID2);
1732 info->device_id2 <<= 8;
Mario Sixfa290692018-01-26 14:43:31 +01001733 info->device_id2 |= flash_read_uchar(info,
Tor Krill7f2a3052008-03-28 11:29:10 +01001734 FLASH_OFFSET_DEVICE_ID3);
1735 }
1736 break;
1737 case FLASH_CFI_16BIT:
Mario Sixfa290692018-01-26 14:43:31 +01001738 info->device_id = flash_read_word(info,
Tor Krill7f2a3052008-03-28 11:29:10 +01001739 FLASH_OFFSET_DEVICE_ID);
Heiko Schocher27cea502011-04-11 14:16:19 +02001740 if ((info->device_id & 0xff) == 0x7E) {
1741 /* AMD 3-byte (expanded) device ids */
Mario Sixfa290692018-01-26 14:43:31 +01001742 info->device_id2 = flash_read_uchar(info,
Heiko Schocher27cea502011-04-11 14:16:19 +02001743 FLASH_OFFSET_DEVICE_ID2);
1744 info->device_id2 <<= 8;
Mario Sixfa290692018-01-26 14:43:31 +01001745 info->device_id2 |= flash_read_uchar(info,
Heiko Schocher27cea502011-04-11 14:16:19 +02001746 FLASH_OFFSET_DEVICE_ID3);
1747 }
Tor Krill7f2a3052008-03-28 11:29:10 +01001748 break;
1749 default:
1750 break;
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001751 }
1752 flash_write_cmd(info, 0, 0, AMD_CMD_RESET);
Aaron Williamsffcef2f2011-04-12 00:59:04 -07001753 udelay(1);
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001754}
1755
1756static int cmdset_amd_init(flash_info_t *info, struct cfi_qry *qry)
1757{
1758 info->cmd_reset = AMD_CMD_RESET;
Angelo Dureghello7ba30282012-12-01 01:14:18 +01001759 info->cmd_erase_sector = AMD_CMD_ERASE_SECTOR;
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001760
1761 cmdset_amd_read_jedec_ids(info);
1762 flash_write_cmd(info, 0, info->cfi_offset, FLASH_CMD_CFI);
1763
Anatolij Gustschin041b04f2012-08-09 08:18:12 +02001764#ifdef CONFIG_SYS_FLASH_PROTECTION
Stefan Roese7de65842012-12-06 15:44:11 +01001765 if (info->ext_addr) {
1766 /* read sector protect/unprotect scheme (at 0x49) */
1767 if (flash_read_uchar(info, info->ext_addr + 9) == 0x8)
Anatolij Gustschin041b04f2012-08-09 08:18:12 +02001768 info->legacy_unlock = 1;
1769 }
1770#endif
1771
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001772 return 0;
1773}
1774
1775#ifdef CONFIG_FLASH_CFI_LEGACY
Mario Six88f439f2018-01-26 14:43:32 +01001776static void flash_read_jedec_ids(flash_info_t *info)
Stefan Roese12797482006-11-13 13:55:24 +01001777{
1778 info->manufacturer_id = 0;
1779 info->device_id = 0;
1780 info->device_id2 = 0;
1781
1782 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +04001783 case CFI_CMDSET_INTEL_PROG_REGIONS:
Stefan Roese12797482006-11-13 13:55:24 +01001784 case CFI_CMDSET_INTEL_STANDARD:
1785 case CFI_CMDSET_INTEL_EXTENDED:
Michael Schwingen5fb0aa42008-01-12 20:29:47 +01001786 cmdset_intel_read_jedec_ids(info);
Stefan Roese12797482006-11-13 13:55:24 +01001787 break;
1788 case CFI_CMDSET_AMD_STANDARD:
1789 case CFI_CMDSET_AMD_EXTENDED:
Michael Schwingen5fb0aa42008-01-12 20:29:47 +01001790 cmdset_amd_read_jedec_ids(info);
Stefan Roese12797482006-11-13 13:55:24 +01001791 break;
1792 default:
1793 break;
1794 }
1795}
1796
1797/*-----------------------------------------------------------------------
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001798 * Call board code to request info about non-CFI flash.
1799 * board_flash_get_legacy needs to fill in at least:
1800 * info->portwidth, info->chipwidth and info->interface for Jedec probing.
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001801 */
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001802static int flash_detect_legacy(phys_addr_t base, int banknum)
wdenk2cefd152004-02-08 22:55:38 +00001803{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001804 flash_info_t *info = &flash_info[banknum];
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001805
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001806 if (board_flash_get_legacy(base, banknum, info)) {
1807 /* board code may have filled info completely. If not, we
Mario Six1ec6d342018-01-26 14:43:41 +01001808 * use JEDEC ID probing.
1809 */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001810 if (!info->vendor) {
1811 int modes[] = {
1812 CFI_CMDSET_AMD_STANDARD,
1813 CFI_CMDSET_INTEL_STANDARD
1814 };
1815 int i;
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001816
Axel Lin85706c82013-06-23 00:56:46 +08001817 for (i = 0; i < ARRAY_SIZE(modes); i++) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001818 info->vendor = modes[i];
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001819 info->start[0] =
1820 (ulong)map_physmem(base,
Stefan Roeseb8443702009-02-05 11:44:52 +01001821 info->portwidth,
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001822 MAP_NOCACHE);
Mario Six0c9be972018-01-26 14:43:39 +01001823 if (info->portwidth == FLASH_CFI_8BIT &&
1824 info->interface == FLASH_CFI_X8X16) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001825 info->addr_unlock1 = 0x2AAA;
1826 info->addr_unlock2 = 0x5555;
1827 } else {
1828 info->addr_unlock1 = 0x5555;
1829 info->addr_unlock2 = 0x2AAA;
1830 }
1831 flash_read_jedec_ids(info);
1832 debug("JEDEC PROBE: ID %x %x %x\n",
1833 info->manufacturer_id,
1834 info->device_id,
1835 info->device_id2);
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001836 if (jedec_flash_match(info, info->start[0]))
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001837 break;
Mario Six411ede32018-01-26 14:43:45 +01001838
1839 unmap_physmem((void *)info->start[0],
1840 info->portwidth);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001841 }
1842 }
1843
Mario Sixe2c07462018-01-26 14:43:33 +01001844 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +04001845 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001846 case CFI_CMDSET_INTEL_STANDARD:
1847 case CFI_CMDSET_INTEL_EXTENDED:
1848 info->cmd_reset = FLASH_CMD_RESET;
1849 break;
1850 case CFI_CMDSET_AMD_STANDARD:
1851 case CFI_CMDSET_AMD_EXTENDED:
1852 case CFI_CMDSET_AMD_LEGACY:
1853 info->cmd_reset = AMD_CMD_RESET;
1854 break;
1855 }
1856 info->flash_id = FLASH_MAN_CFI;
1857 return 1;
1858 }
1859 return 0; /* use CFI */
1860}
1861#else
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001862static inline int flash_detect_legacy(phys_addr_t base, int banknum)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001863{
1864 return 0; /* use CFI */
1865}
1866#endif
1867
1868/*-----------------------------------------------------------------------
1869 * detect if flash is compatible with the Common Flash Interface (CFI)
1870 * http://www.jedec.org/download/search/jesd68.pdf
1871 */
Mario Sixfa290692018-01-26 14:43:31 +01001872static void flash_read_cfi(flash_info_t *info, void *buf,
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01001873 unsigned int start, size_t len)
1874{
1875 u8 *p = buf;
1876 unsigned int i;
1877
1878 for (i = 0; i < len; i++)
Stefan Roese70a90b72013-04-12 19:04:54 +02001879 p[i] = flash_read_uchar(info, start + i);
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01001880}
Stefan Roese6e83e342009-10-27 15:15:55 +01001881
Kim Phillipsd303b862012-10-29 13:34:45 +00001882static void __flash_cmd_reset(flash_info_t *info)
Stefan Roese6e83e342009-10-27 15:15:55 +01001883{
1884 /*
1885 * We do not yet know what kind of commandset to use, so we issue
1886 * the reset command in both Intel and AMD variants, in the hope
1887 * that AMD flash roms ignore the Intel command.
1888 */
1889 flash_write_cmd(info, 0, 0, AMD_CMD_RESET);
Aaron Williamsffcef2f2011-04-12 00:59:04 -07001890 udelay(1);
Stefan Roese6e83e342009-10-27 15:15:55 +01001891 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
1892}
Mario Sixc7e359e2018-01-26 14:43:37 +01001893
Stefan Roese6e83e342009-10-27 15:15:55 +01001894void flash_cmd_reset(flash_info_t *info)
Mario Sixa828c1e2018-01-26 14:43:36 +01001895 __attribute__((weak, alias("__flash_cmd_reset")));
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01001896
Mario Six88f439f2018-01-26 14:43:32 +01001897static int __flash_detect_cfi(flash_info_t *info, struct cfi_qry *qry)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001898{
1899 int cfi_offset;
1900
Stefan Roese70a90b72013-04-12 19:04:54 +02001901 /* Issue FLASH reset command */
1902 flash_cmd_reset(info);
1903
Axel Lin85706c82013-06-23 00:56:46 +08001904 for (cfi_offset = 0; cfi_offset < ARRAY_SIZE(flash_offset_cfi);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001905 cfi_offset++) {
Mario Sixfa290692018-01-26 14:43:31 +01001906 flash_write_cmd(info, 0, flash_offset_cfi[cfi_offset],
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001907 FLASH_CMD_CFI);
Mario Six0c9be972018-01-26 14:43:39 +01001908 if (flash_isequal(info, 0, FLASH_OFFSET_CFI_RESP, 'Q') &&
Mario Sixbc762c12018-01-26 14:43:54 +01001909 flash_isequal(info, 0, FLASH_OFFSET_CFI_RESP + 1, 'R') &&
1910 flash_isequal(info, 0, FLASH_OFFSET_CFI_RESP + 2, 'Y')) {
1911 flash_read_cfi(info, qry, FLASH_OFFSET_CFI_RESP,
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01001912 sizeof(struct cfi_qry));
1913 info->interface = le16_to_cpu(qry->interface_desc);
Stefan Roese70a90b72013-04-12 19:04:54 +02001914
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001915 info->cfi_offset = flash_offset_cfi[cfi_offset];
Mario Sixfa290692018-01-26 14:43:31 +01001916 debug("device interface is %d\n",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001917 info->interface);
Mario Sixfa290692018-01-26 14:43:31 +01001918 debug("found port %d chip %d ",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001919 info->portwidth, info->chipwidth);
Mario Sixfa290692018-01-26 14:43:31 +01001920 debug("port %d bits chip %d bits\n",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001921 info->portwidth << CFI_FLASH_SHIFT_WIDTH,
1922 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
1923
1924 /* calculate command offsets as in the Linux driver */
Stefan Roese70a90b72013-04-12 19:04:54 +02001925 info->addr_unlock1 = 0x555;
1926 info->addr_unlock2 = 0x2aa;
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001927
1928 /*
1929 * modify the unlock address if we are
1930 * in compatibility mode
1931 */
Mario Sixe2c07462018-01-26 14:43:33 +01001932 if (/* x8/x16 in x8 mode */
Mario Sixd1141c52018-01-26 14:43:42 +01001933 (info->chipwidth == FLASH_CFI_BY8 &&
1934 info->interface == FLASH_CFI_X8X16) ||
Mario Sixe2c07462018-01-26 14:43:33 +01001935 /* x16/x32 in x16 mode */
Mario Sixd1141c52018-01-26 14:43:42 +01001936 (info->chipwidth == FLASH_CFI_BY16 &&
Mario Sixc4b85c32018-01-26 14:43:46 +01001937 info->interface == FLASH_CFI_X16X32)) {
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001938 info->addr_unlock1 = 0xaaa;
1939 info->addr_unlock2 = 0x555;
1940 }
1941
1942 info->name = "CFI conformant";
1943 return 1;
1944 }
1945 }
1946
1947 return 0;
1948}
1949
Mario Six88f439f2018-01-26 14:43:32 +01001950static int flash_detect_cfi(flash_info_t *info, struct cfi_qry *qry)
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001951{
Mario Sixfa290692018-01-26 14:43:31 +01001952 debug("flash detect cfi\n");
wdenk2cefd152004-02-08 22:55:38 +00001953
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001954 for (info->portwidth = CONFIG_SYS_FLASH_CFI_WIDTH;
wdenke65527f2004-02-12 00:47:09 +00001955 info->portwidth <= FLASH_CFI_64BIT; info->portwidth <<= 1) {
1956 for (info->chipwidth = FLASH_CFI_BY8;
1957 info->chipwidth <= info->portwidth;
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001958 info->chipwidth <<= 1)
Stefan Roese70a90b72013-04-12 19:04:54 +02001959 if (__flash_detect_cfi(info, qry))
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001960 return 1;
wdenk2cefd152004-02-08 22:55:38 +00001961 }
Mario Sixfa290692018-01-26 14:43:31 +01001962 debug("not found\n");
wdenk2cefd152004-02-08 22:55:38 +00001963 return 0;
1964}
wdenke65527f2004-02-12 00:47:09 +00001965
wdenk2cefd152004-02-08 22:55:38 +00001966/*
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01001967 * Manufacturer-specific quirks. Add workarounds for geometry
1968 * reversal, etc. here.
1969 */
1970static void flash_fixup_amd(flash_info_t *info, struct cfi_qry *qry)
1971{
1972 /* check if flash geometry needs reversal */
1973 if (qry->num_erase_regions > 1) {
1974 /* reverse geometry if top boot part */
1975 if (info->cfi_version < 0x3131) {
1976 /* CFI < 1.1, try to guess from device id */
1977 if ((info->device_id & 0x80) != 0)
1978 cfi_reverse_geometry(qry);
Stefan Roese70a90b72013-04-12 19:04:54 +02001979 } else if (flash_read_uchar(info, info->ext_addr + 0xf) == 3) {
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01001980 /* CFI >= 1.1, deduct from top/bottom flag */
1981 /* note: ext_addr is valid since cfi_version > 0 */
1982 cfi_reverse_geometry(qry);
1983 }
1984 }
1985}
1986
1987static void flash_fixup_atmel(flash_info_t *info, struct cfi_qry *qry)
1988{
1989 int reverse_geometry = 0;
1990
1991 /* Check the "top boot" bit in the PRI */
1992 if (info->ext_addr && !(flash_read_uchar(info, info->ext_addr + 6) & 1))
1993 reverse_geometry = 1;
1994
1995 /* AT49BV6416(T) list the erase regions in the wrong order.
1996 * However, the device ID is identical with the non-broken
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +01001997 * AT49BV642D they differ in the high byte.
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01001998 */
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01001999 if (info->device_id == 0xd6 || info->device_id == 0xd2)
2000 reverse_geometry = !reverse_geometry;
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01002001
2002 if (reverse_geometry)
2003 cfi_reverse_geometry(qry);
2004}
2005
Richard Retanubunbe4dca22009-01-14 08:44:26 -05002006static void flash_fixup_stm(flash_info_t *info, struct cfi_qry *qry)
2007{
2008 /* check if flash geometry needs reversal */
2009 if (qry->num_erase_regions > 1) {
2010 /* reverse geometry if top boot part */
2011 if (info->cfi_version < 0x3131) {
Mike Frysinger02a37862011-04-10 16:06:29 -04002012 /* CFI < 1.1, guess by device id */
2013 if (info->device_id == 0x22CA || /* M29W320DT */
2014 info->device_id == 0x2256 || /* M29W320ET */
2015 info->device_id == 0x22D7) { /* M29W800DT */
Richard Retanubunbe4dca22009-01-14 08:44:26 -05002016 cfi_reverse_geometry(qry);
2017 }
Mike Frysinger97dd8992011-05-09 18:33:36 -04002018 } else if (flash_read_uchar(info, info->ext_addr + 0xf) == 3) {
2019 /* CFI >= 1.1, deduct from top/bottom flag */
2020 /* note: ext_addr is valid since cfi_version > 0 */
2021 cfi_reverse_geometry(qry);
Richard Retanubunbe4dca22009-01-14 08:44:26 -05002022 }
2023 }
2024}
2025
Angelo Dureghello7ba30282012-12-01 01:14:18 +01002026static void flash_fixup_sst(flash_info_t *info, struct cfi_qry *qry)
2027{
2028 /*
2029 * SST, for many recent nor parallel flashes, says they are
2030 * CFI-conformant. This is not true, since qry struct.
2031 * reports a std. AMD command set (0x0002), while SST allows to
2032 * erase two different sector sizes for the same memory.
2033 * 64KB sector (SST call it block) needs 0x30 to be erased.
2034 * 4KB sector (SST call it sector) needs 0x50 to be erased.
2035 * Since CFI query detect the 4KB number of sectors, users expects
2036 * a sector granularity of 4KB, and it is here set.
2037 */
2038 if (info->device_id == 0x5D23 || /* SST39VF3201B */
2039 info->device_id == 0x5C23) { /* SST39VF3202B */
2040 /* set sector granularity to 4KB */
Mario Sixa828c1e2018-01-26 14:43:36 +01002041 info->cmd_erase_sector = 0x50;
Angelo Dureghello7ba30282012-12-01 01:14:18 +01002042 }
2043}
2044
Jagannadha Sutradharudu Teki130def32013-03-01 16:54:26 +05302045static void flash_fixup_num(flash_info_t *info, struct cfi_qry *qry)
2046{
2047 /*
2048 * The M29EW devices seem to report the CFI information wrong
2049 * when it's in 8 bit mode.
2050 * There's an app note from Numonyx on this issue.
2051 * So adjust the buffer size for M29EW while operating in 8-bit mode
2052 */
Mario Sixd1141c52018-01-26 14:43:42 +01002053 if (qry->max_buf_write_size > 0x8 &&
2054 info->device_id == 0x7E &&
Jagannadha Sutradharudu Teki130def32013-03-01 16:54:26 +05302055 (info->device_id2 == 0x2201 ||
2056 info->device_id2 == 0x2301 ||
2057 info->device_id2 == 0x2801 ||
2058 info->device_id2 == 0x4801)) {
Mario Six246e5062018-01-26 14:43:50 +01002059 debug("Adjusted buffer size on Numonyx flash");
2060 debug(" M29EW family in 8 bit mode\n");
Jagannadha Sutradharudu Teki130def32013-03-01 16:54:26 +05302061 qry->max_buf_write_size = 0x8;
2062 }
2063}
2064
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01002065/*
wdenk2cefd152004-02-08 22:55:38 +00002066 * The following code cannot be run from FLASH!
2067 *
2068 */
Mario Sixfa290692018-01-26 14:43:31 +01002069ulong flash_get_size(phys_addr_t base, int banknum)
wdenk2cefd152004-02-08 22:55:38 +00002070{
wdenke65527f2004-02-12 00:47:09 +00002071 flash_info_t *info = &flash_info[banknum];
wdenk2cefd152004-02-08 22:55:38 +00002072 int i, j;
2073 flash_sect_t sect_cnt;
Becky Bruce9d1f6af2009-02-02 16:34:51 -06002074 phys_addr_t sector;
wdenk2cefd152004-02-08 22:55:38 +00002075 unsigned long tmp;
2076 int size_ratio;
2077 uchar num_erase_regions;
wdenke65527f2004-02-12 00:47:09 +00002078 int erase_region_size;
2079 int erase_region_count;
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002080 struct cfi_qry qry;
Anatolij Gustschin6acb77b2010-11-28 02:13:33 +01002081 unsigned long max_size;
Stefan Roese12797482006-11-13 13:55:24 +01002082
Kumar Gala899032b2008-05-15 15:13:08 -05002083 memset(&qry, 0, sizeof(qry));
2084
Stefan Roese12797482006-11-13 13:55:24 +01002085 info->ext_addr = 0;
2086 info->cfi_version = 0;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002087#ifdef CONFIG_SYS_FLASH_PROTECTION
Stefan Roeseefef95b2006-04-01 13:41:03 +02002088 info->legacy_unlock = 0;
2089#endif
wdenk2cefd152004-02-08 22:55:38 +00002090
Becky Bruce9d1f6af2009-02-02 16:34:51 -06002091 info->start[0] = (ulong)map_physmem(base, info->portwidth, MAP_NOCACHE);
wdenk2cefd152004-02-08 22:55:38 +00002092
Mario Sixfa290692018-01-26 14:43:31 +01002093 if (flash_detect_cfi(info, &qry)) {
Mario Sixd1141c52018-01-26 14:43:42 +01002094 info->vendor = le16_to_cpu(get_unaligned(&qry.p_id));
2095 info->ext_addr = le16_to_cpu(get_unaligned(&qry.p_adr));
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002096 num_erase_regions = qry.num_erase_regions;
2097
Stefan Roese12797482006-11-13 13:55:24 +01002098 if (info->ext_addr) {
Mario Sixa828c1e2018-01-26 14:43:36 +01002099 info->cfi_version = (ushort)flash_read_uchar(info,
Stefan Roese70a90b72013-04-12 19:04:54 +02002100 info->ext_addr + 3) << 8;
Mario Sixa828c1e2018-01-26 14:43:36 +01002101 info->cfi_version |= (ushort)flash_read_uchar(info,
Stefan Roese70a90b72013-04-12 19:04:54 +02002102 info->ext_addr + 4);
Stefan Roese12797482006-11-13 13:55:24 +01002103 }
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002104
wdenke65527f2004-02-12 00:47:09 +00002105#ifdef DEBUG
Mario Sixfa290692018-01-26 14:43:31 +01002106 flash_printqry(&qry);
wdenke65527f2004-02-12 00:47:09 +00002107#endif
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002108
wdenke65527f2004-02-12 00:47:09 +00002109 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +04002110 case CFI_CMDSET_INTEL_PROG_REGIONS:
wdenk2cefd152004-02-08 22:55:38 +00002111 case CFI_CMDSET_INTEL_STANDARD:
2112 case CFI_CMDSET_INTEL_EXTENDED:
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002113 cmdset_intel_init(info, &qry);
wdenk2cefd152004-02-08 22:55:38 +00002114 break;
2115 case CFI_CMDSET_AMD_STANDARD:
2116 case CFI_CMDSET_AMD_EXTENDED:
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002117 cmdset_amd_init(info, &qry);
wdenk2cefd152004-02-08 22:55:38 +00002118 break;
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002119 default:
2120 printf("CFI: Unknown command set 0x%x\n",
2121 info->vendor);
2122 /*
2123 * Unfortunately, this means we don't know how
2124 * to get the chip back to Read mode. Might
2125 * as well try an Intel-style reset...
2126 */
2127 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
2128 return 0;
wdenk2cefd152004-02-08 22:55:38 +00002129 }
wdenk6cfa84e2004-02-10 00:03:41 +00002130
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01002131 /* Do manufacturer-specific fixups */
2132 switch (info->manufacturer_id) {
Mario Schuknecht5c3579e2011-02-21 13:13:14 +01002133 case 0x0001: /* AMD */
2134 case 0x0037: /* AMIC */
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01002135 flash_fixup_amd(info, &qry);
2136 break;
2137 case 0x001f:
2138 flash_fixup_atmel(info, &qry);
2139 break;
Richard Retanubunbe4dca22009-01-14 08:44:26 -05002140 case 0x0020:
2141 flash_fixup_stm(info, &qry);
2142 break;
Angelo Dureghello7ba30282012-12-01 01:14:18 +01002143 case 0x00bf: /* SST */
2144 flash_fixup_sst(info, &qry);
2145 break;
Jagannadha Sutradharudu Teki130def32013-03-01 16:54:26 +05302146 case 0x0089: /* Numonyx */
2147 flash_fixup_num(info, &qry);
2148 break;
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01002149 }
2150
Mario Sixfa290692018-01-26 14:43:31 +01002151 debug("manufacturer is %d\n", info->vendor);
2152 debug("manufacturer id is 0x%x\n", info->manufacturer_id);
2153 debug("device id is 0x%x\n", info->device_id);
2154 debug("device id2 is 0x%x\n", info->device_id2);
2155 debug("cfi version is 0x%04x\n", info->cfi_version);
Stefan Roese12797482006-11-13 13:55:24 +01002156
wdenk2cefd152004-02-08 22:55:38 +00002157 size_ratio = info->portwidth / info->chipwidth;
wdenke65527f2004-02-12 00:47:09 +00002158 /* if the chip is x8/x16 reduce the ratio by half */
Mario Sixd1141c52018-01-26 14:43:42 +01002159 if (info->interface == FLASH_CFI_X8X16 &&
2160 info->chipwidth == FLASH_CFI_BY8) {
wdenke65527f2004-02-12 00:47:09 +00002161 size_ratio >>= 1;
2162 }
Mario Sixfa290692018-01-26 14:43:31 +01002163 debug("size_ratio %d port %d bits chip %d bits\n",
wdenke65527f2004-02-12 00:47:09 +00002164 size_ratio, info->portwidth << CFI_FLASH_SHIFT_WIDTH,
2165 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Ilya Yanok755c1802010-10-21 17:20:12 +02002166 info->size = 1 << qry.dev_size;
2167 /* multiply the size by the number of chips */
2168 info->size *= size_ratio;
Anatolij Gustschin6acb77b2010-11-28 02:13:33 +01002169 max_size = cfi_flash_bank_size(banknum);
Mario Sixd1141c52018-01-26 14:43:42 +01002170 if (max_size && info->size > max_size) {
Ilya Yanok755c1802010-10-21 17:20:12 +02002171 debug("[truncated from %ldMiB]", info->size >> 20);
2172 info->size = max_size;
2173 }
Mario Sixfa290692018-01-26 14:43:31 +01002174 debug("found %d erase regions\n", num_erase_regions);
wdenk2cefd152004-02-08 22:55:38 +00002175 sect_cnt = 0;
2176 sector = base;
wdenke65527f2004-02-12 00:47:09 +00002177 for (i = 0; i < num_erase_regions; i++) {
2178 if (i > NUM_ERASE_REGIONS) {
Mario Sixfa290692018-01-26 14:43:31 +01002179 printf("%d erase regions found, only %d used\n",
wdenke537b3b2004-02-23 23:54:43 +00002180 num_erase_regions, NUM_ERASE_REGIONS);
wdenk2cefd152004-02-08 22:55:38 +00002181 break;
2182 }
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002183
Andrew Gabbasovc1592582013-05-14 12:27:52 -05002184 tmp = le32_to_cpu(get_unaligned(
Mario Sixd1141c52018-01-26 14:43:42 +01002185 &qry.erase_region_info[i]));
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002186 debug("erase region %u: 0x%08lx\n", i, tmp);
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002187
2188 erase_region_count = (tmp & 0xffff) + 1;
2189 tmp >>= 16;
wdenke65527f2004-02-12 00:47:09 +00002190 erase_region_size =
2191 (tmp & 0xffff) ? ((tmp & 0xffff) * 256) : 128;
Mario Sixbc762c12018-01-26 14:43:54 +01002192 debug("erase_region_count = %d ", erase_region_count);
2193 debug("erase_region_size = %d\n", erase_region_size);
wdenke65527f2004-02-12 00:47:09 +00002194 for (j = 0; j < erase_region_count; j++) {
Ilya Yanok755c1802010-10-21 17:20:12 +02002195 if (sector - base >= info->size)
2196 break;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002197 if (sect_cnt >= CONFIG_SYS_MAX_FLASH_SECT) {
Michael Schwingen73d044d2007-12-07 23:35:02 +01002198 printf("ERROR: too many flash sectors\n");
2199 break;
2200 }
Becky Bruce9d1f6af2009-02-02 16:34:51 -06002201 info->start[sect_cnt] =
2202 (ulong)map_physmem(sector,
2203 info->portwidth,
2204 MAP_NOCACHE);
wdenk2cefd152004-02-08 22:55:38 +00002205 sector += (erase_region_size * size_ratio);
wdenk26c58432005-01-09 17:12:27 +00002206
2207 /*
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002208 * Only read protection status from
2209 * supported devices (intel...)
wdenk26c58432005-01-09 17:12:27 +00002210 */
2211 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +04002212 case CFI_CMDSET_INTEL_PROG_REGIONS:
wdenk26c58432005-01-09 17:12:27 +00002213 case CFI_CMDSET_INTEL_EXTENDED:
2214 case CFI_CMDSET_INTEL_STANDARD:
Stefan Roese5215df12010-10-25 18:31:29 +02002215 /*
2216 * Set flash to read-id mode. Otherwise
2217 * reading protected status is not
2218 * guaranteed.
2219 */
2220 flash_write_cmd(info, sect_cnt, 0,
2221 FLASH_CMD_READ_ID);
wdenk26c58432005-01-09 17:12:27 +00002222 info->protect[sect_cnt] =
Mario Sixfa290692018-01-26 14:43:31 +01002223 flash_isset(info, sect_cnt,
wdenk26c58432005-01-09 17:12:27 +00002224 FLASH_OFFSET_PROTECT,
2225 FLASH_STATUS_PROTECT);
Vasily Khoruzhickcf464002016-03-20 18:37:10 -07002226 flash_write_cmd(info, sect_cnt, 0,
2227 FLASH_CMD_RESET);
wdenk26c58432005-01-09 17:12:27 +00002228 break;
Stefan Roesebcb33442012-12-06 15:44:10 +01002229 case CFI_CMDSET_AMD_EXTENDED:
2230 case CFI_CMDSET_AMD_STANDARD:
Stefan Roese7de65842012-12-06 15:44:11 +01002231 if (!info->legacy_unlock) {
Stefan Roesebcb33442012-12-06 15:44:10 +01002232 /* default: not protected */
2233 info->protect[sect_cnt] = 0;
2234 break;
2235 }
2236
2237 /* Read protection (PPB) from sector */
2238 flash_write_cmd(info, 0, 0,
2239 info->cmd_reset);
2240 flash_unlock_seq(info, 0);
2241 flash_write_cmd(info, 0,
2242 info->addr_unlock1,
2243 FLASH_CMD_READ_ID);
2244 info->protect[sect_cnt] =
2245 flash_isset(
2246 info, sect_cnt,
2247 FLASH_OFFSET_PROTECT,
2248 FLASH_STATUS_PROTECT);
2249 break;
wdenk26c58432005-01-09 17:12:27 +00002250 default:
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002251 /* default: not protected */
2252 info->protect[sect_cnt] = 0;
wdenk26c58432005-01-09 17:12:27 +00002253 }
2254
wdenk2cefd152004-02-08 22:55:38 +00002255 sect_cnt++;
2256 }
2257 }
2258
2259 info->sector_count = sect_cnt;
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002260 info->buffer_size = 1 << le16_to_cpu(qry.max_buf_write_size);
2261 tmp = 1 << qry.block_erase_timeout_typ;
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002262 info->erase_blk_tout = tmp *
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002263 (1 << qry.block_erase_timeout_max);
2264 tmp = (1 << qry.buf_write_timeout_typ) *
2265 (1 << qry.buf_write_timeout_max);
2266
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002267 /* round up when converting to ms */
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002268 info->buffer_write_tout = (tmp + 999) / 1000;
2269 tmp = (1 << qry.word_write_timeout_typ) *
2270 (1 << qry.word_write_timeout_max);
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002271 /* round up when converting to ms */
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002272 info->write_tout = (tmp + 999) / 1000;
wdenk2cefd152004-02-08 22:55:38 +00002273 info->flash_id = FLASH_MAN_CFI;
Mario Sixd1141c52018-01-26 14:43:42 +01002274 if (info->interface == FLASH_CFI_X8X16 &&
2275 info->chipwidth == FLASH_CFI_BY8) {
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002276 /* XXX - Need to test on x8/x16 in parallel. */
2277 info->portwidth >>= 1;
wdenked2ac4b2004-03-14 18:23:55 +00002278 }
Mike Frysinger59404ee2008-10-02 01:55:38 -04002279
Mario Sixfa290692018-01-26 14:43:31 +01002280 flash_write_cmd(info, 0, 0, info->cmd_reset);
wdenk2cefd152004-02-08 22:55:38 +00002281 }
2282
wdenke65527f2004-02-12 00:47:09 +00002283 return (info->size);
wdenk2cefd152004-02-08 22:55:38 +00002284}
2285
Mike Frysingerc2c093d2010-12-22 09:41:13 -05002286#ifdef CONFIG_FLASH_CFI_MTD
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01002287void flash_set_verbose(uint v)
2288{
2289 flash_verbose = v;
2290}
Mike Frysingerc2c093d2010-12-22 09:41:13 -05002291#endif
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01002292
Stefan Roeseab935642010-10-25 18:31:48 +02002293static void cfi_flash_set_config_reg(u32 base, u16 val)
2294{
2295#ifdef CONFIG_SYS_CFI_FLASH_CONFIG_REGS
2296 /*
2297 * Only set this config register if really defined
2298 * to a valid value (0xffff is invalid)
2299 */
2300 if (val == 0xffff)
2301 return;
2302
2303 /*
2304 * Set configuration register. Data is "encrypted" in the 16 lower
2305 * address bits.
2306 */
2307 flash_write16(FLASH_CMD_SETUP, (void *)(base + (val << 1)));
2308 flash_write16(FLASH_CMD_SET_CR_CONFIRM, (void *)(base + (val << 1)));
2309
2310 /*
2311 * Finally issue reset-command to bring device back to
2312 * read-array mode
2313 */
2314 flash_write16(FLASH_CMD_RESET, (void *)base);
2315#endif
2316}
2317
wdenk2cefd152004-02-08 22:55:38 +00002318/*-----------------------------------------------------------------------
2319 */
Heiko Schocheref0946a2011-04-04 08:10:21 +02002320
Marek Vasuta26162d2017-08-20 17:20:00 +02002321static void flash_protect_default(void)
Heiko Schocheref0946a2011-04-04 08:10:21 +02002322{
Peter Tyser4f3c60d2011-04-13 11:46:56 -05002323#if defined(CONFIG_SYS_FLASH_AUTOPROTECT_LIST)
2324 int i;
2325 struct apl_s {
2326 ulong start;
2327 ulong size;
2328 } apl[] = CONFIG_SYS_FLASH_AUTOPROTECT_LIST;
2329#endif
2330
Heiko Schocheref0946a2011-04-04 08:10:21 +02002331 /* Monitor protection ON by default */
2332#if (CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE) && \
2333 (!defined(CONFIG_MONITOR_IS_IN_RAM))
2334 flash_protect(FLAG_PROTECT_SET,
2335 CONFIG_SYS_MONITOR_BASE,
2336 CONFIG_SYS_MONITOR_BASE + monitor_flash_len - 1,
2337 flash_get_info(CONFIG_SYS_MONITOR_BASE));
2338#endif
2339
2340 /* Environment protection ON by default */
2341#ifdef CONFIG_ENV_IS_IN_FLASH
2342 flash_protect(FLAG_PROTECT_SET,
2343 CONFIG_ENV_ADDR,
2344 CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE - 1,
2345 flash_get_info(CONFIG_ENV_ADDR));
2346#endif
2347
2348 /* Redundant environment protection ON by default */
2349#ifdef CONFIG_ENV_ADDR_REDUND
2350 flash_protect(FLAG_PROTECT_SET,
2351 CONFIG_ENV_ADDR_REDUND,
2352 CONFIG_ENV_ADDR_REDUND + CONFIG_ENV_SECT_SIZE - 1,
2353 flash_get_info(CONFIG_ENV_ADDR_REDUND));
2354#endif
2355
2356#if defined(CONFIG_SYS_FLASH_AUTOPROTECT_LIST)
Axel Lin85706c82013-06-23 00:56:46 +08002357 for (i = 0; i < ARRAY_SIZE(apl); i++) {
Marek Vasutcb1622e2011-10-21 14:17:05 +00002358 debug("autoprotecting from %08lx to %08lx\n",
Heiko Schocheref0946a2011-04-04 08:10:21 +02002359 apl[i].start, apl[i].start + apl[i].size - 1);
2360 flash_protect(FLAG_PROTECT_SET,
2361 apl[i].start,
2362 apl[i].start + apl[i].size - 1,
2363 flash_get_info(apl[i].start));
2364 }
2365#endif
2366}
2367
Mario Sixfa290692018-01-26 14:43:31 +01002368unsigned long flash_init(void)
wdenk2cefd152004-02-08 22:55:38 +00002369{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002370 unsigned long size = 0;
2371 int i;
wdenk2cefd152004-02-08 22:55:38 +00002372
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002373#ifdef CONFIG_SYS_FLASH_PROTECTION
Eric Schumann8f7ee7d2009-03-21 09:59:34 -04002374 /* read environment from EEPROM */
2375 char s[64];
Mario Sixc7e359e2018-01-26 14:43:37 +01002376
Simon Glass64b723f2017-08-03 12:22:12 -06002377 env_get_f("unlock", s, sizeof(s));
Michael Schwingen73d044d2007-12-07 23:35:02 +01002378#endif
wdenk2cefd152004-02-08 22:55:38 +00002379
Thomas Chou47eae232015-11-07 14:31:08 +08002380#ifdef CONFIG_CFI_FLASH /* for driver model */
2381 cfi_flash_init_dm();
2382#endif
2383
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002384 /* Init: no FLASHes known */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002385 for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; ++i) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002386 flash_info[i].flash_id = FLASH_UNKNOWN;
wdenk2cefd152004-02-08 22:55:38 +00002387
Stefan Roeseab935642010-10-25 18:31:48 +02002388 /* Optionally write flash configuration register */
2389 cfi_flash_set_config_reg(cfi_flash_bank_addr(i),
2390 cfi_flash_config_reg(i));
2391
Stefan Roese7e7dda82010-08-30 10:11:51 +02002392 if (!flash_detect_legacy(cfi_flash_bank_addr(i), i))
Anatolij Gustschin6acb77b2010-11-28 02:13:33 +01002393 flash_get_size(cfi_flash_bank_addr(i), i);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002394 size += flash_info[i].size;
2395 if (flash_info[i].flash_id == FLASH_UNKNOWN) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002396#ifndef CONFIG_SYS_FLASH_QUIET_TEST
Mario Six246e5062018-01-26 14:43:50 +01002397 printf("## Unknown flash on Bank %d ", i + 1);
2398 printf("- Size = 0x%08lx = %ld MB\n",
2399 flash_info[i].size,
John Schmoller61665db2010-09-29 13:49:05 -05002400 flash_info[i].size >> 20);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002401#endif /* CONFIG_SYS_FLASH_QUIET_TEST */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002402 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002403#ifdef CONFIG_SYS_FLASH_PROTECTION
Jeroen Hofstee5a85e892014-06-17 22:47:31 +02002404 else if (strcmp(s, "yes") == 0) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002405 /*
2406 * Only the U-Boot image and it's environment
2407 * is protected, all other sectors are
2408 * unprotected (unlocked) if flash hardware
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002409 * protection is used (CONFIG_SYS_FLASH_PROTECTION)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002410 * and the environment variable "unlock" is
2411 * set to "yes".
2412 */
2413 if (flash_info[i].legacy_unlock) {
2414 int k;
wdenk2cefd152004-02-08 22:55:38 +00002415
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002416 /*
2417 * Disable legacy_unlock temporarily,
2418 * since flash_real_protect would
2419 * relock all other sectors again
2420 * otherwise.
2421 */
2422 flash_info[i].legacy_unlock = 0;
wdenk2cefd152004-02-08 22:55:38 +00002423
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002424 /*
2425 * Legacy unlocking (e.g. Intel J3) ->
2426 * unlock only one sector. This will
2427 * unlock all sectors.
2428 */
Mario Sixfa290692018-01-26 14:43:31 +01002429 flash_real_protect(&flash_info[i], 0, 0);
wdenk2cefd152004-02-08 22:55:38 +00002430
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002431 flash_info[i].legacy_unlock = 1;
wdenk2cefd152004-02-08 22:55:38 +00002432
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002433 /*
2434 * Manually mark other sectors as
2435 * unlocked (unprotected)
2436 */
2437 for (k = 1; k < flash_info[i].sector_count; k++)
2438 flash_info[i].protect[k] = 0;
2439 } else {
2440 /*
2441 * No legancy unlocking -> unlock all sectors
2442 */
Mario Sixfa290692018-01-26 14:43:31 +01002443 flash_protect(FLAG_PROTECT_CLEAR,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002444 flash_info[i].start[0],
2445 flash_info[i].start[0]
2446 + flash_info[i].size - 1,
2447 &flash_info[i]);
Stefan Roesec865e6c2006-02-28 15:29:58 +01002448 }
Stefan Roesec865e6c2006-02-28 15:29:58 +01002449 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002450#endif /* CONFIG_SYS_FLASH_PROTECTION */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002451 }
Stefan Roesec865e6c2006-02-28 15:29:58 +01002452
Heiko Schocheref0946a2011-04-04 08:10:21 +02002453 flash_protect_default();
Piotr Ziecik3e939e92008-11-17 15:57:58 +01002454#ifdef CONFIG_FLASH_CFI_MTD
2455 cfi_mtd_init();
2456#endif
2457
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002458 return (size);
wdenk2cefd152004-02-08 22:55:38 +00002459}
Thomas Chou47eae232015-11-07 14:31:08 +08002460
2461#ifdef CONFIG_CFI_FLASH /* for driver model */
2462static int cfi_flash_probe(struct udevice *dev)
2463{
2464 void *blob = (void *)gd->fdt_blob;
Simon Glassdd79d6e2017-01-17 16:52:55 -07002465 int node = dev_of_offset(dev);
Thomas Chou47eae232015-11-07 14:31:08 +08002466 const fdt32_t *cell;
2467 phys_addr_t addr;
2468 int parent, addrc, sizec;
2469 int len, idx;
2470
2471 parent = fdt_parent_offset(blob, node);
Simon Glassbb7c01e2017-05-18 20:09:26 -06002472 fdt_support_default_count_cells(blob, parent, &addrc, &sizec);
Thomas Chou47eae232015-11-07 14:31:08 +08002473 /* decode regs, there may be multiple reg tuples. */
2474 cell = fdt_getprop(blob, node, "reg", &len);
2475 if (!cell)
2476 return -ENOENT;
2477 idx = 0;
2478 len /= sizeof(fdt32_t);
2479 while (idx < len) {
2480 addr = fdt_translate_address((void *)blob,
2481 node, cell + idx);
Marek Vasut970940f2017-09-12 19:09:08 +02002482 flash_info[cfi_flash_num_flash_banks].dev = dev;
2483 flash_info[cfi_flash_num_flash_banks].base = addr;
2484 cfi_flash_num_flash_banks++;
Thomas Chou47eae232015-11-07 14:31:08 +08002485 idx += addrc + sizec;
2486 }
Marek Vasut970940f2017-09-12 19:09:08 +02002487 gd->bd->bi_flashstart = flash_info[0].base;
Thomas Chou47eae232015-11-07 14:31:08 +08002488
2489 return 0;
2490}
2491
2492static const struct udevice_id cfi_flash_ids[] = {
2493 { .compatible = "cfi-flash" },
2494 { .compatible = "jedec-flash" },
2495 {}
2496};
2497
2498U_BOOT_DRIVER(cfi_flash) = {
2499 .name = "cfi_flash",
2500 .id = UCLASS_MTD,
2501 .of_match = cfi_flash_ids,
2502 .probe = cfi_flash_probe,
2503};
2504#endif /* CONFIG_CFI_FLASH */