blob: a21c407ed7f2ca6acdd25835423e8510cd4cf15c [file] [log] [blame]
wdenk2cefd152004-02-08 22:55:38 +00001/*
wdenke65527f2004-02-12 00:47:09 +00002 * (C) Copyright 2002-2004
wdenk2cefd152004-02-08 22:55:38 +00003 * Brad Kemp, Seranoa Networks, Brad.Kemp@seranoa.com
4 *
5 * Copyright (C) 2003 Arabella Software Ltd.
6 * Yuli Barcohen <yuli@arabellasw.com>
wdenk2cefd152004-02-08 22:55:38 +00007 *
wdenke65527f2004-02-12 00:47:09 +00008 * Copyright (C) 2004
9 * Ed Okerson
Stefan Roese12797482006-11-13 13:55:24 +010010 *
11 * Copyright (C) 2006
12 * Tolunay Orkun <listmember@orkun.us>
wdenke65527f2004-02-12 00:47:09 +000013 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020014 * SPDX-License-Identifier: GPL-2.0+
wdenk2cefd152004-02-08 22:55:38 +000015 */
16
17/* The DEBUG define must be before common to enable debugging */
wdenk2ebee312004-02-23 19:30:57 +000018/* #define DEBUG */
19
wdenk2cefd152004-02-08 22:55:38 +000020#include <common.h>
Simon Glassa73bda42015-11-08 23:47:45 -070021#include <console.h>
Thomas Chou47eae232015-11-07 14:31:08 +080022#include <dm.h>
23#include <errno.h>
24#include <fdt_support.h>
wdenk2cefd152004-02-08 22:55:38 +000025#include <asm/processor.h>
Haiying Wangc123a382007-02-21 16:52:31 +010026#include <asm/io.h>
wdenkaeba06f2004-06-09 17:34:58 +000027#include <asm/byteorder.h>
Andrew Gabbasovc1592582013-05-14 12:27:52 -050028#include <asm/unaligned.h>
wdenkd0245fc2005-04-13 10:02:42 +000029#include <environment.h>
Stefan Roese6e83e342009-10-27 15:15:55 +010030#include <mtd/cfi_flash.h>
Jens Scharsig (BuS Elektronik)287a1582012-01-27 09:29:53 +010031#include <watchdog.h>
wdenke537b3b2004-02-23 23:54:43 +000032
wdenk2cefd152004-02-08 22:55:38 +000033/*
Haavard Skinnemoend523e392007-12-13 12:56:28 +010034 * This file implements a Common Flash Interface (CFI) driver for
35 * U-Boot.
36 *
37 * The width of the port and the width of the chips are determined at
38 * initialization. These widths are used to calculate the address for
39 * access CFI data structures.
wdenk2cefd152004-02-08 22:55:38 +000040 *
41 * References
42 * JEDEC Standard JESD68 - Common Flash Interface (CFI)
43 * JEDEC Standard JEP137-A Common Flash Interface (CFI) ID Codes
44 * Intel Application Note 646 Common Flash Interface (CFI) and Command Sets
45 * Intel 290667-008 3 Volt Intel StrataFlash Memory datasheet
Stefan Roese12797482006-11-13 13:55:24 +010046 * AMD CFI Specification, Release 2.0 December 1, 2001
47 * AMD/Spansion Application Note: Migration from Single-byte to Three-byte
48 * Device IDs, Publication Number 25538 Revision A, November 8, 2001
wdenk2cefd152004-02-08 22:55:38 +000049 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050 * Define CONFIG_SYS_WRITE_SWAPPED_DATA, if you have to swap the Bytes between
Heiko Schocher800db312007-01-19 18:05:26 +010051 * reading and writing ... (yes there is such a Hardware).
wdenk2cefd152004-02-08 22:55:38 +000052 */
53
Thomas Chou47eae232015-11-07 14:31:08 +080054DECLARE_GLOBAL_DATA_PTR;
55
Haavard Skinnemoend523e392007-12-13 12:56:28 +010056static uint flash_offset_cfi[2] = { FLASH_OFFSET_CFI, FLASH_OFFSET_CFI_ALT };
Mike Frysingerc2c093d2010-12-22 09:41:13 -050057#ifdef CONFIG_FLASH_CFI_MTD
Piotr Ziecik2a7493c2008-11-17 15:49:32 +010058static uint flash_verbose = 1;
Mike Frysingerc2c093d2010-12-22 09:41:13 -050059#else
60#define flash_verbose 1
61#endif
Wolfgang Denkafa0dd02006-12-27 01:26:13 +010062
Wolfgang Denk9f5fb0f2008-08-08 16:39:54 +020063flash_info_t flash_info[CFI_MAX_FLASH_BANKS]; /* FLASH chips info */
64
Stefan Roesec865e6c2006-02-28 15:29:58 +010065/*
66 * Check if chip width is defined. If not, start detecting with 8bit.
67 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#ifndef CONFIG_SYS_FLASH_CFI_WIDTH
69#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
Stefan Roesec865e6c2006-02-28 15:29:58 +010070#endif
71
Jeroen Hofstee4f517e62014-10-08 22:57:23 +020072#ifdef CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
73#define __maybe_weak __weak
74#else
75#define __maybe_weak static
76#endif
77
Stefan Roeseab935642010-10-25 18:31:48 +020078/*
79 * 0xffff is an undefined value for the configuration register. When
80 * this value is returned, the configuration register shall not be
81 * written at all (default mode).
82 */
83static u16 cfi_flash_config_reg(int i)
84{
85#ifdef CONFIG_SYS_CFI_FLASH_CONFIG_REGS
86 return ((u16 [])CONFIG_SYS_CFI_FLASH_CONFIG_REGS)[i];
87#else
88 return 0xffff;
89#endif
90}
91
Stefan Roesefb9a7302010-08-31 10:00:10 +020092#if defined(CONFIG_SYS_MAX_FLASH_BANKS_DETECT)
93int cfi_flash_num_flash_banks = CONFIG_SYS_MAX_FLASH_BANKS_DETECT;
94#endif
95
Thomas Chou47eae232015-11-07 14:31:08 +080096#ifdef CONFIG_CFI_FLASH /* for driver model */
97static void cfi_flash_init_dm(void)
98{
99 struct udevice *dev;
100
101 cfi_flash_num_flash_banks = 0;
102 /*
103 * The uclass_first_device() will probe the first device and
104 * uclass_next_device() will probe the rest if they exist. So
105 * that cfi_flash_probe() will get called assigning the base
106 * addresses that are available.
107 */
108 for (uclass_first_device(UCLASS_MTD, &dev);
109 dev;
110 uclass_next_device(&dev)) {
111 }
112}
113
Thomas Chou47eae232015-11-07 14:31:08 +0800114phys_addr_t cfi_flash_bank_addr(int i)
115{
Marek Vasut970940f2017-09-12 19:09:08 +0200116 return flash_info[i].base;
Thomas Chou47eae232015-11-07 14:31:08 +0800117}
118#else
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200119__weak phys_addr_t cfi_flash_bank_addr(int i)
Stefan Roese7e7dda82010-08-30 10:11:51 +0200120{
121 return ((phys_addr_t [])CONFIG_SYS_FLASH_BANKS_LIST)[i];
122}
Thomas Chou47eae232015-11-07 14:31:08 +0800123#endif
Stefan Roese7e7dda82010-08-30 10:11:51 +0200124
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200125__weak unsigned long cfi_flash_bank_size(int i)
Ilya Yanok755c1802010-10-21 17:20:12 +0200126{
127#ifdef CONFIG_SYS_FLASH_BANKS_SIZES
128 return ((unsigned long [])CONFIG_SYS_FLASH_BANKS_SIZES)[i];
129#else
130 return 0;
131#endif
132}
Ilya Yanok755c1802010-10-21 17:20:12 +0200133
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200134__maybe_weak void flash_write8(u8 value, void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100135{
136 __raw_writeb(value, addr);
137}
138
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200139__maybe_weak void flash_write16(u16 value, void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100140{
141 __raw_writew(value, addr);
142}
143
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200144__maybe_weak void flash_write32(u32 value, void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100145{
146 __raw_writel(value, addr);
147}
148
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200149__maybe_weak void flash_write64(u64 value, void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100150{
151 /* No architectures currently implement __raw_writeq() */
152 *(volatile u64 *)addr = value;
153}
154
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200155__maybe_weak u8 flash_read8(void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100156{
157 return __raw_readb(addr);
158}
159
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200160__maybe_weak u16 flash_read16(void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100161{
162 return __raw_readw(addr);
163}
164
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200165__maybe_weak u32 flash_read32(void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100166{
167 return __raw_readl(addr);
168}
169
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200170__maybe_weak u64 flash_read64(void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100171{
172 /* No architectures currently implement __raw_readq() */
173 return *(volatile u64 *)addr;
174}
175
wdenk2cefd152004-02-08 22:55:38 +0000176/*-----------------------------------------------------------------------
wdenk2cefd152004-02-08 22:55:38 +0000177 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#if defined(CONFIG_ENV_IS_IN_FLASH) || defined(CONFIG_ENV_ADDR_REDUND) || (CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE)
Marek Vasuta26162d2017-08-20 17:20:00 +0200179static flash_info_t *flash_get_info(ulong base)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200180{
181 int i;
Masahiro Yamadac663b9a2013-05-17 14:50:37 +0900182 flash_info_t *info;
wdenk2cefd152004-02-08 22:55:38 +0000183
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184 for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++) {
Masahiro Yamada44049f32013-05-17 14:50:36 +0900185 info = &flash_info[i];
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200186 if (info->size && info->start[0] <= base &&
187 base <= info->start[0] + info->size - 1)
Masahiro Yamadac663b9a2013-05-17 14:50:37 +0900188 return info;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200189 }
wdenk2cefd152004-02-08 22:55:38 +0000190
Masahiro Yamadac663b9a2013-05-17 14:50:37 +0900191 return NULL;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200192}
wdenk2cefd152004-02-08 22:55:38 +0000193#endif
194
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100195unsigned long flash_sector_size(flash_info_t *info, flash_sect_t sect)
196{
197 if (sect != (info->sector_count - 1))
198 return info->start[sect + 1] - info->start[sect];
199 else
200 return info->start[0] + info->size - info->start[sect];
201}
202
wdenke65527f2004-02-12 00:47:09 +0000203/*-----------------------------------------------------------------------
204 * create an address based on the offset and the port width
205 */
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100206static inline void *
Mario Six88f439f2018-01-26 14:43:32 +0100207flash_map(flash_info_t *info, flash_sect_t sect, uint offset)
wdenke65527f2004-02-12 00:47:09 +0000208{
Stefan Roese70a90b72013-04-12 19:04:54 +0200209 unsigned int byte_offset = offset * info->portwidth;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100210
Stefan Roese70a90b72013-04-12 19:04:54 +0200211 return (void *)(info->start[sect] + byte_offset);
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100212}
213
214static inline void flash_unmap(flash_info_t *info, flash_sect_t sect,
215 unsigned int offset, void *addr)
216{
wdenke65527f2004-02-12 00:47:09 +0000217}
218
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200219/*-----------------------------------------------------------------------
220 * make a proper sized command based on the port and chip widths
221 */
Sebastian Siewior7746ed82008-07-15 13:35:23 +0200222static void flash_make_cmd(flash_info_t *info, u32 cmd, void *cmdbuf)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200223{
224 int i;
Vasiliy Leoenenkoc47c0d42008-05-07 21:24:44 +0400225 int cword_offset;
226 int cp_offset;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Sebastian Siewiord528cd62008-07-16 20:04:49 +0200228 u32 cmd_le = cpu_to_le32(cmd);
229#endif
Vasiliy Leoenenkoc47c0d42008-05-07 21:24:44 +0400230 uchar val;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200231 uchar *cp = (uchar *) cmdbuf;
232
Mario Sixe2c07462018-01-26 14:43:33 +0100233 for (i = info->portwidth; i > 0; i--) {
Mario Sixa828c1e2018-01-26 14:43:36 +0100234 cword_offset = (info->portwidth - i) % info->chipwidth;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Vasiliy Leoenenkoc47c0d42008-05-07 21:24:44 +0400236 cp_offset = info->portwidth - i;
Mario Sixae0b9c72018-01-26 14:43:34 +0100237 val = *((uchar *)&cmd_le + cword_offset);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200238#else
Vasiliy Leoenenkoc47c0d42008-05-07 21:24:44 +0400239 cp_offset = i - 1;
Mario Sixae0b9c72018-01-26 14:43:34 +0100240 val = *((uchar *)&cmd + sizeof(u32) - cword_offset - 1);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200241#endif
Sebastian Siewior7746ed82008-07-15 13:35:23 +0200242 cp[cp_offset] = (cword_offset >= sizeof(u32)) ? 0x00 : val;
Vasiliy Leoenenkoc47c0d42008-05-07 21:24:44 +0400243 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200244}
245
wdenk2cefd152004-02-08 22:55:38 +0000246#ifdef DEBUG
wdenke65527f2004-02-12 00:47:09 +0000247/*-----------------------------------------------------------------------
248 * Debug support
249 */
Mario Sixfa290692018-01-26 14:43:31 +0100250static void print_longlong(char *str, unsigned long long data)
wdenk2cefd152004-02-08 22:55:38 +0000251{
252 int i;
253 char *cp;
wdenke65527f2004-02-12 00:47:09 +0000254
Mario Sixa828c1e2018-01-26 14:43:36 +0100255 cp = (char *)&data;
wdenke65527f2004-02-12 00:47:09 +0000256 for (i = 0; i < 8; i++)
Mario Sixfa290692018-01-26 14:43:31 +0100257 sprintf(&str[i * 2], "%2.2x", *cp++);
wdenk2cefd152004-02-08 22:55:38 +0000258}
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200259
Mario Sixfa290692018-01-26 14:43:31 +0100260static void flash_printqry(struct cfi_qry *qry)
wdenke65527f2004-02-12 00:47:09 +0000261{
Haavard Skinnemoen53baec72007-12-14 15:36:16 +0100262 u8 *p = (u8 *)qry;
wdenke65527f2004-02-12 00:47:09 +0000263 int x, y;
264
Haavard Skinnemoen53baec72007-12-14 15:36:16 +0100265 for (x = 0; x < sizeof(struct cfi_qry); x += 16) {
266 debug("%02x : ", x);
267 for (y = 0; y < 16; y++)
268 debug("%2.2x ", p[x + y]);
269 debug(" ");
wdenke65527f2004-02-12 00:47:09 +0000270 for (y = 0; y < 16; y++) {
Haavard Skinnemoen53baec72007-12-14 15:36:16 +0100271 unsigned char c = p[x + y];
Mario Sixc7e359e2018-01-26 14:43:37 +0100272
Haavard Skinnemoen53baec72007-12-14 15:36:16 +0100273 if (c >= 0x20 && c <= 0x7e)
274 debug("%c", c);
275 else
276 debug(".");
wdenke65527f2004-02-12 00:47:09 +0000277 }
Haavard Skinnemoen53baec72007-12-14 15:36:16 +0100278 debug("\n");
wdenke65527f2004-02-12 00:47:09 +0000279 }
280}
wdenk2cefd152004-02-08 22:55:38 +0000281#endif
282
wdenk2cefd152004-02-08 22:55:38 +0000283/*-----------------------------------------------------------------------
wdenk2cefd152004-02-08 22:55:38 +0000284 * read a character at a port width address
285 */
Mario Six88f439f2018-01-26 14:43:32 +0100286static inline uchar flash_read_uchar(flash_info_t *info, uint offset)
wdenk2cefd152004-02-08 22:55:38 +0000287{
288 uchar *cp;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100289 uchar retval;
wdenke65527f2004-02-12 00:47:09 +0000290
Mario Sixfa290692018-01-26 14:43:31 +0100291 cp = flash_map(info, 0, offset);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100293 retval = flash_read8(cp);
wdenke65527f2004-02-12 00:47:09 +0000294#else
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100295 retval = flash_read8(cp + info->portwidth - 1);
wdenke65527f2004-02-12 00:47:09 +0000296#endif
Mario Sixfa290692018-01-26 14:43:31 +0100297 flash_unmap(info, 0, offset, cp);
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100298 return retval;
wdenk2cefd152004-02-08 22:55:38 +0000299}
300
301/*-----------------------------------------------------------------------
Tor Krill7f2a3052008-03-28 11:29:10 +0100302 * read a word at a port width address, assume 16bit bus
303 */
Mario Six88f439f2018-01-26 14:43:32 +0100304static inline ushort flash_read_word(flash_info_t *info, uint offset)
Tor Krill7f2a3052008-03-28 11:29:10 +0100305{
306 ushort *addr, retval;
307
Mario Sixfa290692018-01-26 14:43:31 +0100308 addr = flash_map(info, 0, offset);
309 retval = flash_read16(addr);
310 flash_unmap(info, 0, offset, addr);
Tor Krill7f2a3052008-03-28 11:29:10 +0100311 return retval;
312}
313
Tor Krill7f2a3052008-03-28 11:29:10 +0100314/*-----------------------------------------------------------------------
Stefan Roese12797482006-11-13 13:55:24 +0100315 * read a long word by picking the least significant byte of each maximum
wdenk2cefd152004-02-08 22:55:38 +0000316 * port size word. Swap for ppc format.
317 */
Mario Six88f439f2018-01-26 14:43:32 +0100318static ulong flash_read_long (flash_info_t *info, flash_sect_t sect,
Haavard Skinnemoen670a3232007-12-13 12:56:29 +0100319 uint offset)
wdenk2cefd152004-02-08 22:55:38 +0000320{
wdenke65527f2004-02-12 00:47:09 +0000321 uchar *addr;
322 ulong retval;
323
324#ifdef DEBUG
325 int x;
326#endif
Mario Sixfa290692018-01-26 14:43:31 +0100327 addr = flash_map(info, sect, offset);
wdenk2cefd152004-02-08 22:55:38 +0000328
wdenke65527f2004-02-12 00:47:09 +0000329#ifdef DEBUG
Mario Sixfa290692018-01-26 14:43:31 +0100330 debug("long addr is at %p info->portwidth = %d\n", addr,
wdenke65527f2004-02-12 00:47:09 +0000331 info->portwidth);
Mario Sixcbe41ca2018-01-26 14:43:38 +0100332 for (x = 0; x < 4 * info->portwidth; x++)
Mario Sixfa290692018-01-26 14:43:31 +0100333 debug("addr[%x] = 0x%x\n", x, flash_read8(addr + x));
wdenke65527f2004-02-12 00:47:09 +0000334#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200335#if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100336 retval = ((flash_read8(addr) << 16) |
337 (flash_read8(addr + info->portwidth) << 24) |
338 (flash_read8(addr + 2 * info->portwidth)) |
339 (flash_read8(addr + 3 * info->portwidth) << 8));
wdenke65527f2004-02-12 00:47:09 +0000340#else
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100341 retval = ((flash_read8(addr + 2 * info->portwidth - 1) << 24) |
342 (flash_read8(addr + info->portwidth - 1) << 16) |
343 (flash_read8(addr + 4 * info->portwidth - 1) << 8) |
344 (flash_read8(addr + 3 * info->portwidth - 1)));
wdenke65527f2004-02-12 00:47:09 +0000345#endif
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100346 flash_unmap(info, sect, offset, addr);
347
wdenke65527f2004-02-12 00:47:09 +0000348 return retval;
wdenk2cefd152004-02-08 22:55:38 +0000349}
350
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200351/*
352 * Write a proper sized command to the correct address
Michael Schwingen73d044d2007-12-07 23:35:02 +0100353 */
Marek Vasuta26162d2017-08-20 17:20:00 +0200354static void flash_write_cmd(flash_info_t *info, flash_sect_t sect,
355 uint offset, u32 cmd)
Michael Schwingen73d044d2007-12-07 23:35:02 +0100356{
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100357 void *addr;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200358 cfiword_t cword;
Michael Schwingen73d044d2007-12-07 23:35:02 +0100359
Mario Sixfa290692018-01-26 14:43:31 +0100360 addr = flash_map(info, sect, offset);
361 flash_make_cmd(info, cmd, &cword);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200362 switch (info->portwidth) {
363 case FLASH_CFI_8BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100364 debug("fwc addr %p cmd %x %x 8bit x %d bit\n", addr, cmd,
Ryan Harkin316870c2015-10-23 16:50:51 +0100365 cword.w8, info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
366 flash_write8(cword.w8, addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200367 break;
368 case FLASH_CFI_16BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100369 debug("fwc addr %p cmd %x %4.4x 16bit x %d bit\n", addr,
Ryan Harkin316870c2015-10-23 16:50:51 +0100370 cmd, cword.w16,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200371 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Ryan Harkin316870c2015-10-23 16:50:51 +0100372 flash_write16(cword.w16, addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200373 break;
374 case FLASH_CFI_32BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100375 debug("fwc addr %p cmd %x %8.8x 32bit x %d bit\n", addr,
Ryan Harkin316870c2015-10-23 16:50:51 +0100376 cmd, cword.w32,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200377 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Ryan Harkin316870c2015-10-23 16:50:51 +0100378 flash_write32(cword.w32, addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200379 break;
380 case FLASH_CFI_64BIT:
381#ifdef DEBUG
382 {
383 char str[20];
Haavard Skinnemoend523e392007-12-13 12:56:28 +0100384
Mario Sixfa290692018-01-26 14:43:31 +0100385 print_longlong(str, cword.w64);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200386
Mario Sixfa290692018-01-26 14:43:31 +0100387 debug("fwrite addr %p cmd %x %s 64 bit x %d bit\n",
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100388 addr, cmd, str,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200389 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Michael Schwingen73d044d2007-12-07 23:35:02 +0100390 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200391#endif
Ryan Harkin316870c2015-10-23 16:50:51 +0100392 flash_write64(cword.w64, addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200393 break;
Michael Schwingen73d044d2007-12-07 23:35:02 +0100394 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200395
396 /* Ensure all the instructions are fully finished */
397 sync();
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100398
399 flash_unmap(info, sect, offset, addr);
Michael Schwingen73d044d2007-12-07 23:35:02 +0100400}
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200401
Mario Six88f439f2018-01-26 14:43:32 +0100402static void flash_unlock_seq(flash_info_t *info, flash_sect_t sect)
Michael Schwingen73d044d2007-12-07 23:35:02 +0100403{
Mario Sixfa290692018-01-26 14:43:31 +0100404 flash_write_cmd(info, sect, info->addr_unlock1, AMD_CMD_UNLOCK_START);
405 flash_write_cmd(info, sect, info->addr_unlock2, AMD_CMD_UNLOCK_ACK);
Michael Schwingen73d044d2007-12-07 23:35:02 +0100406}
Michael Schwingen73d044d2007-12-07 23:35:02 +0100407
408/*-----------------------------------------------------------------------
wdenk2cefd152004-02-08 22:55:38 +0000409 */
Mario Six88f439f2018-01-26 14:43:32 +0100410static int flash_isequal(flash_info_t *info, flash_sect_t sect,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200411 uint offset, uchar cmd)
wdenk2cefd152004-02-08 22:55:38 +0000412{
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100413 void *addr;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200414 cfiword_t cword;
415 int retval;
wdenk2cefd152004-02-08 22:55:38 +0000416
Mario Sixfa290692018-01-26 14:43:31 +0100417 addr = flash_map(info, sect, offset);
418 flash_make_cmd(info, cmd, &cword);
Stefan Roeseefef95b2006-04-01 13:41:03 +0200419
Mario Sixfa290692018-01-26 14:43:31 +0100420 debug("is= cmd %x(%c) addr %p ", cmd, cmd, addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200421 switch (info->portwidth) {
422 case FLASH_CFI_8BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100423 debug("is= %x %x\n", flash_read8(addr), cword.w8);
Ryan Harkin316870c2015-10-23 16:50:51 +0100424 retval = (flash_read8(addr) == cword.w8);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200425 break;
426 case FLASH_CFI_16BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100427 debug("is= %4.4x %4.4x\n", flash_read16(addr), cword.w16);
Ryan Harkin316870c2015-10-23 16:50:51 +0100428 retval = (flash_read16(addr) == cword.w16);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200429 break;
430 case FLASH_CFI_32BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100431 debug("is= %8.8x %8.8x\n", flash_read32(addr), cword.w32);
Ryan Harkin316870c2015-10-23 16:50:51 +0100432 retval = (flash_read32(addr) == cword.w32);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200433 break;
434 case FLASH_CFI_64BIT:
435#ifdef DEBUG
436 {
437 char str1[20];
438 char str2[20];
Michael Schwingen73d044d2007-12-07 23:35:02 +0100439
Mario Sixfa290692018-01-26 14:43:31 +0100440 print_longlong(str1, flash_read64(addr));
441 print_longlong(str2, cword.w64);
442 debug("is= %s %s\n", str1, str2);
wdenk2cefd152004-02-08 22:55:38 +0000443 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200444#endif
Ryan Harkin316870c2015-10-23 16:50:51 +0100445 retval = (flash_read64(addr) == cword.w64);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200446 break;
447 default:
448 retval = 0;
449 break;
450 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100451 flash_unmap(info, sect, offset, addr);
452
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200453 return retval;
454}
Stefan Roeseefef95b2006-04-01 13:41:03 +0200455
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200456/*-----------------------------------------------------------------------
457 */
Mario Six88f439f2018-01-26 14:43:32 +0100458static int flash_isset(flash_info_t *info, flash_sect_t sect,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200459 uint offset, uchar cmd)
460{
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100461 void *addr;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200462 cfiword_t cword;
463 int retval;
Stefan Roeseefef95b2006-04-01 13:41:03 +0200464
Mario Sixfa290692018-01-26 14:43:31 +0100465 addr = flash_map(info, sect, offset);
466 flash_make_cmd(info, cmd, &cword);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200467 switch (info->portwidth) {
468 case FLASH_CFI_8BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100469 retval = ((flash_read8(addr) & cword.w8) == cword.w8);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200470 break;
471 case FLASH_CFI_16BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100472 retval = ((flash_read16(addr) & cword.w16) == cword.w16);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200473 break;
474 case FLASH_CFI_32BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100475 retval = ((flash_read32(addr) & cword.w32) == cword.w32);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200476 break;
477 case FLASH_CFI_64BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100478 retval = ((flash_read64(addr) & cword.w64) == cword.w64);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200479 break;
480 default:
481 retval = 0;
482 break;
483 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100484 flash_unmap(info, sect, offset, addr);
485
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200486 return retval;
487}
Stefan Roeseefef95b2006-04-01 13:41:03 +0200488
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200489/*-----------------------------------------------------------------------
490 */
Mario Six88f439f2018-01-26 14:43:32 +0100491static int flash_toggle(flash_info_t *info, flash_sect_t sect,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200492 uint offset, uchar cmd)
493{
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100494 void *addr;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200495 cfiword_t cword;
496 int retval;
wdenke85b7a52004-10-10 22:16:06 +0000497
Mario Sixfa290692018-01-26 14:43:31 +0100498 addr = flash_map(info, sect, offset);
499 flash_make_cmd(info, cmd, &cword);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200500 switch (info->portwidth) {
501 case FLASH_CFI_8BIT:
Stefan Roesecff2b492008-06-16 10:40:02 +0200502 retval = flash_read8(addr) != flash_read8(addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200503 break;
504 case FLASH_CFI_16BIT:
Stefan Roesecff2b492008-06-16 10:40:02 +0200505 retval = flash_read16(addr) != flash_read16(addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200506 break;
507 case FLASH_CFI_32BIT:
Stefan Roesecff2b492008-06-16 10:40:02 +0200508 retval = flash_read32(addr) != flash_read32(addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200509 break;
510 case FLASH_CFI_64BIT:
Mario Sixe2c07462018-01-26 14:43:33 +0100511 retval = ((flash_read32(addr) != flash_read32(addr)) ||
Mario Sixa828c1e2018-01-26 14:43:36 +0100512 (flash_read32(addr + 4) != flash_read32(addr + 4)));
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200513 break;
514 default:
515 retval = 0;
516 break;
517 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100518 flash_unmap(info, sect, offset, addr);
519
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200520 return retval;
wdenk2cefd152004-02-08 22:55:38 +0000521}
522
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200523/*
524 * flash_is_busy - check to see if the flash is busy
525 *
526 * This routine checks the status of the chip and returns true if the
527 * chip is busy.
wdenk2cefd152004-02-08 22:55:38 +0000528 */
Mario Six88f439f2018-01-26 14:43:32 +0100529static int flash_is_busy(flash_info_t *info, flash_sect_t sect)
wdenk5c71a7a2005-05-16 15:23:22 +0000530{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200531 int retval;
wdenk5c71a7a2005-05-16 15:23:22 +0000532
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200533 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400534 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200535 case CFI_CMDSET_INTEL_STANDARD:
536 case CFI_CMDSET_INTEL_EXTENDED:
Mario Sixfa290692018-01-26 14:43:31 +0100537 retval = !flash_isset(info, sect, 0, FLASH_STATUS_DONE);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200538 break;
539 case CFI_CMDSET_AMD_STANDARD:
540 case CFI_CMDSET_AMD_EXTENDED:
541#ifdef CONFIG_FLASH_CFI_LEGACY
542 case CFI_CMDSET_AMD_LEGACY:
543#endif
Marek Vasut9b718472017-09-12 19:09:31 +0200544 if (info->sr_supported) {
Mario Sixfa290692018-01-26 14:43:31 +0100545 flash_write_cmd(info, sect, info->addr_unlock1,
Marek Vasut9b718472017-09-12 19:09:31 +0200546 FLASH_CMD_READ_STATUS);
Mario Sixfa290692018-01-26 14:43:31 +0100547 retval = !flash_isset(info, sect, 0,
Marek Vasut9b718472017-09-12 19:09:31 +0200548 FLASH_STATUS_DONE);
549 } else {
Mario Sixfa290692018-01-26 14:43:31 +0100550 retval = flash_toggle(info, sect, 0,
Marek Vasut9b718472017-09-12 19:09:31 +0200551 AMD_STATUS_TOGGLE);
552 }
553
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200554 break;
555 default:
556 retval = 0;
wdenk5c71a7a2005-05-16 15:23:22 +0000557 }
Mario Six9355d552018-01-26 14:43:40 +0100558 debug("%s: %d\n", __func__, retval);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200559 return retval;
wdenk5c71a7a2005-05-16 15:23:22 +0000560}
561
562/*-----------------------------------------------------------------------
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200563 * wait for XSR.7 to be set. Time out with an error if it does not.
564 * This routine does not set the flash to read-array mode.
wdenk5c71a7a2005-05-16 15:23:22 +0000565 */
Mario Six88f439f2018-01-26 14:43:32 +0100566static int flash_status_check(flash_info_t *info, flash_sect_t sector,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200567 ulong tout, char *prompt)
wdenk2cefd152004-02-08 22:55:38 +0000568{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200569 ulong start;
wdenk2cefd152004-02-08 22:55:38 +0000570
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200571#if CONFIG_SYS_HZ != 1000
Renato Andreolaac6693d2010-03-24 23:00:47 +0800572 if ((ulong)CONFIG_SYS_HZ > 100000)
573 tout *= (ulong)CONFIG_SYS_HZ / 1000; /* for a big HZ, avoid overflow */
574 else
575 tout = DIV_ROUND_UP(tout * (ulong)CONFIG_SYS_HZ, 1000);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200576#endif
wdenk2cefd152004-02-08 22:55:38 +0000577
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200578 /* Wait for command completion */
Graeme Russ13ec42b2011-07-15 02:18:56 +0000579#ifdef CONFIG_SYS_LOW_RES_TIMER
Thomas Chou4b7e6682010-04-01 11:15:05 +0800580 reset_timer();
Graeme Russ13ec42b2011-07-15 02:18:56 +0000581#endif
Mario Sixfa290692018-01-26 14:43:31 +0100582 start = get_timer(0);
Jens Scharsig (BuS Elektronik)287a1582012-01-27 09:29:53 +0100583 WATCHDOG_RESET();
Mario Sixfa290692018-01-26 14:43:31 +0100584 while (flash_is_busy(info, sector)) {
585 if (get_timer(start) > tout) {
586 printf("Flash %s timeout at address %lx data %lx\n",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200587 prompt, info->start[sector],
Mario Sixfa290692018-01-26 14:43:31 +0100588 flash_read_long(info, sector, 0));
589 flash_write_cmd(info, sector, 0, info->cmd_reset);
Stefan Roese70a90b72013-04-12 19:04:54 +0200590 udelay(1);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200591 return ERR_TIMOUT;
wdenk2cefd152004-02-08 22:55:38 +0000592 }
Mario Sixfa290692018-01-26 14:43:31 +0100593 udelay(1); /* also triggers watchdog */
wdenk2cefd152004-02-08 22:55:38 +0000594 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200595 return ERR_OK;
596}
wdenk2cefd152004-02-08 22:55:38 +0000597
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200598/*-----------------------------------------------------------------------
599 * Wait for XSR.7 to be set, if it times out print an error, otherwise
600 * do a full status check.
601 *
602 * This routine sets the flash to read-array mode.
603 */
Mario Six88f439f2018-01-26 14:43:32 +0100604static int flash_full_status_check(flash_info_t *info, flash_sect_t sector,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200605 ulong tout, char *prompt)
606{
607 int retcode;
wdenk2cefd152004-02-08 22:55:38 +0000608
Mario Sixfa290692018-01-26 14:43:31 +0100609 retcode = flash_status_check(info, sector, tout, prompt);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200610 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400611 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200612 case CFI_CMDSET_INTEL_EXTENDED:
613 case CFI_CMDSET_INTEL_STANDARD:
Mario Six0c9be972018-01-26 14:43:39 +0100614 if ((retcode == ERR_OK) &&
615 !flash_isset(info, sector, 0, FLASH_STATUS_DONE)) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200616 retcode = ERR_INVAL;
Mario Sixfa290692018-01-26 14:43:31 +0100617 printf("Flash %s error at address %lx\n", prompt,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200618 info->start[sector]);
Mario Sixfa290692018-01-26 14:43:31 +0100619 if (flash_isset(info, sector, 0, FLASH_STATUS_ECLBS |
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200620 FLASH_STATUS_PSLBS)) {
Mario Sixfa290692018-01-26 14:43:31 +0100621 puts("Command Sequence Error.\n");
622 } else if (flash_isset(info, sector, 0,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200623 FLASH_STATUS_ECLBS)) {
Mario Sixfa290692018-01-26 14:43:31 +0100624 puts("Block Erase Error.\n");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200625 retcode = ERR_NOT_ERASED;
Mario Sixfa290692018-01-26 14:43:31 +0100626 } else if (flash_isset(info, sector, 0,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200627 FLASH_STATUS_PSLBS)) {
Mario Sixfa290692018-01-26 14:43:31 +0100628 puts("Locking Error\n");
wdenk2cefd152004-02-08 22:55:38 +0000629 }
Mario Sixfa290692018-01-26 14:43:31 +0100630 if (flash_isset(info, sector, 0, FLASH_STATUS_DPS)) {
631 puts("Block locked.\n");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200632 retcode = ERR_PROTECTED;
633 }
Mario Sixfa290692018-01-26 14:43:31 +0100634 if (flash_isset(info, sector, 0, FLASH_STATUS_VPENS))
635 puts("Vpp Low Error.\n");
wdenk2cefd152004-02-08 22:55:38 +0000636 }
Mario Sixfa290692018-01-26 14:43:31 +0100637 flash_write_cmd(info, sector, 0, info->cmd_reset);
Aaron Williamsffcef2f2011-04-12 00:59:04 -0700638 udelay(1);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200639 break;
640 default:
641 break;
wdenk2cefd152004-02-08 22:55:38 +0000642 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200643 return retcode;
wdenk2cefd152004-02-08 22:55:38 +0000644}
645
Thomas Chou076767a2010-03-26 08:17:00 +0800646static int use_flash_status_poll(flash_info_t *info)
647{
648#ifdef CONFIG_SYS_CFI_FLASH_STATUS_POLL
649 if (info->vendor == CFI_CMDSET_AMD_EXTENDED ||
650 info->vendor == CFI_CMDSET_AMD_STANDARD)
651 return 1;
652#endif
653 return 0;
654}
655
656static int flash_status_poll(flash_info_t *info, void *src, void *dst,
657 ulong tout, char *prompt)
658{
659#ifdef CONFIG_SYS_CFI_FLASH_STATUS_POLL
660 ulong start;
661 int ready;
662
663#if CONFIG_SYS_HZ != 1000
664 if ((ulong)CONFIG_SYS_HZ > 100000)
665 tout *= (ulong)CONFIG_SYS_HZ / 1000; /* for a big HZ, avoid overflow */
666 else
667 tout = DIV_ROUND_UP(tout * (ulong)CONFIG_SYS_HZ, 1000);
668#endif
669
670 /* Wait for command completion */
Graeme Russ13ec42b2011-07-15 02:18:56 +0000671#ifdef CONFIG_SYS_LOW_RES_TIMER
Thomas Chou4b7e6682010-04-01 11:15:05 +0800672 reset_timer();
Graeme Russ13ec42b2011-07-15 02:18:56 +0000673#endif
Thomas Chou076767a2010-03-26 08:17:00 +0800674 start = get_timer(0);
Jens Scharsig (BuS Elektronik)287a1582012-01-27 09:29:53 +0100675 WATCHDOG_RESET();
Thomas Chou076767a2010-03-26 08:17:00 +0800676 while (1) {
677 switch (info->portwidth) {
678 case FLASH_CFI_8BIT:
679 ready = flash_read8(dst) == flash_read8(src);
680 break;
681 case FLASH_CFI_16BIT:
682 ready = flash_read16(dst) == flash_read16(src);
683 break;
684 case FLASH_CFI_32BIT:
685 ready = flash_read32(dst) == flash_read32(src);
686 break;
687 case FLASH_CFI_64BIT:
688 ready = flash_read64(dst) == flash_read64(src);
689 break;
690 default:
691 ready = 0;
692 break;
693 }
694 if (ready)
695 break;
696 if (get_timer(start) > tout) {
697 printf("Flash %s timeout at address %lx data %lx\n",
698 prompt, (ulong)dst, (ulong)flash_read8(dst));
699 return ERR_TIMOUT;
700 }
701 udelay(1); /* also triggers watchdog */
702 }
703#endif /* CONFIG_SYS_CFI_FLASH_STATUS_POLL */
704 return ERR_OK;
705}
706
wdenk2cefd152004-02-08 22:55:38 +0000707/*-----------------------------------------------------------------------
708 */
Mario Six88f439f2018-01-26 14:43:32 +0100709static void flash_add_byte(flash_info_t *info, cfiword_t *cword, uchar c)
wdenk2cefd152004-02-08 22:55:38 +0000710{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200711#if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200712 unsigned short w;
713 unsigned int l;
714 unsigned long long ll;
715#endif
wdenk2cefd152004-02-08 22:55:38 +0000716
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200717 switch (info->portwidth) {
718 case FLASH_CFI_8BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100719 cword->w8 = c;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200720 break;
721 case FLASH_CFI_16BIT:
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200722#if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200723 w = c;
724 w <<= 8;
Ryan Harkin316870c2015-10-23 16:50:51 +0100725 cword->w16 = (cword->w16 >> 8) | w;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200726#else
Ryan Harkin316870c2015-10-23 16:50:51 +0100727 cword->w16 = (cword->w16 << 8) | c;
Michael Schwingen73d044d2007-12-07 23:35:02 +0100728#endif
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200729 break;
730 case FLASH_CFI_32BIT:
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200731#if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200732 l = c;
733 l <<= 24;
Ryan Harkin316870c2015-10-23 16:50:51 +0100734 cword->w32 = (cword->w32 >> 8) | l;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200735#else
Ryan Harkin316870c2015-10-23 16:50:51 +0100736 cword->w32 = (cword->w32 << 8) | c;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200737#endif
738 break;
739 case FLASH_CFI_64BIT:
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200740#if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200741 ll = c;
742 ll <<= 56;
Ryan Harkin316870c2015-10-23 16:50:51 +0100743 cword->w64 = (cword->w64 >> 8) | ll;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200744#else
Ryan Harkin316870c2015-10-23 16:50:51 +0100745 cword->w64 = (cword->w64 << 8) | c;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200746#endif
747 break;
Stefan Roese12797482006-11-13 13:55:24 +0100748 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200749}
wdenk2cefd152004-02-08 22:55:38 +0000750
Jens Gehrlein8ee4add2008-12-16 17:25:55 +0100751/*
752 * Loop through the sector table starting from the previously found sector.
753 * Searches forwards or backwards, dependent on the passed address.
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200754 */
Mario Six88f439f2018-01-26 14:43:32 +0100755static flash_sect_t find_sector(flash_info_t *info, ulong addr)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200756{
Kim Phillipsd303b862012-10-29 13:34:45 +0000757 static flash_sect_t saved_sector; /* previously found sector */
Stefan Roese70a90b72013-04-12 19:04:54 +0200758 static flash_info_t *saved_info; /* previously used flash bank */
Jens Gehrlein8ee4add2008-12-16 17:25:55 +0100759 flash_sect_t sector = saved_sector;
760
Stefan Roese70a90b72013-04-12 19:04:54 +0200761 if ((info != saved_info) || (sector >= info->sector_count))
762 sector = 0;
763
Mario Six0c9be972018-01-26 14:43:39 +0100764 while ((info->start[sector] < addr) &&
765 (sector < info->sector_count - 1))
Jens Gehrlein8ee4add2008-12-16 17:25:55 +0100766 sector++;
767 while ((info->start[sector] > addr) && (sector > 0))
768 /*
769 * also decrements the sector in case of an overshot
770 * in the first loop
771 */
772 sector--;
wdenk2cefd152004-02-08 22:55:38 +0000773
Jens Gehrlein8ee4add2008-12-16 17:25:55 +0100774 saved_sector = sector;
Stefan Roese70a90b72013-04-12 19:04:54 +0200775 saved_info = info;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200776 return sector;
wdenk2cefd152004-02-08 22:55:38 +0000777}
778
779/*-----------------------------------------------------------------------
wdenk2cefd152004-02-08 22:55:38 +0000780 */
Mario Six88f439f2018-01-26 14:43:32 +0100781static int flash_write_cfiword(flash_info_t *info, ulong dest,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200782 cfiword_t cword)
wdenk2cefd152004-02-08 22:55:38 +0000783{
Becky Bruce9d1f6af2009-02-02 16:34:51 -0600784 void *dstaddr = (void *)dest;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200785 int flag;
Jens Gehrlein1e814cf2008-12-16 17:25:54 +0100786 flash_sect_t sect = 0;
787 char sect_found = 0;
wdenk2cefd152004-02-08 22:55:38 +0000788
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200789 /* Check if Flash is (sufficiently) erased */
790 switch (info->portwidth) {
791 case FLASH_CFI_8BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100792 flag = ((flash_read8(dstaddr) & cword.w8) == cword.w8);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200793 break;
794 case FLASH_CFI_16BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100795 flag = ((flash_read16(dstaddr) & cword.w16) == cword.w16);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200796 break;
797 case FLASH_CFI_32BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100798 flag = ((flash_read32(dstaddr) & cword.w32) == cword.w32);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200799 break;
800 case FLASH_CFI_64BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100801 flag = ((flash_read64(dstaddr) & cword.w64) == cword.w64);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200802 break;
803 default:
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100804 flag = 0;
805 break;
wdenk2cefd152004-02-08 22:55:38 +0000806 }
Becky Bruce9d1f6af2009-02-02 16:34:51 -0600807 if (!flag)
Stefan Roese707c1462007-12-27 07:50:54 +0100808 return ERR_NOT_ERASED;
wdenk2cefd152004-02-08 22:55:38 +0000809
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200810 /* Disable interrupts which might cause a timeout here */
Mario Sixfa290692018-01-26 14:43:31 +0100811 flag = disable_interrupts();
Stefan Roesec865e6c2006-02-28 15:29:58 +0100812
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200813 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400814 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200815 case CFI_CMDSET_INTEL_EXTENDED:
816 case CFI_CMDSET_INTEL_STANDARD:
Mario Sixfa290692018-01-26 14:43:31 +0100817 flash_write_cmd(info, 0, 0, FLASH_CMD_CLEAR_STATUS);
818 flash_write_cmd(info, 0, 0, FLASH_CMD_WRITE);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200819 break;
820 case CFI_CMDSET_AMD_EXTENDED:
821 case CFI_CMDSET_AMD_STANDARD:
Ed Swarthout2da14102008-10-09 01:26:36 -0500822 sect = find_sector(info, dest);
Mario Sixfa290692018-01-26 14:43:31 +0100823 flash_unlock_seq(info, sect);
824 flash_write_cmd(info, sect, info->addr_unlock1, AMD_CMD_WRITE);
Jens Gehrlein1e814cf2008-12-16 17:25:54 +0100825 sect_found = 1;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200826 break;
Po-Yu Chuang3f483402009-07-10 18:03:57 +0800827#ifdef CONFIG_FLASH_CFI_LEGACY
828 case CFI_CMDSET_AMD_LEGACY:
829 sect = find_sector(info, dest);
Mario Sixfa290692018-01-26 14:43:31 +0100830 flash_unlock_seq(info, 0);
831 flash_write_cmd(info, 0, info->addr_unlock1, AMD_CMD_WRITE);
Po-Yu Chuang3f483402009-07-10 18:03:57 +0800832 sect_found = 1;
833 break;
834#endif
wdenk2cefd152004-02-08 22:55:38 +0000835 }
836
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200837 switch (info->portwidth) {
838 case FLASH_CFI_8BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100839 flash_write8(cword.w8, dstaddr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200840 break;
841 case FLASH_CFI_16BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100842 flash_write16(cword.w16, dstaddr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200843 break;
844 case FLASH_CFI_32BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100845 flash_write32(cword.w32, dstaddr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200846 break;
847 case FLASH_CFI_64BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100848 flash_write64(cword.w64, dstaddr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200849 break;
wdenk2cefd152004-02-08 22:55:38 +0000850 }
851
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200852 /* re-enable interrupts if necessary */
853 if (flag)
Mario Sixfa290692018-01-26 14:43:31 +0100854 enable_interrupts();
wdenk2cefd152004-02-08 22:55:38 +0000855
Jens Gehrlein1e814cf2008-12-16 17:25:54 +0100856 if (!sect_found)
Mario Sixfa290692018-01-26 14:43:31 +0100857 sect = find_sector(info, dest);
Jens Gehrlein1e814cf2008-12-16 17:25:54 +0100858
Thomas Chou076767a2010-03-26 08:17:00 +0800859 if (use_flash_status_poll(info))
860 return flash_status_poll(info, &cword, dstaddr,
861 info->write_tout, "write");
862 else
863 return flash_full_status_check(info, sect,
864 info->write_tout, "write");
wdenk2cefd152004-02-08 22:55:38 +0000865}
866
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200867#ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
wdenk2cefd152004-02-08 22:55:38 +0000868
Mario Six88f439f2018-01-26 14:43:32 +0100869static int flash_write_cfibuffer(flash_info_t *info, ulong dest, uchar *cp,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200870 int len)
wdenk2cefd152004-02-08 22:55:38 +0000871{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200872 flash_sect_t sector;
873 int cnt;
874 int retcode;
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100875 void *src = cp;
Stefan Roese42c6ace2009-02-05 11:25:57 +0100876 void *dst = (void *)dest;
Stefan Roese707c1462007-12-27 07:50:54 +0100877 void *dst2 = dst;
Tao Houdd3b4552012-03-15 23:33:58 +0800878 int flag = 1;
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200879 uint offset = 0;
880 unsigned int shift;
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400881 uchar write_cmd;
Stefan Roese707c1462007-12-27 07:50:54 +0100882
883 switch (info->portwidth) {
884 case FLASH_CFI_8BIT:
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200885 shift = 0;
Stefan Roese707c1462007-12-27 07:50:54 +0100886 break;
887 case FLASH_CFI_16BIT:
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200888 shift = 1;
Stefan Roese707c1462007-12-27 07:50:54 +0100889 break;
890 case FLASH_CFI_32BIT:
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200891 shift = 2;
Stefan Roese707c1462007-12-27 07:50:54 +0100892 break;
893 case FLASH_CFI_64BIT:
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200894 shift = 3;
Stefan Roese707c1462007-12-27 07:50:54 +0100895 break;
896 default:
897 retcode = ERR_INVAL;
898 goto out_unmap;
899 }
900
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200901 cnt = len >> shift;
902
Tao Houdd3b4552012-03-15 23:33:58 +0800903 while ((cnt-- > 0) && (flag == 1)) {
Stefan Roese707c1462007-12-27 07:50:54 +0100904 switch (info->portwidth) {
905 case FLASH_CFI_8BIT:
906 flag = ((flash_read8(dst2) & flash_read8(src)) ==
907 flash_read8(src));
908 src += 1, dst2 += 1;
909 break;
910 case FLASH_CFI_16BIT:
911 flag = ((flash_read16(dst2) & flash_read16(src)) ==
912 flash_read16(src));
913 src += 2, dst2 += 2;
914 break;
915 case FLASH_CFI_32BIT:
916 flag = ((flash_read32(dst2) & flash_read32(src)) ==
917 flash_read32(src));
918 src += 4, dst2 += 4;
919 break;
920 case FLASH_CFI_64BIT:
921 flag = ((flash_read64(dst2) & flash_read64(src)) ==
922 flash_read64(src));
923 src += 8, dst2 += 8;
924 break;
925 }
926 }
927 if (!flag) {
928 retcode = ERR_NOT_ERASED;
929 goto out_unmap;
930 }
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100931
Stefan Roese707c1462007-12-27 07:50:54 +0100932 src = cp;
Mario Sixfa290692018-01-26 14:43:31 +0100933 sector = find_sector(info, dest);
wdenke65527f2004-02-12 00:47:09 +0000934
935 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400936 case CFI_CMDSET_INTEL_PROG_REGIONS:
wdenk2cefd152004-02-08 22:55:38 +0000937 case CFI_CMDSET_INTEL_STANDARD:
938 case CFI_CMDSET_INTEL_EXTENDED:
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400939 write_cmd = (info->vendor == CFI_CMDSET_INTEL_PROG_REGIONS) ?
940 FLASH_CMD_WRITE_BUFFER_PROG : FLASH_CMD_WRITE_TO_BUFFER;
Mario Sixfa290692018-01-26 14:43:31 +0100941 flash_write_cmd(info, sector, 0, FLASH_CMD_CLEAR_STATUS);
942 flash_write_cmd(info, sector, 0, FLASH_CMD_READ_STATUS);
943 flash_write_cmd(info, sector, 0, write_cmd);
944 retcode = flash_status_check(info, sector,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200945 info->buffer_write_tout,
946 "write to buffer");
947 if (retcode == ERR_OK) {
948 /* reduce the number of loops by the width of
Mario Six1ec6d342018-01-26 14:43:41 +0100949 * the port
950 */
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200951 cnt = len >> shift;
Mario Sixfa290692018-01-26 14:43:31 +0100952 flash_write_cmd(info, sector, 0, cnt - 1);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200953 while (cnt-- > 0) {
954 switch (info->portwidth) {
955 case FLASH_CFI_8BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100956 flash_write8(flash_read8(src), dst);
957 src += 1, dst += 1;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200958 break;
959 case FLASH_CFI_16BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100960 flash_write16(flash_read16(src), dst);
961 src += 2, dst += 2;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200962 break;
963 case FLASH_CFI_32BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100964 flash_write32(flash_read32(src), dst);
965 src += 4, dst += 4;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200966 break;
967 case FLASH_CFI_64BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100968 flash_write64(flash_read64(src), dst);
969 src += 8, dst += 8;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200970 break;
971 default:
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100972 retcode = ERR_INVAL;
973 goto out_unmap;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200974 }
975 }
Mario Sixfa290692018-01-26 14:43:31 +0100976 flash_write_cmd(info, sector, 0,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200977 FLASH_CMD_WRITE_BUFFER_CONFIRM);
Mario Sixfa290692018-01-26 14:43:31 +0100978 retcode = flash_full_status_check(
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200979 info, sector, info->buffer_write_tout,
980 "buffer write");
981 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100982
983 break;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200984
wdenk2cefd152004-02-08 22:55:38 +0000985 case CFI_CMDSET_AMD_STANDARD:
986 case CFI_CMDSET_AMD_EXTENDED:
Rouven Behrb0805e22016-04-10 13:38:13 +0200987 flash_unlock_seq(info, sector);
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200988
989#ifdef CONFIG_FLASH_SPANSION_S29WS_N
990 offset = ((unsigned long)dst - info->start[sector]) >> shift;
991#endif
992 flash_write_cmd(info, sector, offset, AMD_CMD_WRITE_TO_BUFFER);
993 cnt = len >> shift;
John Schmolleree355882009-08-12 10:55:47 -0500994 flash_write_cmd(info, sector, offset, cnt - 1);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200995
996 switch (info->portwidth) {
997 case FLASH_CFI_8BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100998 while (cnt-- > 0) {
999 flash_write8(flash_read8(src), dst);
1000 src += 1, dst += 1;
1001 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001002 break;
1003 case FLASH_CFI_16BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +01001004 while (cnt-- > 0) {
1005 flash_write16(flash_read16(src), dst);
1006 src += 2, dst += 2;
1007 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001008 break;
1009 case FLASH_CFI_32BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +01001010 while (cnt-- > 0) {
1011 flash_write32(flash_read32(src), dst);
1012 src += 4, dst += 4;
1013 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001014 break;
1015 case FLASH_CFI_64BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +01001016 while (cnt-- > 0) {
1017 flash_write64(flash_read64(src), dst);
1018 src += 8, dst += 8;
1019 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001020 break;
1021 default:
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001022 retcode = ERR_INVAL;
1023 goto out_unmap;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001024 }
1025
Mario Sixfa290692018-01-26 14:43:31 +01001026 flash_write_cmd(info, sector, 0, AMD_CMD_WRITE_BUFFER_CONFIRM);
Thomas Chou076767a2010-03-26 08:17:00 +08001027 if (use_flash_status_poll(info))
1028 retcode = flash_status_poll(info, src - (1 << shift),
1029 dst - (1 << shift),
1030 info->buffer_write_tout,
1031 "buffer write");
1032 else
1033 retcode = flash_full_status_check(info, sector,
1034 info->buffer_write_tout,
1035 "buffer write");
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001036 break;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001037
wdenk2cefd152004-02-08 22:55:38 +00001038 default:
Mario Sixfa290692018-01-26 14:43:31 +01001039 debug("Unknown Command Set\n");
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001040 retcode = ERR_INVAL;
1041 break;
wdenk2cefd152004-02-08 22:55:38 +00001042 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001043
1044out_unmap:
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001045 return retcode;
wdenk2cefd152004-02-08 22:55:38 +00001046}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001047#endif /* CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001048
wdenk2cefd152004-02-08 22:55:38 +00001049/*-----------------------------------------------------------------------
wdenk2cefd152004-02-08 22:55:38 +00001050 */
Mario Six88f439f2018-01-26 14:43:32 +01001051int flash_erase(flash_info_t *info, int s_first, int s_last)
wdenk2cefd152004-02-08 22:55:38 +00001052{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001053 int rcode = 0;
1054 int prot;
1055 flash_sect_t sect;
Thomas Chou076767a2010-03-26 08:17:00 +08001056 int st;
wdenk2cefd152004-02-08 22:55:38 +00001057
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001058 if (info->flash_id != FLASH_MAN_CFI) {
Mario Sixfa290692018-01-26 14:43:31 +01001059 puts("Can't erase unknown flash type - aborted\n");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001060 return 1;
1061 }
1062 if ((s_first < 0) || (s_first > s_last)) {
Mario Sixfa290692018-01-26 14:43:31 +01001063 puts("- no sectors to erase\n");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001064 return 1;
1065 }
Stefan Roeseefef95b2006-04-01 13:41:03 +02001066
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001067 prot = 0;
Mario Sixcbe41ca2018-01-26 14:43:38 +01001068 for (sect = s_first; sect <= s_last; ++sect)
1069 if (info->protect[sect])
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001070 prot++;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001071 if (prot) {
Mario Sixfa290692018-01-26 14:43:31 +01001072 printf("- Warning: %d protected sectors will not be erased!\n",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001073 prot);
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001074 } else if (flash_verbose) {
Mario Sixfa290692018-01-26 14:43:31 +01001075 putc('\n');
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001076 }
wdenke65527f2004-02-12 00:47:09 +00001077
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001078 for (sect = s_first; sect <= s_last; sect++) {
Joe Hershberger497c32f2012-08-17 15:36:41 -05001079 if (ctrlc()) {
1080 printf("\n");
1081 return 1;
1082 }
1083
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001084 if (info->protect[sect] == 0) { /* not protected */
Joe Hershberger7f3c2112012-08-17 15:36:40 -05001085#ifdef CONFIG_SYS_FLASH_CHECK_BLANK_BEFORE_ERASE
1086 int k;
1087 int size;
1088 int erased;
1089 u32 *flash;
1090
1091 /*
1092 * Check if whole sector is erased
1093 */
1094 size = flash_sector_size(info, sect);
1095 erased = 1;
1096 flash = (u32 *)info->start[sect];
1097 /* divide by 4 for longword access */
1098 size = size >> 2;
1099 for (k = 0; k < size; k++) {
1100 if (flash_read32(flash++) != 0xffffffff) {
1101 erased = 0;
1102 break;
1103 }
1104 }
1105 if (erased) {
1106 if (flash_verbose)
1107 putc(',');
1108 continue;
1109 }
1110#endif
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001111 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +04001112 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001113 case CFI_CMDSET_INTEL_STANDARD:
1114 case CFI_CMDSET_INTEL_EXTENDED:
Mario Sixfa290692018-01-26 14:43:31 +01001115 flash_write_cmd(info, sect, 0,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001116 FLASH_CMD_CLEAR_STATUS);
Mario Sixfa290692018-01-26 14:43:31 +01001117 flash_write_cmd(info, sect, 0,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001118 FLASH_CMD_BLOCK_ERASE);
Mario Sixfa290692018-01-26 14:43:31 +01001119 flash_write_cmd(info, sect, 0,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001120 FLASH_CMD_ERASE_CONFIRM);
1121 break;
1122 case CFI_CMDSET_AMD_STANDARD:
1123 case CFI_CMDSET_AMD_EXTENDED:
Mario Sixfa290692018-01-26 14:43:31 +01001124 flash_unlock_seq(info, sect);
1125 flash_write_cmd(info, sect,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001126 info->addr_unlock1,
1127 AMD_CMD_ERASE_START);
Mario Sixfa290692018-01-26 14:43:31 +01001128 flash_unlock_seq(info, sect);
1129 flash_write_cmd(info, sect, 0,
Angelo Dureghello7ba30282012-12-01 01:14:18 +01001130 info->cmd_erase_sector);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001131 break;
1132#ifdef CONFIG_FLASH_CFI_LEGACY
1133 case CFI_CMDSET_AMD_LEGACY:
Mario Sixfa290692018-01-26 14:43:31 +01001134 flash_unlock_seq(info, 0);
1135 flash_write_cmd(info, 0, info->addr_unlock1,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001136 AMD_CMD_ERASE_START);
Mario Sixfa290692018-01-26 14:43:31 +01001137 flash_unlock_seq(info, 0);
1138 flash_write_cmd(info, sect, 0,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001139 AMD_CMD_ERASE_SECTOR);
1140 break;
1141#endif
1142 default:
Mario Sixfa290692018-01-26 14:43:31 +01001143 debug("Unkown flash vendor %d\n",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001144 info->vendor);
1145 break;
wdenke65527f2004-02-12 00:47:09 +00001146 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001147
Thomas Chou076767a2010-03-26 08:17:00 +08001148 if (use_flash_status_poll(info)) {
Kim Phillipsd303b862012-10-29 13:34:45 +00001149 cfiword_t cword;
Thomas Chou076767a2010-03-26 08:17:00 +08001150 void *dest;
Mario Sixc7e359e2018-01-26 14:43:37 +01001151
Ryan Harkin316870c2015-10-23 16:50:51 +01001152 cword.w64 = 0xffffffffffffffffULL;
Thomas Chou076767a2010-03-26 08:17:00 +08001153 dest = flash_map(info, sect, 0);
1154 st = flash_status_poll(info, &cword, dest,
1155 info->erase_blk_tout, "erase");
1156 flash_unmap(info, sect, 0, dest);
1157 } else
1158 st = flash_full_status_check(info, sect,
1159 info->erase_blk_tout,
1160 "erase");
1161 if (st)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001162 rcode = 1;
Thomas Chou076767a2010-03-26 08:17:00 +08001163 else if (flash_verbose)
Mario Sixfa290692018-01-26 14:43:31 +01001164 putc('.');
wdenk2cefd152004-02-08 22:55:38 +00001165 }
wdenk2cefd152004-02-08 22:55:38 +00001166 }
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001167
1168 if (flash_verbose)
Mario Sixfa290692018-01-26 14:43:31 +01001169 puts(" done\n");
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001170
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001171 return rcode;
wdenk2cefd152004-02-08 22:55:38 +00001172}
wdenke65527f2004-02-12 00:47:09 +00001173
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001174#ifdef CONFIG_SYS_FLASH_EMPTY_INFO
1175static int sector_erased(flash_info_t *info, int i)
1176{
1177 int k;
1178 int size;
Stefan Roesea9153f22010-10-25 18:31:39 +02001179 u32 *flash;
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001180
1181 /*
1182 * Check if whole sector is erased
1183 */
1184 size = flash_sector_size(info, i);
Stefan Roesea9153f22010-10-25 18:31:39 +02001185 flash = (u32 *)info->start[i];
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001186 /* divide by 4 for longword access */
1187 size = size >> 2;
1188
1189 for (k = 0; k < size; k++) {
Stefan Roesea9153f22010-10-25 18:31:39 +02001190 if (flash_read32(flash++) != 0xffffffff)
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001191 return 0; /* not erased */
1192 }
1193
1194 return 1; /* erased */
1195}
1196#endif /* CONFIG_SYS_FLASH_EMPTY_INFO */
1197
Mario Six88f439f2018-01-26 14:43:32 +01001198void flash_print_info(flash_info_t *info)
wdenk2cefd152004-02-08 22:55:38 +00001199{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001200 int i;
wdenk369d43d2004-03-14 14:09:05 +00001201
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001202 if (info->flash_id != FLASH_MAN_CFI) {
Mario Sixfa290692018-01-26 14:43:31 +01001203 puts("missing or unknown FLASH type\n");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001204 return;
1205 }
1206
Mario Sixfa290692018-01-26 14:43:31 +01001207 printf("%s flash (%d x %d)",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001208 info->name,
1209 (info->portwidth << 3), (info->chipwidth << 3));
Mario Sixa828c1e2018-01-26 14:43:36 +01001210 if (info->size < 1024 * 1024)
Mario Sixfa290692018-01-26 14:43:31 +01001211 printf(" Size: %ld kB in %d Sectors\n",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001212 info->size >> 10, info->sector_count);
1213 else
Mario Sixfa290692018-01-26 14:43:31 +01001214 printf(" Size: %ld MB in %d Sectors\n",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001215 info->size >> 20, info->sector_count);
Mario Sixfa290692018-01-26 14:43:31 +01001216 printf(" ");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001217 switch (info->vendor) {
Mario Six76857f02018-01-26 14:43:35 +01001218 case CFI_CMDSET_INTEL_PROG_REGIONS:
1219 printf("Intel Prog Regions");
1220 break;
1221 case CFI_CMDSET_INTEL_STANDARD:
1222 printf("Intel Standard");
1223 break;
1224 case CFI_CMDSET_INTEL_EXTENDED:
1225 printf("Intel Extended");
1226 break;
1227 case CFI_CMDSET_AMD_STANDARD:
1228 printf("AMD Standard");
1229 break;
1230 case CFI_CMDSET_AMD_EXTENDED:
1231 printf("AMD Extended");
1232 break;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001233#ifdef CONFIG_FLASH_CFI_LEGACY
Mario Six76857f02018-01-26 14:43:35 +01001234 case CFI_CMDSET_AMD_LEGACY:
1235 printf("AMD Legacy");
1236 break;
wdenk369d43d2004-03-14 14:09:05 +00001237#endif
Mario Six76857f02018-01-26 14:43:35 +01001238 default:
1239 printf("Unknown (%d)", info->vendor);
1240 break;
wdenk2cefd152004-02-08 22:55:38 +00001241 }
Mario Sixfa290692018-01-26 14:43:31 +01001242 printf(" command set, Manufacturer ID: 0x%02X, Device ID: 0x",
Philippe De Muyter35bc0812010-08-10 16:54:52 +02001243 info->manufacturer_id);
Mario Sixfa290692018-01-26 14:43:31 +01001244 printf(info->chipwidth == FLASH_CFI_16BIT ? "%04X" : "%02X",
Philippe De Muyter35bc0812010-08-10 16:54:52 +02001245 info->device_id);
Heiko Schocher27cea502011-04-11 14:16:19 +02001246 if ((info->device_id & 0xff) == 0x7E) {
1247 printf(info->chipwidth == FLASH_CFI_16BIT ? "%04X" : "%02X",
1248 info->device_id2);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001249 }
Stefan Roesee442a902012-12-06 15:44:12 +01001250 if ((info->vendor == CFI_CMDSET_AMD_STANDARD) && (info->legacy_unlock))
1251 printf("\n Advanced Sector Protection (PPB) enabled");
Mario Sixfa290692018-01-26 14:43:31 +01001252 printf("\n Erase timeout: %ld ms, write timeout: %ld ms\n",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001253 info->erase_blk_tout,
1254 info->write_tout);
1255 if (info->buffer_size > 1) {
Mario Sixfa290692018-01-26 14:43:31 +01001256 printf(" Buffer write timeout: %ld ms, "
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001257 "buffer size: %d bytes\n",
1258 info->buffer_write_tout,
1259 info->buffer_size);
1260 }
wdenk2cefd152004-02-08 22:55:38 +00001261
Mario Sixfa290692018-01-26 14:43:31 +01001262 puts("\n Sector Start Addresses:");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001263 for (i = 0; i < info->sector_count; ++i) {
Kim Phillipsc8836f12010-07-26 18:35:39 -05001264 if (ctrlc())
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001265 break;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001266 if ((i % 5) == 0)
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001267 putc('\n');
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001268#ifdef CONFIG_SYS_FLASH_EMPTY_INFO
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001269 /* print empty and read-only info */
Mario Sixfa290692018-01-26 14:43:31 +01001270 printf(" %08lX %c %s ",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001271 info->start[i],
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001272 sector_erased(info, i) ? 'E' : ' ',
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001273 info->protect[i] ? "RO" : " ");
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001274#else /* ! CONFIG_SYS_FLASH_EMPTY_INFO */
Mario Sixfa290692018-01-26 14:43:31 +01001275 printf(" %08lX %s ",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001276 info->start[i],
1277 info->protect[i] ? "RO" : " ");
wdenke65527f2004-02-12 00:47:09 +00001278#endif
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001279 }
Mario Sixfa290692018-01-26 14:43:31 +01001280 putc('\n');
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001281 return;
wdenk2cefd152004-02-08 22:55:38 +00001282}
1283
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001284/*-----------------------------------------------------------------------
Jerry Van Barenaae73572008-03-08 13:48:01 -05001285 * This is used in a few places in write_buf() to show programming
1286 * progress. Making it a function is nasty because it needs to do side
1287 * effect updates to digit and dots. Repeated code is nasty too, so
1288 * we define it once here.
1289 */
Stefan Roese7758c162008-03-19 07:09:26 +01001290#ifdef CONFIG_FLASH_SHOW_PROGRESS
1291#define FLASH_SHOW_PROGRESS(scale, dots, digit, dots_sub) \
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001292 if (flash_verbose) { \
1293 dots -= dots_sub; \
1294 if ((scale > 0) && (dots <= 0)) { \
1295 if ((digit % 5) == 0) \
Mario Sixfa290692018-01-26 14:43:31 +01001296 printf("%d", digit / 5); \
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001297 else \
Mario Sixfa290692018-01-26 14:43:31 +01001298 putc('.'); \
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001299 digit--; \
1300 dots += scale; \
1301 } \
Jerry Van Barenaae73572008-03-08 13:48:01 -05001302 }
Stefan Roese7758c162008-03-19 07:09:26 +01001303#else
1304#define FLASH_SHOW_PROGRESS(scale, dots, digit, dots_sub)
1305#endif
Jerry Van Barenaae73572008-03-08 13:48:01 -05001306
1307/*-----------------------------------------------------------------------
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001308 * Copy memory to flash, returns:
1309 * 0 - OK
1310 * 1 - write timeout
1311 * 2 - Flash not erased
wdenk2cefd152004-02-08 22:55:38 +00001312 */
Mario Six88f439f2018-01-26 14:43:32 +01001313int write_buff(flash_info_t *info, uchar *src, ulong addr, ulong cnt)
wdenk2cefd152004-02-08 22:55:38 +00001314{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001315 ulong wp;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001316 uchar *p;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001317 int aln;
wdenk2cefd152004-02-08 22:55:38 +00001318 cfiword_t cword;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001319 int i, rc;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001320#ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001321 int buffered_size;
wdenk2cefd152004-02-08 22:55:38 +00001322#endif
Jerry Van Barenaae73572008-03-08 13:48:01 -05001323#ifdef CONFIG_FLASH_SHOW_PROGRESS
1324 int digit = CONFIG_FLASH_SHOW_PROGRESS;
1325 int scale = 0;
1326 int dots = 0;
1327
1328 /*
1329 * Suppress if there are fewer than CONFIG_FLASH_SHOW_PROGRESS writes.
1330 */
1331 if (cnt >= CONFIG_FLASH_SHOW_PROGRESS) {
1332 scale = (int)((cnt + CONFIG_FLASH_SHOW_PROGRESS - 1) /
1333 CONFIG_FLASH_SHOW_PROGRESS);
1334 }
1335#endif
1336
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001337 /* get lower aligned address */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001338 wp = (addr & ~(info->portwidth - 1));
Haiying Wangc123a382007-02-21 16:52:31 +01001339
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001340 /* handle unaligned start */
1341 if ((aln = addr - wp) != 0) {
Ryan Harkin316870c2015-10-23 16:50:51 +01001342 cword.w32 = 0;
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001343 p = (uchar *)wp;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001344 for (i = 0; i < aln; ++i)
Mario Sixfa290692018-01-26 14:43:31 +01001345 flash_add_byte(info, &cword, flash_read8(p + i));
wdenk2cefd152004-02-08 22:55:38 +00001346
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001347 for (; (i < info->portwidth) && (cnt > 0); i++) {
Mario Sixfa290692018-01-26 14:43:31 +01001348 flash_add_byte(info, &cword, *src++);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001349 cnt--;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001350 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001351 for (; (cnt == 0) && (i < info->portwidth); ++i)
Mario Sixfa290692018-01-26 14:43:31 +01001352 flash_add_byte(info, &cword, flash_read8(p + i));
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001353
Mario Sixfa290692018-01-26 14:43:31 +01001354 rc = flash_write_cfiword(info, wp, cword);
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001355 if (rc != 0)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001356 return rc;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001357
1358 wp += i;
Stefan Roese7758c162008-03-19 07:09:26 +01001359 FLASH_SHOW_PROGRESS(scale, dots, digit, i);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001360 }
1361
1362 /* handle the aligned part */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001363#ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001364 buffered_size = (info->portwidth / info->chipwidth);
1365 buffered_size *= info->buffer_size;
1366 while (cnt >= info->portwidth) {
1367 /* prohibit buffer write when buffer_size is 1 */
1368 if (info->buffer_size == 1) {
Ryan Harkin316870c2015-10-23 16:50:51 +01001369 cword.w32 = 0;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001370 for (i = 0; i < info->portwidth; i++)
Mario Sixfa290692018-01-26 14:43:31 +01001371 flash_add_byte(info, &cword, *src++);
1372 if ((rc = flash_write_cfiword(info, wp, cword)) != 0)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001373 return rc;
1374 wp += info->portwidth;
1375 cnt -= info->portwidth;
1376 continue;
1377 }
1378
1379 /* write buffer until next buffered_size aligned boundary */
1380 i = buffered_size - (wp % buffered_size);
1381 if (i > cnt)
1382 i = cnt;
Mario Sixfa290692018-01-26 14:43:31 +01001383 if ((rc = flash_write_cfibuffer(info, wp, src, i)) != ERR_OK)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001384 return rc;
1385 i -= i & (info->portwidth - 1);
1386 wp += i;
1387 src += i;
1388 cnt -= i;
Stefan Roese7758c162008-03-19 07:09:26 +01001389 FLASH_SHOW_PROGRESS(scale, dots, digit, i);
Joe Hershberger497c32f2012-08-17 15:36:41 -05001390 /* Only check every once in a while */
1391 if ((cnt & 0xFFFF) < buffered_size && ctrlc())
1392 return ERR_ABORTED;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001393 }
1394#else
1395 while (cnt >= info->portwidth) {
Ryan Harkin316870c2015-10-23 16:50:51 +01001396 cword.w32 = 0;
Mario Sixcbe41ca2018-01-26 14:43:38 +01001397 for (i = 0; i < info->portwidth; i++)
Mario Sixfa290692018-01-26 14:43:31 +01001398 flash_add_byte(info, &cword, *src++);
Mario Sixfa290692018-01-26 14:43:31 +01001399 if ((rc = flash_write_cfiword(info, wp, cword)) != 0)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001400 return rc;
1401 wp += info->portwidth;
1402 cnt -= info->portwidth;
Stefan Roese7758c162008-03-19 07:09:26 +01001403 FLASH_SHOW_PROGRESS(scale, dots, digit, info->portwidth);
Joe Hershberger497c32f2012-08-17 15:36:41 -05001404 /* Only check every once in a while */
1405 if ((cnt & 0xFFFF) < info->portwidth && ctrlc())
1406 return ERR_ABORTED;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001407 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001408#endif /* CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Jerry Van Barenaae73572008-03-08 13:48:01 -05001409
Mario Sixcbe41ca2018-01-26 14:43:38 +01001410 if (cnt == 0)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001411 return (0);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001412
1413 /*
1414 * handle unaligned tail bytes
1415 */
Ryan Harkin316870c2015-10-23 16:50:51 +01001416 cword.w32 = 0;
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001417 p = (uchar *)wp;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001418 for (i = 0; (i < info->portwidth) && (cnt > 0); ++i) {
Mario Sixfa290692018-01-26 14:43:31 +01001419 flash_add_byte(info, &cword, *src++);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001420 --cnt;
1421 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001422 for (; i < info->portwidth; ++i)
Mario Sixfa290692018-01-26 14:43:31 +01001423 flash_add_byte(info, &cword, flash_read8(p + i));
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001424
Mario Sixfa290692018-01-26 14:43:31 +01001425 return flash_write_cfiword(info, wp, cword);
wdenk2cefd152004-02-08 22:55:38 +00001426}
wdenke65527f2004-02-12 00:47:09 +00001427
Stefan Roese92b1bca2012-12-06 15:44:09 +01001428static inline int manufact_match(flash_info_t *info, u32 manu)
1429{
1430 return info->manufacturer_id == ((manu & FLASH_VENDMASK) >> 16);
1431}
1432
wdenk2cefd152004-02-08 22:55:38 +00001433/*-----------------------------------------------------------------------
1434 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001435#ifdef CONFIG_SYS_FLASH_PROTECTION
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001436
Holger Brunck94c302d2012-08-09 10:22:41 +02001437static int cfi_protect_bugfix(flash_info_t *info, long sector, int prot)
1438{
Mario Six0c9be972018-01-26 14:43:39 +01001439 if (manufact_match(info, INTEL_MANUFACT) &&
1440 info->device_id == NUMONYX_256MBIT) {
Holger Brunck94c302d2012-08-09 10:22:41 +02001441 /*
1442 * see errata called
1443 * "Numonyx Axcell P33/P30 Specification Update" :)
1444 */
1445 flash_write_cmd(info, sector, 0, FLASH_CMD_READ_ID);
1446 if (!flash_isequal(info, sector, FLASH_OFFSET_PROTECT,
1447 prot)) {
1448 /*
1449 * cmd must come before FLASH_CMD_PROTECT + 20us
1450 * Disable interrupts which might cause a timeout here.
1451 */
1452 int flag = disable_interrupts();
1453 unsigned short cmd;
1454
1455 if (prot)
1456 cmd = FLASH_CMD_PROTECT_SET;
1457 else
1458 cmd = FLASH_CMD_PROTECT_CLEAR;
Andre Przywara90723f62016-11-16 00:50:06 +00001459
1460 flash_write_cmd(info, sector, 0, FLASH_CMD_PROTECT);
Holger Brunck94c302d2012-08-09 10:22:41 +02001461 flash_write_cmd(info, sector, 0, cmd);
1462 /* re-enable interrupts if necessary */
1463 if (flag)
1464 enable_interrupts();
1465 }
1466 return 1;
1467 }
1468 return 0;
1469}
1470
Mario Six88f439f2018-01-26 14:43:32 +01001471int flash_real_protect(flash_info_t *info, long sector, int prot)
wdenk2cefd152004-02-08 22:55:38 +00001472{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001473 int retcode = 0;
wdenke65527f2004-02-12 00:47:09 +00001474
Rafael Campos13d2b612008-07-31 10:22:20 +02001475 switch (info->vendor) {
Mario Six76857f02018-01-26 14:43:35 +01001476 case CFI_CMDSET_INTEL_PROG_REGIONS:
1477 case CFI_CMDSET_INTEL_STANDARD:
1478 case CFI_CMDSET_INTEL_EXTENDED:
1479 if (!cfi_protect_bugfix(info, sector, prot)) {
1480 flash_write_cmd(info, sector, 0,
1481 FLASH_CMD_CLEAR_STATUS);
1482 flash_write_cmd(info, sector, 0,
1483 FLASH_CMD_PROTECT);
1484 if (prot)
Holger Brunck94c302d2012-08-09 10:22:41 +02001485 flash_write_cmd(info, sector, 0,
Mario Six76857f02018-01-26 14:43:35 +01001486 FLASH_CMD_PROTECT_SET);
1487 else
Holger Brunck94c302d2012-08-09 10:22:41 +02001488 flash_write_cmd(info, sector, 0,
Mario Six76857f02018-01-26 14:43:35 +01001489 FLASH_CMD_PROTECT_CLEAR);
Mario Six76857f02018-01-26 14:43:35 +01001490 }
1491 break;
1492 case CFI_CMDSET_AMD_EXTENDED:
1493 case CFI_CMDSET_AMD_STANDARD:
1494 /* U-Boot only checks the first byte */
1495 if (manufact_match(info, ATM_MANUFACT)) {
1496 if (prot) {
1497 flash_unlock_seq(info, 0);
1498 flash_write_cmd(info, 0,
1499 info->addr_unlock1,
1500 ATM_CMD_SOFTLOCK_START);
1501 flash_unlock_seq(info, 0);
1502 flash_write_cmd(info, sector, 0,
1503 ATM_CMD_LOCK_SECT);
1504 } else {
1505 flash_write_cmd(info, 0,
1506 info->addr_unlock1,
1507 AMD_CMD_UNLOCK_START);
1508 if (info->device_id == ATM_ID_BV6416)
1509 flash_write_cmd(info, sector,
1510 0, ATM_CMD_UNLOCK_SECT);
Philippe De Muyterca6cd162010-08-17 18:40:25 +02001511 }
Mario Six76857f02018-01-26 14:43:35 +01001512 }
1513 if (info->legacy_unlock) {
1514 int flag = disable_interrupts();
1515 int lock_flag;
1516
1517 flash_unlock_seq(info, 0);
1518 flash_write_cmd(info, 0, info->addr_unlock1,
1519 AMD_CMD_SET_PPB_ENTRY);
1520 lock_flag = flash_isset(info, sector, 0, 0x01);
1521 if (prot) {
1522 if (lock_flag) {
1523 flash_write_cmd(info, sector, 0,
1524 AMD_CMD_PPB_LOCK_BC1);
Mario Sixfa290692018-01-26 14:43:31 +01001525 flash_write_cmd(info, sector, 0,
Mario Six76857f02018-01-26 14:43:35 +01001526 AMD_CMD_PPB_LOCK_BC2);
Rafael Campos13d2b612008-07-31 10:22:20 +02001527 }
Mario Six76857f02018-01-26 14:43:35 +01001528 debug("sector %ld %slocked\n", sector,
1529 lock_flag ? "" : "already ");
1530 } else {
1531 if (!lock_flag) {
1532 debug("unlock %ld\n", sector);
1533 flash_write_cmd(info, 0, 0,
1534 AMD_CMD_PPB_UNLOCK_BC1);
1535 flash_write_cmd(info, 0, 0,
1536 AMD_CMD_PPB_UNLOCK_BC2);
Anatolij Gustschin041b04f2012-08-09 08:18:12 +02001537 }
Mario Six76857f02018-01-26 14:43:35 +01001538 debug("sector %ld %sunlocked\n", sector,
1539 !lock_flag ? "" : "already ");
1540 }
1541 if (flag)
1542 enable_interrupts();
Anatolij Gustschin041b04f2012-08-09 08:18:12 +02001543
Mario Six76857f02018-01-26 14:43:35 +01001544 if (flash_status_check(info, sector,
1545 info->erase_blk_tout,
1546 prot ? "protect" : "unprotect"))
1547 printf("status check error\n");
Anatolij Gustschin041b04f2012-08-09 08:18:12 +02001548
Mario Six76857f02018-01-26 14:43:35 +01001549 flash_write_cmd(info, 0, 0,
1550 AMD_CMD_SET_PPB_EXIT_BC1);
1551 flash_write_cmd(info, 0, 0,
1552 AMD_CMD_SET_PPB_EXIT_BC2);
1553 }
1554 break;
TsiChung Liewb8c19292008-08-19 16:53:39 +00001555#ifdef CONFIG_FLASH_CFI_LEGACY
Mario Six76857f02018-01-26 14:43:35 +01001556 case CFI_CMDSET_AMD_LEGACY:
1557 flash_write_cmd(info, sector, 0, FLASH_CMD_CLEAR_STATUS);
1558 flash_write_cmd(info, sector, 0, FLASH_CMD_PROTECT);
1559 if (prot)
1560 flash_write_cmd(info, sector, 0, FLASH_CMD_PROTECT_SET);
1561 else
1562 flash_write_cmd(info, sector, 0, FLASH_CMD_PROTECT_CLEAR);
TsiChung Liewb8c19292008-08-19 16:53:39 +00001563#endif
Rafael Campos13d2b612008-07-31 10:22:20 +02001564 };
wdenk2cefd152004-02-08 22:55:38 +00001565
Stefan Roese5215df12010-10-25 18:31:29 +02001566 /*
1567 * Flash needs to be in status register read mode for
1568 * flash_full_status_check() to work correctly
1569 */
1570 flash_write_cmd(info, sector, 0, FLASH_CMD_READ_STATUS);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001571 if ((retcode =
Mario Sixfa290692018-01-26 14:43:31 +01001572 flash_full_status_check(info, sector, info->erase_blk_tout,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001573 prot ? "protect" : "unprotect")) == 0) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001574 info->protect[sector] = prot;
1575
1576 /*
1577 * On some of Intel's flash chips (marked via legacy_unlock)
1578 * unprotect unprotects all locking.
1579 */
1580 if ((prot == 0) && (info->legacy_unlock)) {
1581 flash_sect_t i;
1582
1583 for (i = 0; i < info->sector_count; i++) {
1584 if (info->protect[i])
Mario Sixfa290692018-01-26 14:43:31 +01001585 flash_real_protect(info, i, 1);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001586 }
wdenk2cefd152004-02-08 22:55:38 +00001587 }
wdenk2cefd152004-02-08 22:55:38 +00001588 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001589 return retcode;
wdenk2cefd152004-02-08 22:55:38 +00001590}
wdenke65527f2004-02-12 00:47:09 +00001591
wdenk2cefd152004-02-08 22:55:38 +00001592/*-----------------------------------------------------------------------
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001593 * flash_read_user_serial - read the OneTimeProgramming cells
wdenk2cefd152004-02-08 22:55:38 +00001594 */
Mario Six88f439f2018-01-26 14:43:32 +01001595void flash_read_user_serial(flash_info_t *info, void *buffer, int offset,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001596 int len)
wdenk2cefd152004-02-08 22:55:38 +00001597{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001598 uchar *src;
1599 uchar *dst;
wdenke65527f2004-02-12 00:47:09 +00001600
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001601 dst = buffer;
Mario Sixfa290692018-01-26 14:43:31 +01001602 src = flash_map(info, 0, FLASH_OFFSET_USER_PROTECTION);
1603 flash_write_cmd(info, 0, 0, FLASH_CMD_READ_ID);
1604 memcpy(dst, src + offset, len);
1605 flash_write_cmd(info, 0, 0, info->cmd_reset);
Aaron Williamsffcef2f2011-04-12 00:59:04 -07001606 udelay(1);
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001607 flash_unmap(info, 0, FLASH_OFFSET_USER_PROTECTION, src);
wdenk2cefd152004-02-08 22:55:38 +00001608}
1609
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001610/*
1611 * flash_read_factory_serial - read the device Id from the protection area
wdenk2cefd152004-02-08 22:55:38 +00001612 */
Mario Six88f439f2018-01-26 14:43:32 +01001613void flash_read_factory_serial(flash_info_t *info, void *buffer, int offset,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001614 int len)
wdenk2cefd152004-02-08 22:55:38 +00001615{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001616 uchar *src;
wdenke65527f2004-02-12 00:47:09 +00001617
Mario Sixfa290692018-01-26 14:43:31 +01001618 src = flash_map(info, 0, FLASH_OFFSET_INTEL_PROTECTION);
1619 flash_write_cmd(info, 0, 0, FLASH_CMD_READ_ID);
1620 memcpy(buffer, src + offset, len);
1621 flash_write_cmd(info, 0, 0, info->cmd_reset);
Aaron Williamsffcef2f2011-04-12 00:59:04 -07001622 udelay(1);
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001623 flash_unmap(info, 0, FLASH_OFFSET_INTEL_PROTECTION, src);
wdenk2cefd152004-02-08 22:55:38 +00001624}
1625
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001626#endif /* CONFIG_SYS_FLASH_PROTECTION */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001627
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001628/*-----------------------------------------------------------------------
1629 * Reverse the order of the erase regions in the CFI QRY structure.
1630 * This is needed for chips that are either a) correctly detected as
1631 * top-boot, or b) buggy.
1632 */
1633static void cfi_reverse_geometry(struct cfi_qry *qry)
1634{
1635 unsigned int i, j;
1636 u32 tmp;
1637
1638 for (i = 0, j = qry->num_erase_regions - 1; i < j; i++, j--) {
Andrew Gabbasovc1592582013-05-14 12:27:52 -05001639 tmp = get_unaligned(&(qry->erase_region_info[i]));
1640 put_unaligned(get_unaligned(&(qry->erase_region_info[j])),
1641 &(qry->erase_region_info[i]));
1642 put_unaligned(tmp, &(qry->erase_region_info[j]));
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001643 }
1644}
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001645
wdenk2cefd152004-02-08 22:55:38 +00001646/*-----------------------------------------------------------------------
Stefan Roese12797482006-11-13 13:55:24 +01001647 * read jedec ids from device and set corresponding fields in info struct
1648 *
1649 * Note: assume cfi->vendor, cfi->portwidth and cfi->chipwidth are correct
1650 *
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001651 */
1652static void cmdset_intel_read_jedec_ids(flash_info_t *info)
1653{
1654 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
Aaron Williamsffcef2f2011-04-12 00:59:04 -07001655 udelay(1);
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001656 flash_write_cmd(info, 0, 0, FLASH_CMD_READ_ID);
1657 udelay(1000); /* some flash are slow to respond */
Mario Sixfa290692018-01-26 14:43:31 +01001658 info->manufacturer_id = flash_read_uchar(info,
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001659 FLASH_OFFSET_MANUFACTURER_ID);
Philippe De Muyter35bc0812010-08-10 16:54:52 +02001660 info->device_id = (info->chipwidth == FLASH_CFI_16BIT) ?
Mario Sixfa290692018-01-26 14:43:31 +01001661 flash_read_word(info, FLASH_OFFSET_DEVICE_ID) :
1662 flash_read_uchar(info, FLASH_OFFSET_DEVICE_ID);
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001663 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
1664}
1665
1666static int cmdset_intel_init(flash_info_t *info, struct cfi_qry *qry)
1667{
1668 info->cmd_reset = FLASH_CMD_RESET;
1669
1670 cmdset_intel_read_jedec_ids(info);
1671 flash_write_cmd(info, 0, info->cfi_offset, FLASH_CMD_CFI);
1672
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001673#ifdef CONFIG_SYS_FLASH_PROTECTION
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001674 /* read legacy lock/unlock bit from intel flash */
1675 if (info->ext_addr) {
Mario Sixfa290692018-01-26 14:43:31 +01001676 info->legacy_unlock = flash_read_uchar(info,
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001677 info->ext_addr + 5) & 0x08;
1678 }
1679#endif
1680
1681 return 0;
1682}
1683
1684static void cmdset_amd_read_jedec_ids(flash_info_t *info)
1685{
Niklaus Gigerf447f712009-07-22 17:13:24 +02001686 ushort bankId = 0;
1687 uchar manuId;
York Sunde067cd2017-11-18 11:09:08 -08001688 uchar feature;
Niklaus Gigerf447f712009-07-22 17:13:24 +02001689
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001690 flash_write_cmd(info, 0, 0, AMD_CMD_RESET);
1691 flash_unlock_seq(info, 0);
1692 flash_write_cmd(info, 0, info->addr_unlock1, FLASH_CMD_READ_ID);
1693 udelay(1000); /* some flash are slow to respond */
Tor Krill7f2a3052008-03-28 11:29:10 +01001694
Mario Sixfa290692018-01-26 14:43:31 +01001695 manuId = flash_read_uchar(info, FLASH_OFFSET_MANUFACTURER_ID);
Niklaus Gigerf447f712009-07-22 17:13:24 +02001696 /* JEDEC JEP106Z specifies ID codes up to bank 7 */
1697 while (manuId == FLASH_CONTINUATION_CODE && bankId < 0x800) {
1698 bankId += 0x100;
Mario Sixfa290692018-01-26 14:43:31 +01001699 manuId = flash_read_uchar(info,
Niklaus Gigerf447f712009-07-22 17:13:24 +02001700 bankId | FLASH_OFFSET_MANUFACTURER_ID);
1701 }
1702 info->manufacturer_id = manuId;
Tor Krill7f2a3052008-03-28 11:29:10 +01001703
York Sunde067cd2017-11-18 11:09:08 -08001704 debug("info->ext_addr = 0x%x, cfi_version = 0x%x\n",
1705 info->ext_addr, info->cfi_version);
1706 if (info->ext_addr && info->cfi_version >= 0x3134) {
1707 /* read software feature (at 0x53) */
1708 feature = flash_read_uchar(info, info->ext_addr + 0x13);
1709 debug("feature = 0x%x\n", feature);
1710 info->sr_supported = feature & 0x1;
1711 }
Marek Vasut9b718472017-09-12 19:09:31 +02001712
Mario Sixe2c07462018-01-26 14:43:33 +01001713 switch (info->chipwidth) {
Tor Krill7f2a3052008-03-28 11:29:10 +01001714 case FLASH_CFI_8BIT:
Mario Sixfa290692018-01-26 14:43:31 +01001715 info->device_id = flash_read_uchar(info,
Tor Krill7f2a3052008-03-28 11:29:10 +01001716 FLASH_OFFSET_DEVICE_ID);
1717 if (info->device_id == 0x7E) {
1718 /* AMD 3-byte (expanded) device ids */
Mario Sixfa290692018-01-26 14:43:31 +01001719 info->device_id2 = flash_read_uchar(info,
Tor Krill7f2a3052008-03-28 11:29:10 +01001720 FLASH_OFFSET_DEVICE_ID2);
1721 info->device_id2 <<= 8;
Mario Sixfa290692018-01-26 14:43:31 +01001722 info->device_id2 |= flash_read_uchar(info,
Tor Krill7f2a3052008-03-28 11:29:10 +01001723 FLASH_OFFSET_DEVICE_ID3);
1724 }
1725 break;
1726 case FLASH_CFI_16BIT:
Mario Sixfa290692018-01-26 14:43:31 +01001727 info->device_id = flash_read_word(info,
Tor Krill7f2a3052008-03-28 11:29:10 +01001728 FLASH_OFFSET_DEVICE_ID);
Heiko Schocher27cea502011-04-11 14:16:19 +02001729 if ((info->device_id & 0xff) == 0x7E) {
1730 /* AMD 3-byte (expanded) device ids */
Mario Sixfa290692018-01-26 14:43:31 +01001731 info->device_id2 = flash_read_uchar(info,
Heiko Schocher27cea502011-04-11 14:16:19 +02001732 FLASH_OFFSET_DEVICE_ID2);
1733 info->device_id2 <<= 8;
Mario Sixfa290692018-01-26 14:43:31 +01001734 info->device_id2 |= flash_read_uchar(info,
Heiko Schocher27cea502011-04-11 14:16:19 +02001735 FLASH_OFFSET_DEVICE_ID3);
1736 }
Tor Krill7f2a3052008-03-28 11:29:10 +01001737 break;
1738 default:
1739 break;
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001740 }
1741 flash_write_cmd(info, 0, 0, AMD_CMD_RESET);
Aaron Williamsffcef2f2011-04-12 00:59:04 -07001742 udelay(1);
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001743}
1744
1745static int cmdset_amd_init(flash_info_t *info, struct cfi_qry *qry)
1746{
1747 info->cmd_reset = AMD_CMD_RESET;
Angelo Dureghello7ba30282012-12-01 01:14:18 +01001748 info->cmd_erase_sector = AMD_CMD_ERASE_SECTOR;
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001749
1750 cmdset_amd_read_jedec_ids(info);
1751 flash_write_cmd(info, 0, info->cfi_offset, FLASH_CMD_CFI);
1752
Anatolij Gustschin041b04f2012-08-09 08:18:12 +02001753#ifdef CONFIG_SYS_FLASH_PROTECTION
Stefan Roese7de65842012-12-06 15:44:11 +01001754 if (info->ext_addr) {
1755 /* read sector protect/unprotect scheme (at 0x49) */
1756 if (flash_read_uchar(info, info->ext_addr + 9) == 0x8)
Anatolij Gustschin041b04f2012-08-09 08:18:12 +02001757 info->legacy_unlock = 1;
1758 }
1759#endif
1760
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001761 return 0;
1762}
1763
1764#ifdef CONFIG_FLASH_CFI_LEGACY
Mario Six88f439f2018-01-26 14:43:32 +01001765static void flash_read_jedec_ids(flash_info_t *info)
Stefan Roese12797482006-11-13 13:55:24 +01001766{
1767 info->manufacturer_id = 0;
1768 info->device_id = 0;
1769 info->device_id2 = 0;
1770
1771 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +04001772 case CFI_CMDSET_INTEL_PROG_REGIONS:
Stefan Roese12797482006-11-13 13:55:24 +01001773 case CFI_CMDSET_INTEL_STANDARD:
1774 case CFI_CMDSET_INTEL_EXTENDED:
Michael Schwingen5fb0aa42008-01-12 20:29:47 +01001775 cmdset_intel_read_jedec_ids(info);
Stefan Roese12797482006-11-13 13:55:24 +01001776 break;
1777 case CFI_CMDSET_AMD_STANDARD:
1778 case CFI_CMDSET_AMD_EXTENDED:
Michael Schwingen5fb0aa42008-01-12 20:29:47 +01001779 cmdset_amd_read_jedec_ids(info);
Stefan Roese12797482006-11-13 13:55:24 +01001780 break;
1781 default:
1782 break;
1783 }
1784}
1785
1786/*-----------------------------------------------------------------------
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001787 * Call board code to request info about non-CFI flash.
1788 * board_flash_get_legacy needs to fill in at least:
1789 * info->portwidth, info->chipwidth and info->interface for Jedec probing.
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001790 */
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001791static int flash_detect_legacy(phys_addr_t base, int banknum)
wdenk2cefd152004-02-08 22:55:38 +00001792{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001793 flash_info_t *info = &flash_info[banknum];
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001794
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001795 if (board_flash_get_legacy(base, banknum, info)) {
1796 /* board code may have filled info completely. If not, we
Mario Six1ec6d342018-01-26 14:43:41 +01001797 * use JEDEC ID probing.
1798 */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001799 if (!info->vendor) {
1800 int modes[] = {
1801 CFI_CMDSET_AMD_STANDARD,
1802 CFI_CMDSET_INTEL_STANDARD
1803 };
1804 int i;
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001805
Axel Lin85706c82013-06-23 00:56:46 +08001806 for (i = 0; i < ARRAY_SIZE(modes); i++) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001807 info->vendor = modes[i];
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001808 info->start[0] =
1809 (ulong)map_physmem(base,
Stefan Roeseb8443702009-02-05 11:44:52 +01001810 info->portwidth,
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001811 MAP_NOCACHE);
Mario Six0c9be972018-01-26 14:43:39 +01001812 if (info->portwidth == FLASH_CFI_8BIT &&
1813 info->interface == FLASH_CFI_X8X16) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001814 info->addr_unlock1 = 0x2AAA;
1815 info->addr_unlock2 = 0x5555;
1816 } else {
1817 info->addr_unlock1 = 0x5555;
1818 info->addr_unlock2 = 0x2AAA;
1819 }
1820 flash_read_jedec_ids(info);
1821 debug("JEDEC PROBE: ID %x %x %x\n",
1822 info->manufacturer_id,
1823 info->device_id,
1824 info->device_id2);
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001825 if (jedec_flash_match(info, info->start[0]))
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001826 break;
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001827 else
Stefan Roeseb8443702009-02-05 11:44:52 +01001828 unmap_physmem((void *)info->start[0],
Kuo-Jung Su7a939fe2013-07-04 11:40:36 +08001829 info->portwidth);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001830 }
1831 }
1832
Mario Sixe2c07462018-01-26 14:43:33 +01001833 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +04001834 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001835 case CFI_CMDSET_INTEL_STANDARD:
1836 case CFI_CMDSET_INTEL_EXTENDED:
1837 info->cmd_reset = FLASH_CMD_RESET;
1838 break;
1839 case CFI_CMDSET_AMD_STANDARD:
1840 case CFI_CMDSET_AMD_EXTENDED:
1841 case CFI_CMDSET_AMD_LEGACY:
1842 info->cmd_reset = AMD_CMD_RESET;
1843 break;
1844 }
1845 info->flash_id = FLASH_MAN_CFI;
1846 return 1;
1847 }
1848 return 0; /* use CFI */
1849}
1850#else
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001851static inline int flash_detect_legacy(phys_addr_t base, int banknum)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001852{
1853 return 0; /* use CFI */
1854}
1855#endif
1856
1857/*-----------------------------------------------------------------------
1858 * detect if flash is compatible with the Common Flash Interface (CFI)
1859 * http://www.jedec.org/download/search/jesd68.pdf
1860 */
Mario Sixfa290692018-01-26 14:43:31 +01001861static void flash_read_cfi(flash_info_t *info, void *buf,
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01001862 unsigned int start, size_t len)
1863{
1864 u8 *p = buf;
1865 unsigned int i;
1866
1867 for (i = 0; i < len; i++)
Stefan Roese70a90b72013-04-12 19:04:54 +02001868 p[i] = flash_read_uchar(info, start + i);
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01001869}
Stefan Roese6e83e342009-10-27 15:15:55 +01001870
Kim Phillipsd303b862012-10-29 13:34:45 +00001871static void __flash_cmd_reset(flash_info_t *info)
Stefan Roese6e83e342009-10-27 15:15:55 +01001872{
1873 /*
1874 * We do not yet know what kind of commandset to use, so we issue
1875 * the reset command in both Intel and AMD variants, in the hope
1876 * that AMD flash roms ignore the Intel command.
1877 */
1878 flash_write_cmd(info, 0, 0, AMD_CMD_RESET);
Aaron Williamsffcef2f2011-04-12 00:59:04 -07001879 udelay(1);
Stefan Roese6e83e342009-10-27 15:15:55 +01001880 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
1881}
Mario Sixc7e359e2018-01-26 14:43:37 +01001882
Stefan Roese6e83e342009-10-27 15:15:55 +01001883void flash_cmd_reset(flash_info_t *info)
Mario Sixa828c1e2018-01-26 14:43:36 +01001884 __attribute__((weak, alias("__flash_cmd_reset")));
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01001885
Mario Six88f439f2018-01-26 14:43:32 +01001886static int __flash_detect_cfi(flash_info_t *info, struct cfi_qry *qry)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001887{
1888 int cfi_offset;
1889
Stefan Roese70a90b72013-04-12 19:04:54 +02001890 /* Issue FLASH reset command */
1891 flash_cmd_reset(info);
1892
Axel Lin85706c82013-06-23 00:56:46 +08001893 for (cfi_offset = 0; cfi_offset < ARRAY_SIZE(flash_offset_cfi);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001894 cfi_offset++) {
Mario Sixfa290692018-01-26 14:43:31 +01001895 flash_write_cmd(info, 0, flash_offset_cfi[cfi_offset],
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001896 FLASH_CMD_CFI);
Mario Six0c9be972018-01-26 14:43:39 +01001897 if (flash_isequal(info, 0, FLASH_OFFSET_CFI_RESP, 'Q') &&
1898 flash_isequal(info, 0, FLASH_OFFSET_CFI_RESP + 1, 'R') &&
1899 flash_isequal(info, 0, FLASH_OFFSET_CFI_RESP + 2, 'Y')) {
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01001900 flash_read_cfi(info, qry, FLASH_OFFSET_CFI_RESP,
1901 sizeof(struct cfi_qry));
1902 info->interface = le16_to_cpu(qry->interface_desc);
Stefan Roese70a90b72013-04-12 19:04:54 +02001903
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001904 info->cfi_offset = flash_offset_cfi[cfi_offset];
Mario Sixfa290692018-01-26 14:43:31 +01001905 debug("device interface is %d\n",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001906 info->interface);
Mario Sixfa290692018-01-26 14:43:31 +01001907 debug("found port %d chip %d ",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001908 info->portwidth, info->chipwidth);
Mario Sixfa290692018-01-26 14:43:31 +01001909 debug("port %d bits chip %d bits\n",
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001910 info->portwidth << CFI_FLASH_SHIFT_WIDTH,
1911 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
1912
1913 /* calculate command offsets as in the Linux driver */
Stefan Roese70a90b72013-04-12 19:04:54 +02001914 info->addr_unlock1 = 0x555;
1915 info->addr_unlock2 = 0x2aa;
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001916
1917 /*
1918 * modify the unlock address if we are
1919 * in compatibility mode
1920 */
Mario Sixe2c07462018-01-26 14:43:33 +01001921 if (/* x8/x16 in x8 mode */
1922 ((info->chipwidth == FLASH_CFI_BY8) &&
1923 (info->interface == FLASH_CFI_X8X16)) ||
1924 /* x16/x32 in x16 mode */
1925 ((info->chipwidth == FLASH_CFI_BY16) &&
1926 (info->interface == FLASH_CFI_X16X32)))
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001927 {
1928 info->addr_unlock1 = 0xaaa;
1929 info->addr_unlock2 = 0x555;
1930 }
1931
1932 info->name = "CFI conformant";
1933 return 1;
1934 }
1935 }
1936
1937 return 0;
1938}
1939
Mario Six88f439f2018-01-26 14:43:32 +01001940static int flash_detect_cfi(flash_info_t *info, struct cfi_qry *qry)
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001941{
Mario Sixfa290692018-01-26 14:43:31 +01001942 debug("flash detect cfi\n");
wdenk2cefd152004-02-08 22:55:38 +00001943
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001944 for (info->portwidth = CONFIG_SYS_FLASH_CFI_WIDTH;
wdenke65527f2004-02-12 00:47:09 +00001945 info->portwidth <= FLASH_CFI_64BIT; info->portwidth <<= 1) {
1946 for (info->chipwidth = FLASH_CFI_BY8;
1947 info->chipwidth <= info->portwidth;
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001948 info->chipwidth <<= 1)
Stefan Roese70a90b72013-04-12 19:04:54 +02001949 if (__flash_detect_cfi(info, qry))
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001950 return 1;
wdenk2cefd152004-02-08 22:55:38 +00001951 }
Mario Sixfa290692018-01-26 14:43:31 +01001952 debug("not found\n");
wdenk2cefd152004-02-08 22:55:38 +00001953 return 0;
1954}
wdenke65527f2004-02-12 00:47:09 +00001955
wdenk2cefd152004-02-08 22:55:38 +00001956/*
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01001957 * Manufacturer-specific quirks. Add workarounds for geometry
1958 * reversal, etc. here.
1959 */
1960static void flash_fixup_amd(flash_info_t *info, struct cfi_qry *qry)
1961{
1962 /* check if flash geometry needs reversal */
1963 if (qry->num_erase_regions > 1) {
1964 /* reverse geometry if top boot part */
1965 if (info->cfi_version < 0x3131) {
1966 /* CFI < 1.1, try to guess from device id */
1967 if ((info->device_id & 0x80) != 0)
1968 cfi_reverse_geometry(qry);
Stefan Roese70a90b72013-04-12 19:04:54 +02001969 } else if (flash_read_uchar(info, info->ext_addr + 0xf) == 3) {
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01001970 /* CFI >= 1.1, deduct from top/bottom flag */
1971 /* note: ext_addr is valid since cfi_version > 0 */
1972 cfi_reverse_geometry(qry);
1973 }
1974 }
1975}
1976
1977static void flash_fixup_atmel(flash_info_t *info, struct cfi_qry *qry)
1978{
1979 int reverse_geometry = 0;
1980
1981 /* Check the "top boot" bit in the PRI */
1982 if (info->ext_addr && !(flash_read_uchar(info, info->ext_addr + 6) & 1))
1983 reverse_geometry = 1;
1984
1985 /* AT49BV6416(T) list the erase regions in the wrong order.
1986 * However, the device ID is identical with the non-broken
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +01001987 * AT49BV642D they differ in the high byte.
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01001988 */
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01001989 if (info->device_id == 0xd6 || info->device_id == 0xd2)
1990 reverse_geometry = !reverse_geometry;
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01001991
1992 if (reverse_geometry)
1993 cfi_reverse_geometry(qry);
1994}
1995
Richard Retanubunbe4dca22009-01-14 08:44:26 -05001996static void flash_fixup_stm(flash_info_t *info, struct cfi_qry *qry)
1997{
1998 /* check if flash geometry needs reversal */
1999 if (qry->num_erase_regions > 1) {
2000 /* reverse geometry if top boot part */
2001 if (info->cfi_version < 0x3131) {
Mike Frysinger02a37862011-04-10 16:06:29 -04002002 /* CFI < 1.1, guess by device id */
2003 if (info->device_id == 0x22CA || /* M29W320DT */
2004 info->device_id == 0x2256 || /* M29W320ET */
2005 info->device_id == 0x22D7) { /* M29W800DT */
Richard Retanubunbe4dca22009-01-14 08:44:26 -05002006 cfi_reverse_geometry(qry);
2007 }
Mike Frysinger97dd8992011-05-09 18:33:36 -04002008 } else if (flash_read_uchar(info, info->ext_addr + 0xf) == 3) {
2009 /* CFI >= 1.1, deduct from top/bottom flag */
2010 /* note: ext_addr is valid since cfi_version > 0 */
2011 cfi_reverse_geometry(qry);
Richard Retanubunbe4dca22009-01-14 08:44:26 -05002012 }
2013 }
2014}
2015
Angelo Dureghello7ba30282012-12-01 01:14:18 +01002016static void flash_fixup_sst(flash_info_t *info, struct cfi_qry *qry)
2017{
2018 /*
2019 * SST, for many recent nor parallel flashes, says they are
2020 * CFI-conformant. This is not true, since qry struct.
2021 * reports a std. AMD command set (0x0002), while SST allows to
2022 * erase two different sector sizes for the same memory.
2023 * 64KB sector (SST call it block) needs 0x30 to be erased.
2024 * 4KB sector (SST call it sector) needs 0x50 to be erased.
2025 * Since CFI query detect the 4KB number of sectors, users expects
2026 * a sector granularity of 4KB, and it is here set.
2027 */
2028 if (info->device_id == 0x5D23 || /* SST39VF3201B */
2029 info->device_id == 0x5C23) { /* SST39VF3202B */
2030 /* set sector granularity to 4KB */
Mario Sixa828c1e2018-01-26 14:43:36 +01002031 info->cmd_erase_sector = 0x50;
Angelo Dureghello7ba30282012-12-01 01:14:18 +01002032 }
2033}
2034
Jagannadha Sutradharudu Teki130def32013-03-01 16:54:26 +05302035static void flash_fixup_num(flash_info_t *info, struct cfi_qry *qry)
2036{
2037 /*
2038 * The M29EW devices seem to report the CFI information wrong
2039 * when it's in 8 bit mode.
2040 * There's an app note from Numonyx on this issue.
2041 * So adjust the buffer size for M29EW while operating in 8-bit mode
2042 */
2043 if (((qry->max_buf_write_size) > 0x8) &&
2044 (info->device_id == 0x7E) &&
2045 (info->device_id2 == 0x2201 ||
2046 info->device_id2 == 0x2301 ||
2047 info->device_id2 == 0x2801 ||
2048 info->device_id2 == 0x4801)) {
2049 debug("Adjusted buffer size on Numonyx flash"
2050 " M29EW family in 8 bit mode\n");
2051 qry->max_buf_write_size = 0x8;
2052 }
2053}
2054
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01002055/*
wdenk2cefd152004-02-08 22:55:38 +00002056 * The following code cannot be run from FLASH!
2057 *
2058 */
Mario Sixfa290692018-01-26 14:43:31 +01002059ulong flash_get_size(phys_addr_t base, int banknum)
wdenk2cefd152004-02-08 22:55:38 +00002060{
wdenke65527f2004-02-12 00:47:09 +00002061 flash_info_t *info = &flash_info[banknum];
wdenk2cefd152004-02-08 22:55:38 +00002062 int i, j;
2063 flash_sect_t sect_cnt;
Becky Bruce9d1f6af2009-02-02 16:34:51 -06002064 phys_addr_t sector;
wdenk2cefd152004-02-08 22:55:38 +00002065 unsigned long tmp;
2066 int size_ratio;
2067 uchar num_erase_regions;
wdenke65527f2004-02-12 00:47:09 +00002068 int erase_region_size;
2069 int erase_region_count;
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002070 struct cfi_qry qry;
Anatolij Gustschin6acb77b2010-11-28 02:13:33 +01002071 unsigned long max_size;
Stefan Roese12797482006-11-13 13:55:24 +01002072
Kumar Gala899032b2008-05-15 15:13:08 -05002073 memset(&qry, 0, sizeof(qry));
2074
Stefan Roese12797482006-11-13 13:55:24 +01002075 info->ext_addr = 0;
2076 info->cfi_version = 0;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002077#ifdef CONFIG_SYS_FLASH_PROTECTION
Stefan Roeseefef95b2006-04-01 13:41:03 +02002078 info->legacy_unlock = 0;
2079#endif
wdenk2cefd152004-02-08 22:55:38 +00002080
Becky Bruce9d1f6af2009-02-02 16:34:51 -06002081 info->start[0] = (ulong)map_physmem(base, info->portwidth, MAP_NOCACHE);
wdenk2cefd152004-02-08 22:55:38 +00002082
Mario Sixfa290692018-01-26 14:43:31 +01002083 if (flash_detect_cfi(info, &qry)) {
Andrew Gabbasovc1592582013-05-14 12:27:52 -05002084 info->vendor = le16_to_cpu(get_unaligned(&(qry.p_id)));
2085 info->ext_addr = le16_to_cpu(get_unaligned(&(qry.p_adr)));
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002086 num_erase_regions = qry.num_erase_regions;
2087
Stefan Roese12797482006-11-13 13:55:24 +01002088 if (info->ext_addr) {
Mario Sixa828c1e2018-01-26 14:43:36 +01002089 info->cfi_version = (ushort)flash_read_uchar(info,
Stefan Roese70a90b72013-04-12 19:04:54 +02002090 info->ext_addr + 3) << 8;
Mario Sixa828c1e2018-01-26 14:43:36 +01002091 info->cfi_version |= (ushort)flash_read_uchar(info,
Stefan Roese70a90b72013-04-12 19:04:54 +02002092 info->ext_addr + 4);
Stefan Roese12797482006-11-13 13:55:24 +01002093 }
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002094
wdenke65527f2004-02-12 00:47:09 +00002095#ifdef DEBUG
Mario Sixfa290692018-01-26 14:43:31 +01002096 flash_printqry(&qry);
wdenke65527f2004-02-12 00:47:09 +00002097#endif
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002098
wdenke65527f2004-02-12 00:47:09 +00002099 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +04002100 case CFI_CMDSET_INTEL_PROG_REGIONS:
wdenk2cefd152004-02-08 22:55:38 +00002101 case CFI_CMDSET_INTEL_STANDARD:
2102 case CFI_CMDSET_INTEL_EXTENDED:
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002103 cmdset_intel_init(info, &qry);
wdenk2cefd152004-02-08 22:55:38 +00002104 break;
2105 case CFI_CMDSET_AMD_STANDARD:
2106 case CFI_CMDSET_AMD_EXTENDED:
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002107 cmdset_amd_init(info, &qry);
wdenk2cefd152004-02-08 22:55:38 +00002108 break;
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002109 default:
2110 printf("CFI: Unknown command set 0x%x\n",
2111 info->vendor);
2112 /*
2113 * Unfortunately, this means we don't know how
2114 * to get the chip back to Read mode. Might
2115 * as well try an Intel-style reset...
2116 */
2117 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
2118 return 0;
wdenk2cefd152004-02-08 22:55:38 +00002119 }
wdenk6cfa84e2004-02-10 00:03:41 +00002120
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01002121 /* Do manufacturer-specific fixups */
2122 switch (info->manufacturer_id) {
Mario Schuknecht5c3579e2011-02-21 13:13:14 +01002123 case 0x0001: /* AMD */
2124 case 0x0037: /* AMIC */
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01002125 flash_fixup_amd(info, &qry);
2126 break;
2127 case 0x001f:
2128 flash_fixup_atmel(info, &qry);
2129 break;
Richard Retanubunbe4dca22009-01-14 08:44:26 -05002130 case 0x0020:
2131 flash_fixup_stm(info, &qry);
2132 break;
Angelo Dureghello7ba30282012-12-01 01:14:18 +01002133 case 0x00bf: /* SST */
2134 flash_fixup_sst(info, &qry);
2135 break;
Jagannadha Sutradharudu Teki130def32013-03-01 16:54:26 +05302136 case 0x0089: /* Numonyx */
2137 flash_fixup_num(info, &qry);
2138 break;
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01002139 }
2140
Mario Sixfa290692018-01-26 14:43:31 +01002141 debug("manufacturer is %d\n", info->vendor);
2142 debug("manufacturer id is 0x%x\n", info->manufacturer_id);
2143 debug("device id is 0x%x\n", info->device_id);
2144 debug("device id2 is 0x%x\n", info->device_id2);
2145 debug("cfi version is 0x%04x\n", info->cfi_version);
Stefan Roese12797482006-11-13 13:55:24 +01002146
wdenk2cefd152004-02-08 22:55:38 +00002147 size_ratio = info->portwidth / info->chipwidth;
wdenke65527f2004-02-12 00:47:09 +00002148 /* if the chip is x8/x16 reduce the ratio by half */
Mario Six0c9be972018-01-26 14:43:39 +01002149 if ((info->interface == FLASH_CFI_X8X16) &&
2150 (info->chipwidth == FLASH_CFI_BY8)) {
wdenke65527f2004-02-12 00:47:09 +00002151 size_ratio >>= 1;
2152 }
Mario Sixfa290692018-01-26 14:43:31 +01002153 debug("size_ratio %d port %d bits chip %d bits\n",
wdenke65527f2004-02-12 00:47:09 +00002154 size_ratio, info->portwidth << CFI_FLASH_SHIFT_WIDTH,
2155 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Ilya Yanok755c1802010-10-21 17:20:12 +02002156 info->size = 1 << qry.dev_size;
2157 /* multiply the size by the number of chips */
2158 info->size *= size_ratio;
Anatolij Gustschin6acb77b2010-11-28 02:13:33 +01002159 max_size = cfi_flash_bank_size(banknum);
Ilya Yanok755c1802010-10-21 17:20:12 +02002160 if (max_size && (info->size > max_size)) {
2161 debug("[truncated from %ldMiB]", info->size >> 20);
2162 info->size = max_size;
2163 }
Mario Sixfa290692018-01-26 14:43:31 +01002164 debug("found %d erase regions\n", num_erase_regions);
wdenk2cefd152004-02-08 22:55:38 +00002165 sect_cnt = 0;
2166 sector = base;
wdenke65527f2004-02-12 00:47:09 +00002167 for (i = 0; i < num_erase_regions; i++) {
2168 if (i > NUM_ERASE_REGIONS) {
Mario Sixfa290692018-01-26 14:43:31 +01002169 printf("%d erase regions found, only %d used\n",
wdenke537b3b2004-02-23 23:54:43 +00002170 num_erase_regions, NUM_ERASE_REGIONS);
wdenk2cefd152004-02-08 22:55:38 +00002171 break;
2172 }
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002173
Andrew Gabbasovc1592582013-05-14 12:27:52 -05002174 tmp = le32_to_cpu(get_unaligned(
2175 &(qry.erase_region_info[i])));
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002176 debug("erase region %u: 0x%08lx\n", i, tmp);
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002177
2178 erase_region_count = (tmp & 0xffff) + 1;
2179 tmp >>= 16;
wdenke65527f2004-02-12 00:47:09 +00002180 erase_region_size =
2181 (tmp & 0xffff) ? ((tmp & 0xffff) * 256) : 128;
Mario Sixfa290692018-01-26 14:43:31 +01002182 debug("erase_region_count = %d erase_region_size = %d\n",
wdenke537b3b2004-02-23 23:54:43 +00002183 erase_region_count, erase_region_size);
wdenke65527f2004-02-12 00:47:09 +00002184 for (j = 0; j < erase_region_count; j++) {
Ilya Yanok755c1802010-10-21 17:20:12 +02002185 if (sector - base >= info->size)
2186 break;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002187 if (sect_cnt >= CONFIG_SYS_MAX_FLASH_SECT) {
Michael Schwingen73d044d2007-12-07 23:35:02 +01002188 printf("ERROR: too many flash sectors\n");
2189 break;
2190 }
Becky Bruce9d1f6af2009-02-02 16:34:51 -06002191 info->start[sect_cnt] =
2192 (ulong)map_physmem(sector,
2193 info->portwidth,
2194 MAP_NOCACHE);
wdenk2cefd152004-02-08 22:55:38 +00002195 sector += (erase_region_size * size_ratio);
wdenk26c58432005-01-09 17:12:27 +00002196
2197 /*
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002198 * Only read protection status from
2199 * supported devices (intel...)
wdenk26c58432005-01-09 17:12:27 +00002200 */
2201 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +04002202 case CFI_CMDSET_INTEL_PROG_REGIONS:
wdenk26c58432005-01-09 17:12:27 +00002203 case CFI_CMDSET_INTEL_EXTENDED:
2204 case CFI_CMDSET_INTEL_STANDARD:
Stefan Roese5215df12010-10-25 18:31:29 +02002205 /*
2206 * Set flash to read-id mode. Otherwise
2207 * reading protected status is not
2208 * guaranteed.
2209 */
2210 flash_write_cmd(info, sect_cnt, 0,
2211 FLASH_CMD_READ_ID);
wdenk26c58432005-01-09 17:12:27 +00002212 info->protect[sect_cnt] =
Mario Sixfa290692018-01-26 14:43:31 +01002213 flash_isset(info, sect_cnt,
wdenk26c58432005-01-09 17:12:27 +00002214 FLASH_OFFSET_PROTECT,
2215 FLASH_STATUS_PROTECT);
Vasily Khoruzhickcf464002016-03-20 18:37:10 -07002216 flash_write_cmd(info, sect_cnt, 0,
2217 FLASH_CMD_RESET);
wdenk26c58432005-01-09 17:12:27 +00002218 break;
Stefan Roesebcb33442012-12-06 15:44:10 +01002219 case CFI_CMDSET_AMD_EXTENDED:
2220 case CFI_CMDSET_AMD_STANDARD:
Stefan Roese7de65842012-12-06 15:44:11 +01002221 if (!info->legacy_unlock) {
Stefan Roesebcb33442012-12-06 15:44:10 +01002222 /* default: not protected */
2223 info->protect[sect_cnt] = 0;
2224 break;
2225 }
2226
2227 /* Read protection (PPB) from sector */
2228 flash_write_cmd(info, 0, 0,
2229 info->cmd_reset);
2230 flash_unlock_seq(info, 0);
2231 flash_write_cmd(info, 0,
2232 info->addr_unlock1,
2233 FLASH_CMD_READ_ID);
2234 info->protect[sect_cnt] =
2235 flash_isset(
2236 info, sect_cnt,
2237 FLASH_OFFSET_PROTECT,
2238 FLASH_STATUS_PROTECT);
2239 break;
wdenk26c58432005-01-09 17:12:27 +00002240 default:
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002241 /* default: not protected */
2242 info->protect[sect_cnt] = 0;
wdenk26c58432005-01-09 17:12:27 +00002243 }
2244
wdenk2cefd152004-02-08 22:55:38 +00002245 sect_cnt++;
2246 }
2247 }
2248
2249 info->sector_count = sect_cnt;
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002250 info->buffer_size = 1 << le16_to_cpu(qry.max_buf_write_size);
2251 tmp = 1 << qry.block_erase_timeout_typ;
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002252 info->erase_blk_tout = tmp *
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002253 (1 << qry.block_erase_timeout_max);
2254 tmp = (1 << qry.buf_write_timeout_typ) *
2255 (1 << qry.buf_write_timeout_max);
2256
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002257 /* round up when converting to ms */
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002258 info->buffer_write_tout = (tmp + 999) / 1000;
2259 tmp = (1 << qry.word_write_timeout_typ) *
2260 (1 << qry.word_write_timeout_max);
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002261 /* round up when converting to ms */
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002262 info->write_tout = (tmp + 999) / 1000;
wdenk2cefd152004-02-08 22:55:38 +00002263 info->flash_id = FLASH_MAN_CFI;
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002264 if ((info->interface == FLASH_CFI_X8X16) &&
2265 (info->chipwidth == FLASH_CFI_BY8)) {
2266 /* XXX - Need to test on x8/x16 in parallel. */
2267 info->portwidth >>= 1;
wdenked2ac4b2004-03-14 18:23:55 +00002268 }
Mike Frysinger59404ee2008-10-02 01:55:38 -04002269
Mario Sixfa290692018-01-26 14:43:31 +01002270 flash_write_cmd(info, 0, 0, info->cmd_reset);
wdenk2cefd152004-02-08 22:55:38 +00002271 }
2272
wdenke65527f2004-02-12 00:47:09 +00002273 return (info->size);
wdenk2cefd152004-02-08 22:55:38 +00002274}
2275
Mike Frysingerc2c093d2010-12-22 09:41:13 -05002276#ifdef CONFIG_FLASH_CFI_MTD
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01002277void flash_set_verbose(uint v)
2278{
2279 flash_verbose = v;
2280}
Mike Frysingerc2c093d2010-12-22 09:41:13 -05002281#endif
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01002282
Stefan Roeseab935642010-10-25 18:31:48 +02002283static void cfi_flash_set_config_reg(u32 base, u16 val)
2284{
2285#ifdef CONFIG_SYS_CFI_FLASH_CONFIG_REGS
2286 /*
2287 * Only set this config register if really defined
2288 * to a valid value (0xffff is invalid)
2289 */
2290 if (val == 0xffff)
2291 return;
2292
2293 /*
2294 * Set configuration register. Data is "encrypted" in the 16 lower
2295 * address bits.
2296 */
2297 flash_write16(FLASH_CMD_SETUP, (void *)(base + (val << 1)));
2298 flash_write16(FLASH_CMD_SET_CR_CONFIRM, (void *)(base + (val << 1)));
2299
2300 /*
2301 * Finally issue reset-command to bring device back to
2302 * read-array mode
2303 */
2304 flash_write16(FLASH_CMD_RESET, (void *)base);
2305#endif
2306}
2307
wdenk2cefd152004-02-08 22:55:38 +00002308/*-----------------------------------------------------------------------
2309 */
Heiko Schocheref0946a2011-04-04 08:10:21 +02002310
Marek Vasuta26162d2017-08-20 17:20:00 +02002311static void flash_protect_default(void)
Heiko Schocheref0946a2011-04-04 08:10:21 +02002312{
Peter Tyser4f3c60d2011-04-13 11:46:56 -05002313#if defined(CONFIG_SYS_FLASH_AUTOPROTECT_LIST)
2314 int i;
2315 struct apl_s {
2316 ulong start;
2317 ulong size;
2318 } apl[] = CONFIG_SYS_FLASH_AUTOPROTECT_LIST;
2319#endif
2320
Heiko Schocheref0946a2011-04-04 08:10:21 +02002321 /* Monitor protection ON by default */
2322#if (CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE) && \
2323 (!defined(CONFIG_MONITOR_IS_IN_RAM))
2324 flash_protect(FLAG_PROTECT_SET,
2325 CONFIG_SYS_MONITOR_BASE,
2326 CONFIG_SYS_MONITOR_BASE + monitor_flash_len - 1,
2327 flash_get_info(CONFIG_SYS_MONITOR_BASE));
2328#endif
2329
2330 /* Environment protection ON by default */
2331#ifdef CONFIG_ENV_IS_IN_FLASH
2332 flash_protect(FLAG_PROTECT_SET,
2333 CONFIG_ENV_ADDR,
2334 CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE - 1,
2335 flash_get_info(CONFIG_ENV_ADDR));
2336#endif
2337
2338 /* Redundant environment protection ON by default */
2339#ifdef CONFIG_ENV_ADDR_REDUND
2340 flash_protect(FLAG_PROTECT_SET,
2341 CONFIG_ENV_ADDR_REDUND,
2342 CONFIG_ENV_ADDR_REDUND + CONFIG_ENV_SECT_SIZE - 1,
2343 flash_get_info(CONFIG_ENV_ADDR_REDUND));
2344#endif
2345
2346#if defined(CONFIG_SYS_FLASH_AUTOPROTECT_LIST)
Axel Lin85706c82013-06-23 00:56:46 +08002347 for (i = 0; i < ARRAY_SIZE(apl); i++) {
Marek Vasutcb1622e2011-10-21 14:17:05 +00002348 debug("autoprotecting from %08lx to %08lx\n",
Heiko Schocheref0946a2011-04-04 08:10:21 +02002349 apl[i].start, apl[i].start + apl[i].size - 1);
2350 flash_protect(FLAG_PROTECT_SET,
2351 apl[i].start,
2352 apl[i].start + apl[i].size - 1,
2353 flash_get_info(apl[i].start));
2354 }
2355#endif
2356}
2357
Mario Sixfa290692018-01-26 14:43:31 +01002358unsigned long flash_init(void)
wdenk2cefd152004-02-08 22:55:38 +00002359{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002360 unsigned long size = 0;
2361 int i;
wdenk2cefd152004-02-08 22:55:38 +00002362
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002363#ifdef CONFIG_SYS_FLASH_PROTECTION
Eric Schumann8f7ee7d2009-03-21 09:59:34 -04002364 /* read environment from EEPROM */
2365 char s[64];
Mario Sixc7e359e2018-01-26 14:43:37 +01002366
Simon Glass64b723f2017-08-03 12:22:12 -06002367 env_get_f("unlock", s, sizeof(s));
Michael Schwingen73d044d2007-12-07 23:35:02 +01002368#endif
wdenk2cefd152004-02-08 22:55:38 +00002369
Thomas Chou47eae232015-11-07 14:31:08 +08002370#ifdef CONFIG_CFI_FLASH /* for driver model */
2371 cfi_flash_init_dm();
2372#endif
2373
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002374 /* Init: no FLASHes known */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002375 for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; ++i) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002376 flash_info[i].flash_id = FLASH_UNKNOWN;
wdenk2cefd152004-02-08 22:55:38 +00002377
Stefan Roeseab935642010-10-25 18:31:48 +02002378 /* Optionally write flash configuration register */
2379 cfi_flash_set_config_reg(cfi_flash_bank_addr(i),
2380 cfi_flash_config_reg(i));
2381
Stefan Roese7e7dda82010-08-30 10:11:51 +02002382 if (!flash_detect_legacy(cfi_flash_bank_addr(i), i))
Anatolij Gustschin6acb77b2010-11-28 02:13:33 +01002383 flash_get_size(cfi_flash_bank_addr(i), i);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002384 size += flash_info[i].size;
2385 if (flash_info[i].flash_id == FLASH_UNKNOWN) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002386#ifndef CONFIG_SYS_FLASH_QUIET_TEST
Mario Sixfa290692018-01-26 14:43:31 +01002387 printf("## Unknown flash on Bank %d "
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002388 "- Size = 0x%08lx = %ld MB\n",
Mario Sixa828c1e2018-01-26 14:43:36 +01002389 i + 1, flash_info[i].size,
John Schmoller61665db2010-09-29 13:49:05 -05002390 flash_info[i].size >> 20);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002391#endif /* CONFIG_SYS_FLASH_QUIET_TEST */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002392 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002393#ifdef CONFIG_SYS_FLASH_PROTECTION
Jeroen Hofstee5a85e892014-06-17 22:47:31 +02002394 else if (strcmp(s, "yes") == 0) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002395 /*
2396 * Only the U-Boot image and it's environment
2397 * is protected, all other sectors are
2398 * unprotected (unlocked) if flash hardware
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002399 * protection is used (CONFIG_SYS_FLASH_PROTECTION)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002400 * and the environment variable "unlock" is
2401 * set to "yes".
2402 */
2403 if (flash_info[i].legacy_unlock) {
2404 int k;
wdenk2cefd152004-02-08 22:55:38 +00002405
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002406 /*
2407 * Disable legacy_unlock temporarily,
2408 * since flash_real_protect would
2409 * relock all other sectors again
2410 * otherwise.
2411 */
2412 flash_info[i].legacy_unlock = 0;
wdenk2cefd152004-02-08 22:55:38 +00002413
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002414 /*
2415 * Legacy unlocking (e.g. Intel J3) ->
2416 * unlock only one sector. This will
2417 * unlock all sectors.
2418 */
Mario Sixfa290692018-01-26 14:43:31 +01002419 flash_real_protect(&flash_info[i], 0, 0);
wdenk2cefd152004-02-08 22:55:38 +00002420
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002421 flash_info[i].legacy_unlock = 1;
wdenk2cefd152004-02-08 22:55:38 +00002422
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002423 /*
2424 * Manually mark other sectors as
2425 * unlocked (unprotected)
2426 */
2427 for (k = 1; k < flash_info[i].sector_count; k++)
2428 flash_info[i].protect[k] = 0;
2429 } else {
2430 /*
2431 * No legancy unlocking -> unlock all sectors
2432 */
Mario Sixfa290692018-01-26 14:43:31 +01002433 flash_protect(FLAG_PROTECT_CLEAR,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002434 flash_info[i].start[0],
2435 flash_info[i].start[0]
2436 + flash_info[i].size - 1,
2437 &flash_info[i]);
Stefan Roesec865e6c2006-02-28 15:29:58 +01002438 }
Stefan Roesec865e6c2006-02-28 15:29:58 +01002439 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002440#endif /* CONFIG_SYS_FLASH_PROTECTION */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002441 }
Stefan Roesec865e6c2006-02-28 15:29:58 +01002442
Heiko Schocheref0946a2011-04-04 08:10:21 +02002443 flash_protect_default();
Piotr Ziecik3e939e92008-11-17 15:57:58 +01002444#ifdef CONFIG_FLASH_CFI_MTD
2445 cfi_mtd_init();
2446#endif
2447
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002448 return (size);
wdenk2cefd152004-02-08 22:55:38 +00002449}
Thomas Chou47eae232015-11-07 14:31:08 +08002450
2451#ifdef CONFIG_CFI_FLASH /* for driver model */
2452static int cfi_flash_probe(struct udevice *dev)
2453{
2454 void *blob = (void *)gd->fdt_blob;
Simon Glassdd79d6e2017-01-17 16:52:55 -07002455 int node = dev_of_offset(dev);
Thomas Chou47eae232015-11-07 14:31:08 +08002456 const fdt32_t *cell;
2457 phys_addr_t addr;
2458 int parent, addrc, sizec;
2459 int len, idx;
2460
2461 parent = fdt_parent_offset(blob, node);
Simon Glassbb7c01e2017-05-18 20:09:26 -06002462 fdt_support_default_count_cells(blob, parent, &addrc, &sizec);
Thomas Chou47eae232015-11-07 14:31:08 +08002463 /* decode regs, there may be multiple reg tuples. */
2464 cell = fdt_getprop(blob, node, "reg", &len);
2465 if (!cell)
2466 return -ENOENT;
2467 idx = 0;
2468 len /= sizeof(fdt32_t);
2469 while (idx < len) {
2470 addr = fdt_translate_address((void *)blob,
2471 node, cell + idx);
Marek Vasut970940f2017-09-12 19:09:08 +02002472 flash_info[cfi_flash_num_flash_banks].dev = dev;
2473 flash_info[cfi_flash_num_flash_banks].base = addr;
2474 cfi_flash_num_flash_banks++;
Thomas Chou47eae232015-11-07 14:31:08 +08002475 idx += addrc + sizec;
2476 }
Marek Vasut970940f2017-09-12 19:09:08 +02002477 gd->bd->bi_flashstart = flash_info[0].base;
Thomas Chou47eae232015-11-07 14:31:08 +08002478
2479 return 0;
2480}
2481
2482static const struct udevice_id cfi_flash_ids[] = {
2483 { .compatible = "cfi-flash" },
2484 { .compatible = "jedec-flash" },
2485 {}
2486};
2487
2488U_BOOT_DRIVER(cfi_flash) = {
2489 .name = "cfi_flash",
2490 .id = UCLASS_MTD,
2491 .of_match = cfi_flash_ids,
2492 .probe = cfi_flash_probe,
2493};
2494#endif /* CONFIG_CFI_FLASH */