blob: bfd663942aa23140741ef8ceadc795bdd4045274 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Scott Woodf64c98c2015-03-20 19:28:12 -07002/*
Mingkai Hu0e58b512015-10-26 19:47:50 +08003 * Copyright 2014-2015 Freescale Semiconductor
Scott Woodf64c98c2015-03-20 19:28:12 -07004 */
5
6#include <common.h>
Ashish Kumar11234062017-08-11 11:09:14 +05307#include <fsl_immap.h>
Scott Woodf64c98c2015-03-20 19:28:12 -07008#include <fsl_ifc.h>
Tang Yuantian57894be2015-12-09 15:32:18 +08009#include <ahci.h>
10#include <scsi.h>
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +080011#include <asm/arch/fsl_serdes.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080012#include <asm/arch/soc.h>
Scott Woodae1df322015-03-20 19:28:13 -070013#include <asm/io.h>
Scott Wood8e728cd2015-03-24 13:25:02 -070014#include <asm/global_data.h>
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +053015#include <asm/arch-fsl-layerscape/config.h>
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +080016#ifdef CONFIG_LAYERSCAPE_NS_ACCESS
Hou Zhiqiang5ac9a5c2016-08-02 19:03:23 +080017#include <fsl_csu.h>
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +080018#endif
Prabhakar Kushwahad169ebe2016-06-03 18:41:31 +053019#ifdef CONFIG_SYS_FSL_DDR
Shengzhou Liuddf060b2016-04-07 16:22:21 +080020#include <fsl_ddr_sdram.h>
21#include <fsl_ddr.h>
Prabhakar Kushwahad169ebe2016-06-03 18:41:31 +053022#endif
Aneesh Bansal39d5b3b2016-01-22 16:37:26 +053023#ifdef CONFIG_CHAIN_OF_TRUST
24#include <fsl_validate.h>
25#endif
Ashish Kumarb25faa22017-08-31 16:12:53 +053026#include <fsl_immap.h>
Scott Wood8e728cd2015-03-24 13:25:02 -070027
York Suncbe8e1c2016-04-04 11:41:26 -070028bool soc_has_dp_ddr(void)
29{
30 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
31 u32 svr = gur_in32(&gur->svr);
32
Priyanka Jain4a6f1732016-11-17 12:29:55 +053033 /* LS2085A, LS2088A, LS2048A has DP_DDR */
34 if ((SVR_SOC_VER(svr) == SVR_LS2085A) ||
35 (SVR_SOC_VER(svr) == SVR_LS2088A) ||
36 (SVR_SOC_VER(svr) == SVR_LS2048A))
York Suncbe8e1c2016-04-04 11:41:26 -070037 return true;
38
39 return false;
40}
41
42bool soc_has_aiop(void)
43{
44 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
45 u32 svr = gur_in32(&gur->svr);
46
47 /* LS2085A has AIOP */
Prabhakar Kushwahaac7f2422016-06-24 13:48:13 +053048 if (SVR_SOC_VER(svr) == SVR_LS2085A)
York Suncbe8e1c2016-04-04 11:41:26 -070049 return true;
50
51 return false;
52}
53
Ran Wangb358b7b2017-09-04 18:46:48 +080054static inline void set_usb_txvreftune(u32 __iomem *scfg, u32 offset)
55{
56 scfg_clrsetbits32(scfg + offset / 4,
57 0xF << 6,
58 SCFG_USB_TXVREFTUNE << 6);
59}
60
61static void erratum_a009008(void)
62{
63#ifdef CONFIG_SYS_FSL_ERRATUM_A009008
64 u32 __iomem *scfg = (u32 __iomem *)SCFG_BASE;
Ran Wang9e8fabc2017-09-04 18:46:49 +080065
Ran Wang02dc77b2017-11-13 16:14:48 +080066#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
67 defined(CONFIG_ARCH_LS1012A)
Ran Wangb358b7b2017-09-04 18:46:48 +080068 set_usb_txvreftune(scfg, SCFG_USB3PRM1CR_USB1);
Ran Wang02dc77b2017-11-13 16:14:48 +080069#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Ran Wangb358b7b2017-09-04 18:46:48 +080070 set_usb_txvreftune(scfg, SCFG_USB3PRM1CR_USB2);
71 set_usb_txvreftune(scfg, SCFG_USB3PRM1CR_USB3);
Ran Wang02dc77b2017-11-13 16:14:48 +080072#endif
Ran Wangb358b7b2017-09-04 18:46:48 +080073#elif defined(CONFIG_ARCH_LS2080A)
74 set_usb_txvreftune(scfg, SCFG_USB3PRM1CR);
75#endif
76#endif /* CONFIG_SYS_FSL_ERRATUM_A009008 */
77}
78
Ran Wang9e8fabc2017-09-04 18:46:49 +080079static inline void set_usb_sqrxtune(u32 __iomem *scfg, u32 offset)
80{
81 scfg_clrbits32(scfg + offset / 4,
82 SCFG_USB_SQRXTUNE_MASK << 23);
83}
84
85static void erratum_a009798(void)
86{
87#ifdef CONFIG_SYS_FSL_ERRATUM_A009798
88 u32 __iomem *scfg = (u32 __iomem *)SCFG_BASE;
89
Ran Wang02dc77b2017-11-13 16:14:48 +080090#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
91 defined(CONFIG_ARCH_LS1012A)
Ran Wang9e8fabc2017-09-04 18:46:49 +080092 set_usb_sqrxtune(scfg, SCFG_USB3PRM1CR_USB1);
Ran Wang02dc77b2017-11-13 16:14:48 +080093#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Ran Wang9e8fabc2017-09-04 18:46:49 +080094 set_usb_sqrxtune(scfg, SCFG_USB3PRM1CR_USB2);
95 set_usb_sqrxtune(scfg, SCFG_USB3PRM1CR_USB3);
Ran Wang02dc77b2017-11-13 16:14:48 +080096#endif
Ran Wang9e8fabc2017-09-04 18:46:49 +080097#elif defined(CONFIG_ARCH_LS2080A)
98 set_usb_sqrxtune(scfg, SCFG_USB3PRM1CR);
99#endif
100#endif /* CONFIG_SYS_FSL_ERRATUM_A009798 */
101}
102
Ran Wang02dc77b2017-11-13 16:14:48 +0800103#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
104 defined(CONFIG_ARCH_LS1012A)
Ran Wange64f7472017-09-04 18:46:50 +0800105static inline void set_usb_pcstxswingfull(u32 __iomem *scfg, u32 offset)
106{
107 scfg_clrsetbits32(scfg + offset / 4,
108 0x7F << 9,
109 SCFG_USB_PCSTXSWINGFULL << 9);
110}
111#endif
112
113static void erratum_a008997(void)
114{
115#ifdef CONFIG_SYS_FSL_ERRATUM_A008997
Ran Wang02dc77b2017-11-13 16:14:48 +0800116#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
117 defined(CONFIG_ARCH_LS1012A)
Ran Wange64f7472017-09-04 18:46:50 +0800118 u32 __iomem *scfg = (u32 __iomem *)SCFG_BASE;
119
120 set_usb_pcstxswingfull(scfg, SCFG_USB3PRM2CR_USB1);
Ran Wang02dc77b2017-11-13 16:14:48 +0800121#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Ran Wange64f7472017-09-04 18:46:50 +0800122 set_usb_pcstxswingfull(scfg, SCFG_USB3PRM2CR_USB2);
123 set_usb_pcstxswingfull(scfg, SCFG_USB3PRM2CR_USB3);
124#endif
Ran Wang02dc77b2017-11-13 16:14:48 +0800125#endif
Ran Wange64f7472017-09-04 18:46:50 +0800126#endif /* CONFIG_SYS_FSL_ERRATUM_A008997 */
127}
128
Ran Wang02dc77b2017-11-13 16:14:48 +0800129#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
130 defined(CONFIG_ARCH_LS1012A)
Ran Wang3ba69482017-09-04 18:46:51 +0800131
132#define PROGRAM_USB_PHY_RX_OVRD_IN_HI(phy) \
133 out_be16((phy) + SCFG_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_1); \
134 out_be16((phy) + SCFG_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_2); \
135 out_be16((phy) + SCFG_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_3); \
136 out_be16((phy) + SCFG_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_4)
137
Ran Wangef277072017-09-22 15:21:34 +0800138#elif defined(CONFIG_ARCH_LS2080A) || defined(CONFIG_ARCH_LS1088A)
Ran Wang3ba69482017-09-04 18:46:51 +0800139
140#define PROGRAM_USB_PHY_RX_OVRD_IN_HI(phy) \
141 out_le16((phy) + DCSR_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_1); \
142 out_le16((phy) + DCSR_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_2); \
143 out_le16((phy) + DCSR_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_3); \
144 out_le16((phy) + DCSR_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_4)
145
146#endif
147
148static void erratum_a009007(void)
149{
Ran Wang02dc77b2017-11-13 16:14:48 +0800150#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
151 defined(CONFIG_ARCH_LS1012A)
Ran Wang3ba69482017-09-04 18:46:51 +0800152 void __iomem *usb_phy = (void __iomem *)SCFG_USB_PHY1;
153
154 PROGRAM_USB_PHY_RX_OVRD_IN_HI(usb_phy);
Ran Wang02dc77b2017-11-13 16:14:48 +0800155#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Ran Wang3ba69482017-09-04 18:46:51 +0800156 usb_phy = (void __iomem *)SCFG_USB_PHY2;
157 PROGRAM_USB_PHY_RX_OVRD_IN_HI(usb_phy);
158
159 usb_phy = (void __iomem *)SCFG_USB_PHY3;
160 PROGRAM_USB_PHY_RX_OVRD_IN_HI(usb_phy);
Ran Wang02dc77b2017-11-13 16:14:48 +0800161#endif
Ran Wangef277072017-09-22 15:21:34 +0800162#elif defined(CONFIG_ARCH_LS2080A) || defined(CONFIG_ARCH_LS1088A)
Ran Wang3ba69482017-09-04 18:46:51 +0800163 void __iomem *dcsr = (void __iomem *)DCSR_BASE;
164
165 PROGRAM_USB_PHY_RX_OVRD_IN_HI(dcsr + DCSR_USB_PHY1);
166 PROGRAM_USB_PHY_RX_OVRD_IN_HI(dcsr + DCSR_USB_PHY2);
167#endif /* CONFIG_SYS_FSL_ERRATUM_A009007 */
168}
169
Shengzhou Liua3117ee2016-11-11 18:11:05 +0800170#if defined(CONFIG_FSL_LSCH3)
Yao Yuanfae88052015-12-05 14:59:14 +0800171/*
172 * This erratum requires setting a value to eddrtqcr1 to
173 * optimal the DDR performance.
174 */
175static void erratum_a008336(void)
176{
Shengzhou Liua3117ee2016-11-11 18:11:05 +0800177#ifdef CONFIG_SYS_FSL_ERRATUM_A008336
Yao Yuanfae88052015-12-05 14:59:14 +0800178 u32 *eddrtqcr1;
179
Yao Yuanfae88052015-12-05 14:59:14 +0800180#ifdef CONFIG_SYS_FSL_DCSR_DDR_ADDR
181 eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR_ADDR + 0x800;
Shengzhou Liu7beb0c42016-08-26 18:30:38 +0800182 if (fsl_ddr_get_version(0) == 0x50200)
183 out_le32(eddrtqcr1, 0x63b30002);
Yao Yuanfae88052015-12-05 14:59:14 +0800184#endif
185#ifdef CONFIG_SYS_FSL_DCSR_DDR2_ADDR
186 eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR2_ADDR + 0x800;
Shengzhou Liu7beb0c42016-08-26 18:30:38 +0800187 if (fsl_ddr_get_version(0) == 0x50200)
188 out_le32(eddrtqcr1, 0x63b30002);
Yao Yuanfae88052015-12-05 14:59:14 +0800189#endif
190#endif
191}
192
193/*
194 * This erratum requires a register write before being Memory
195 * controller 3 being enabled.
196 */
197static void erratum_a008514(void)
198{
Shengzhou Liua3117ee2016-11-11 18:11:05 +0800199#ifdef CONFIG_SYS_FSL_ERRATUM_A008514
Yao Yuanfae88052015-12-05 14:59:14 +0800200 u32 *eddrtqcr1;
201
Yao Yuanfae88052015-12-05 14:59:14 +0800202#ifdef CONFIG_SYS_FSL_DCSR_DDR3_ADDR
203 eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR3_ADDR + 0x800;
204 out_le32(eddrtqcr1, 0x63b20002);
205#endif
206#endif
207}
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +0530208#ifdef CONFIG_SYS_FSL_ERRATUM_A009635
209#define PLATFORM_CYCLE_ENV_VAR "a009635_interval_val"
210
211static unsigned long get_internval_val_mhz(void)
212{
Simon Glass64b723f2017-08-03 12:22:12 -0600213 char *interval = env_get(PLATFORM_CYCLE_ENV_VAR);
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +0530214 /*
215 * interval is the number of platform cycles(MHz) between
216 * wake up events generated by EPU.
217 */
218 ulong interval_mhz = get_bus_freq(0) / (1000 * 1000);
219
220 if (interval)
221 interval_mhz = simple_strtoul(interval, NULL, 10);
222
223 return interval_mhz;
224}
225
226void erratum_a009635(void)
227{
228 u32 val;
229 unsigned long interval_mhz = get_internval_val_mhz();
230
231 if (!interval_mhz)
232 return;
233
234 val = in_le32(DCSR_CGACRE5);
235 writel(val | 0x00000200, DCSR_CGACRE5);
236
237 val = in_le32(EPU_EPCMPR5);
238 writel(interval_mhz, EPU_EPCMPR5);
239 val = in_le32(EPU_EPCCR5);
240 writel(val | 0x82820000, EPU_EPCCR5);
241 val = in_le32(EPU_EPSMCR5);
242 writel(val | 0x002f0000, EPU_EPSMCR5);
243 val = in_le32(EPU_EPECR5);
244 writel(val | 0x20000000, EPU_EPECR5);
245 val = in_le32(EPU_EPGCR);
246 writel(val | 0x80000000, EPU_EPGCR);
247}
248#endif /* CONFIG_SYS_FSL_ERRATUM_A009635 */
249
Scott Wood8e728cd2015-03-24 13:25:02 -0700250static void erratum_rcw_src(void)
251{
Santan Kumar99136482017-05-05 15:42:28 +0530252#if defined(CONFIG_SPL) && defined(CONFIG_NAND_BOOT)
Scott Wood8e728cd2015-03-24 13:25:02 -0700253 u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
254 u32 __iomem *dcfg_dcsr = (u32 __iomem *)DCFG_DCSR_BASE;
255 u32 val;
256
257 val = in_le32(dcfg_ccsr + DCFG_PORSR1 / 4);
258 val &= ~DCFG_PORSR1_RCW_SRC;
259 val |= DCFG_PORSR1_RCW_SRC_NOR;
260 out_le32(dcfg_dcsr + DCFG_DCSR_PORCR1 / 4, val);
261#endif
262}
263
York Sun0404a392015-03-23 10:41:35 -0700264#define I2C_DEBUG_REG 0x6
265#define I2C_GLITCH_EN 0x8
266/*
267 * This erratum requires setting glitch_en bit to enable
268 * digital glitch filter to improve clock stability.
269 */
Ashish kumar3b52a232017-02-23 16:03:57 +0530270#ifdef CONFIG_SYS_FSL_ERRATUM_A009203
York Sun0404a392015-03-23 10:41:35 -0700271static void erratum_a009203(void)
272{
York Sun0404a392015-03-23 10:41:35 -0700273#ifdef CONFIG_SYS_I2C
Sriram Dashafa125b2017-09-04 15:45:02 +0530274 u8 __iomem *ptr;
York Sun0404a392015-03-23 10:41:35 -0700275#ifdef I2C1_BASE_ADDR
276 ptr = (u8 __iomem *)(I2C1_BASE_ADDR + I2C_DEBUG_REG);
277
278 writeb(I2C_GLITCH_EN, ptr);
279#endif
280#ifdef I2C2_BASE_ADDR
281 ptr = (u8 __iomem *)(I2C2_BASE_ADDR + I2C_DEBUG_REG);
282
283 writeb(I2C_GLITCH_EN, ptr);
284#endif
285#ifdef I2C3_BASE_ADDR
286 ptr = (u8 __iomem *)(I2C3_BASE_ADDR + I2C_DEBUG_REG);
287
288 writeb(I2C_GLITCH_EN, ptr);
289#endif
290#ifdef I2C4_BASE_ADDR
291 ptr = (u8 __iomem *)(I2C4_BASE_ADDR + I2C_DEBUG_REG);
292
293 writeb(I2C_GLITCH_EN, ptr);
294#endif
295#endif
296}
Ashish kumar3b52a232017-02-23 16:03:57 +0530297#endif
Shengzhou Liua3117ee2016-11-11 18:11:05 +0800298
Saksham Jain5d8ffe12016-03-23 16:24:40 +0530299void bypass_smmu(void)
300{
301 u32 val;
302 val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
303 out_le32(SMMU_SCR0, val);
304 val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
305 out_le32(SMMU_NSCR0, val);
306}
Scott Woodf64c98c2015-03-20 19:28:12 -0700307void fsl_lsch3_early_init_f(void)
308{
Scott Wood8e728cd2015-03-24 13:25:02 -0700309 erratum_rcw_src();
Sriram Dash36a4a342017-09-04 15:44:05 +0530310#ifdef CONFIG_FSL_IFC
Scott Woodf64c98c2015-03-20 19:28:12 -0700311 init_early_memctl_regs(); /* tighten IFC timing */
Sriram Dash36a4a342017-09-04 15:44:05 +0530312#endif
Ashish kumar3b52a232017-02-23 16:03:57 +0530313#ifdef CONFIG_SYS_FSL_ERRATUM_A009203
York Sun0404a392015-03-23 10:41:35 -0700314 erratum_a009203();
Ashish kumar3b52a232017-02-23 16:03:57 +0530315#endif
Yao Yuanfae88052015-12-05 14:59:14 +0800316 erratum_a008514();
317 erratum_a008336();
Ran Wangb358b7b2017-09-04 18:46:48 +0800318 erratum_a009008();
Ran Wang9e8fabc2017-09-04 18:46:49 +0800319 erratum_a009798();
Ran Wange64f7472017-09-04 18:46:50 +0800320 erratum_a008997();
Ran Wang3ba69482017-09-04 18:46:51 +0800321 erratum_a009007();
Saksham Jain5d8ffe12016-03-23 16:24:40 +0530322#ifdef CONFIG_CHAIN_OF_TRUST
323 /* In case of Secure Boot, the IBR configures the SMMU
324 * to allow only Secure transactions.
325 * SMMU must be reset in bypass mode.
326 * Set the ClientPD bit and Clear the USFCFG Bit
327 */
328 if (fsl_check_boot_mode_secure() == 1)
329 bypass_smmu();
330#endif
Scott Woodf64c98c2015-03-20 19:28:12 -0700331}
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800332
Tang Yuantian57894be2015-12-09 15:32:18 +0800333#ifdef CONFIG_SCSI_AHCI_PLAT
334int sata_init(void)
335{
336 struct ccsr_ahci __iomem *ccsr_ahci;
337
Ashish Kumar3eec5122017-08-18 10:54:35 +0530338#ifdef CONFIG_SYS_SATA2
Tang Yuantian57894be2015-12-09 15:32:18 +0800339 ccsr_ahci = (void *)CONFIG_SYS_SATA2;
340 out_le32(&ccsr_ahci->ppcfg, AHCI_PORT_PHY_1_CFG);
Yuantian Tang28859cb2017-12-11 13:12:09 +0800341 out_le32(&ccsr_ahci->pp2c, AHCI_PORT_PHY2_CFG);
342 out_le32(&ccsr_ahci->pp3c, AHCI_PORT_PHY3_CFG);
Tang Yuantian57894be2015-12-09 15:32:18 +0800343 out_le32(&ccsr_ahci->ptc, AHCI_PORT_TRANS_CFG);
Tang Yuantianab9c8312016-12-01 17:06:58 +0800344 out_le32(&ccsr_ahci->axicc, AHCI_PORT_AXICC_CFG);
Ashish Kumar3eec5122017-08-18 10:54:35 +0530345#endif
Tang Yuantian57894be2015-12-09 15:32:18 +0800346
Ashish Kumar3eec5122017-08-18 10:54:35 +0530347#ifdef CONFIG_SYS_SATA1
Tang Yuantian57894be2015-12-09 15:32:18 +0800348 ccsr_ahci = (void *)CONFIG_SYS_SATA1;
349 out_le32(&ccsr_ahci->ppcfg, AHCI_PORT_PHY_1_CFG);
Yuantian Tang28859cb2017-12-11 13:12:09 +0800350 out_le32(&ccsr_ahci->pp2c, AHCI_PORT_PHY2_CFG);
351 out_le32(&ccsr_ahci->pp3c, AHCI_PORT_PHY3_CFG);
Tang Yuantian57894be2015-12-09 15:32:18 +0800352 out_le32(&ccsr_ahci->ptc, AHCI_PORT_TRANS_CFG);
Tang Yuantianab9c8312016-12-01 17:06:58 +0800353 out_le32(&ccsr_ahci->axicc, AHCI_PORT_AXICC_CFG);
Tang Yuantian57894be2015-12-09 15:32:18 +0800354
355 ahci_init((void __iomem *)CONFIG_SYS_SATA1);
Simon Glass48228732017-06-14 21:28:41 -0600356 scsi_scan(false);
Ashish Kumar3eec5122017-08-18 10:54:35 +0530357#endif
Tang Yuantian57894be2015-12-09 15:32:18 +0800358
359 return 0;
360}
361#endif
362
Rajesh Bhagat814e0772018-01-17 16:13:00 +0530363/* Get VDD in the unit mV from voltage ID */
364int get_core_volt_from_fuse(void)
365{
366 struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
367 int vdd;
368 u32 fusesr;
369 u8 vid;
370
371 /* get the voltage ID from fuse status register */
372 fusesr = in_le32(&gur->dcfg_fusesr);
373 debug("%s: fusesr = 0x%x\n", __func__, fusesr);
374 vid = (fusesr >> FSL_CHASSIS3_DCFG_FUSESR_ALTVID_SHIFT) &
375 FSL_CHASSIS3_DCFG_FUSESR_ALTVID_MASK;
376 if ((vid == 0) || (vid == FSL_CHASSIS3_DCFG_FUSESR_ALTVID_MASK)) {
377 vid = (fusesr >> FSL_CHASSIS3_DCFG_FUSESR_VID_SHIFT) &
378 FSL_CHASSIS3_DCFG_FUSESR_VID_MASK;
379 }
380 debug("%s: VID = 0x%x\n", __func__, vid);
381 switch (vid) {
382 case 0x00: /* VID isn't supported */
383 vdd = -EINVAL;
384 debug("%s: The VID feature is not supported\n", __func__);
385 break;
386 case 0x08: /* 0.9V silicon */
387 vdd = 900;
388 break;
389 case 0x10: /* 1.0V silicon */
390 vdd = 1000;
391 break;
392 default: /* Other core voltage */
393 vdd = -EINVAL;
394 debug("%s: The VID(%x) isn't supported\n", __func__, vid);
395 break;
396 }
397 debug("%s: The required minimum volt of CORE is %dmV\n", __func__, vdd);
398
399 return vdd;
400}
401
Prabhakar Kushwaha1966d012016-06-03 18:41:27 +0530402#elif defined(CONFIG_FSL_LSCH2)
Tang Yuantian57894be2015-12-09 15:32:18 +0800403#ifdef CONFIG_SCSI_AHCI_PLAT
404int sata_init(void)
405{
406 struct ccsr_ahci __iomem *ccsr_ahci = (void *)CONFIG_SYS_SATA;
407
Shaohui Xieed81e2b2016-09-07 17:56:12 +0800408 /* Disable SATA ECC */
409 out_le32((void *)CONFIG_SYS_DCSR_DCFG_ADDR + 0x520, 0x80000000);
Tang Yuantian57894be2015-12-09 15:32:18 +0800410 out_le32(&ccsr_ahci->ppcfg, AHCI_PORT_PHY_1_CFG);
Yuantian Tang28859cb2017-12-11 13:12:09 +0800411 out_le32(&ccsr_ahci->pp2c, AHCI_PORT_PHY2_CFG);
412 out_le32(&ccsr_ahci->pp3c, AHCI_PORT_PHY3_CFG);
Tang Yuantian57894be2015-12-09 15:32:18 +0800413 out_le32(&ccsr_ahci->ptc, AHCI_PORT_TRANS_CFG);
Tang Yuantian2945ae02016-08-08 15:07:20 +0800414 out_le32(&ccsr_ahci->axicc, AHCI_PORT_AXICC_CFG);
Tang Yuantian57894be2015-12-09 15:32:18 +0800415
416 ahci_init((void __iomem *)CONFIG_SYS_SATA);
Simon Glass48228732017-06-14 21:28:41 -0600417 scsi_scan(false);
Tang Yuantian57894be2015-12-09 15:32:18 +0800418
419 return 0;
420}
421#endif
422
Mingkai Hu8beb0752015-12-07 16:58:54 +0800423static void erratum_a009929(void)
424{
425#ifdef CONFIG_SYS_FSL_ERRATUM_A009929
426 struct ccsr_gur *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
427 u32 __iomem *dcsr_cop_ccp = (void *)CONFIG_SYS_DCSR_COP_CCP_ADDR;
428 u32 rstrqmr1 = gur_in32(&gur->rstrqmr1);
429
430 rstrqmr1 |= 0x00000400;
431 gur_out32(&gur->rstrqmr1, rstrqmr1);
432 writel(0x01000000, dcsr_cop_ccp);
433#endif
434}
435
Mingkai Hu172081c2016-02-02 11:28:03 +0800436/*
437 * This erratum requires setting a value to eddrtqcr1 to optimal
438 * the DDR performance. The eddrtqcr1 register is in SCFG space
439 * of LS1043A and the offset is 0x157_020c.
440 */
441#if defined(CONFIG_SYS_FSL_ERRATUM_A009660) \
442 && defined(CONFIG_SYS_FSL_ERRATUM_A008514)
443#error A009660 and A008514 can not be both enabled.
444#endif
445
446static void erratum_a009660(void)
447{
448#ifdef CONFIG_SYS_FSL_ERRATUM_A009660
449 u32 *eddrtqcr1 = (void *)CONFIG_SYS_FSL_SCFG_ADDR + 0x20c;
450 out_be32(eddrtqcr1, 0x63b20042);
451#endif
452}
453
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800454static void erratum_a008850_early(void)
455{
456#ifdef CONFIG_SYS_FSL_ERRATUM_A008850
457 /* part 1 of 2 */
Ashish Kumar11234062017-08-11 11:09:14 +0530458 struct ccsr_cci400 __iomem *cci = (void *)(CONFIG_SYS_IMMR +
459 CONFIG_SYS_CCI400_OFFSET);
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800460 struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
461
York Sune6b871e2017-05-15 08:51:59 -0700462 /* Skip if running at lower exception level */
463 if (current_el() < 3)
464 return;
465
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800466 /* disables propagation of barrier transactions to DDRC from CCI400 */
467 out_le32(&cci->ctrl_ord, CCI400_CTRLORD_TERM_BARRIER);
468
469 /* disable the re-ordering in DDRC */
470 ddr_out32(&ddr->eor, DDR_EOR_RD_REOD_DIS | DDR_EOR_WD_REOD_DIS);
471#endif
472}
473
474void erratum_a008850_post(void)
475{
476#ifdef CONFIG_SYS_FSL_ERRATUM_A008850
477 /* part 2 of 2 */
Ashish Kumar11234062017-08-11 11:09:14 +0530478 struct ccsr_cci400 __iomem *cci = (void *)(CONFIG_SYS_IMMR +
479 CONFIG_SYS_CCI400_OFFSET);
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800480 struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
481 u32 tmp;
482
York Sune6b871e2017-05-15 08:51:59 -0700483 /* Skip if running at lower exception level */
484 if (current_el() < 3)
485 return;
486
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800487 /* enable propagation of barrier transactions to DDRC from CCI400 */
488 out_le32(&cci->ctrl_ord, CCI400_CTRLORD_EN_BARRIER);
489
490 /* enable the re-ordering in DDRC */
491 tmp = ddr_in32(&ddr->eor);
492 tmp &= ~(DDR_EOR_RD_REOD_DIS | DDR_EOR_WD_REOD_DIS);
493 ddr_out32(&ddr->eor, tmp);
494#endif
495}
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +0800496
497#ifdef CONFIG_SYS_FSL_ERRATUM_A010315
498void erratum_a010315(void)
499{
500 int i;
501
502 for (i = PCIE1; i <= PCIE4; i++)
503 if (!is_serdes_configured(i)) {
504 debug("PCIe%d: disabled all R/W permission!\n", i);
505 set_pcie_ns_access(i, 0);
506 }
507}
508#endif
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800509
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800510static void erratum_a010539(void)
511{
512#if defined(CONFIG_SYS_FSL_ERRATUM_A010539) && defined(CONFIG_QSPI_BOOT)
513 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
514 u32 porsr1;
515
516 porsr1 = in_be32(&gur->porsr1);
517 porsr1 &= ~FSL_CHASSIS2_CCSR_PORSR1_RCW_MASK;
518 out_be32((void *)(CONFIG_SYS_DCSR_DCFG_ADDR + DCFG_DCSR_PORCR1),
519 porsr1);
Hou Zhiqiang653793a2018-04-25 14:25:42 +0800520 out_be32((void *)(CONFIG_SYS_FSL_SCFG_ADDR + 0x1a8), 0xffffffff);
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800521#endif
522}
523
Hou Zhiqiang4ad59992016-12-09 16:09:00 +0800524/* Get VDD in the unit mV from voltage ID */
525int get_core_volt_from_fuse(void)
526{
527 struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
528 int vdd;
529 u32 fusesr;
530 u8 vid;
531
532 fusesr = in_be32(&gur->dcfg_fusesr);
533 debug("%s: fusesr = 0x%x\n", __func__, fusesr);
534 vid = (fusesr >> FSL_CHASSIS2_DCFG_FUSESR_ALTVID_SHIFT) &
535 FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK;
536 if ((vid == 0) || (vid == FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK)) {
537 vid = (fusesr >> FSL_CHASSIS2_DCFG_FUSESR_VID_SHIFT) &
538 FSL_CHASSIS2_DCFG_FUSESR_VID_MASK;
539 }
540 debug("%s: VID = 0x%x\n", __func__, vid);
541 switch (vid) {
542 case 0x00: /* VID isn't supported */
543 vdd = -EINVAL;
544 debug("%s: The VID feature is not supported\n", __func__);
545 break;
546 case 0x08: /* 0.9V silicon */
547 vdd = 900;
548 break;
549 case 0x10: /* 1.0V silicon */
550 vdd = 1000;
551 break;
552 default: /* Other core voltage */
553 vdd = -EINVAL;
554 printf("%s: The VID(%x) isn't supported\n", __func__, vid);
555 break;
556 }
557 debug("%s: The required minimum volt of CORE is %dmV\n", __func__, vdd);
558
559 return vdd;
560}
561
562__weak int board_switch_core_volt(u32 vdd)
563{
564 return 0;
565}
566
567static int setup_core_volt(u32 vdd)
568{
569 return board_setup_core_volt(vdd);
570}
571
572#ifdef CONFIG_SYS_FSL_DDR
573static void ddr_enable_0v9_volt(bool en)
574{
575 struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
576 u32 tmp;
577
578 tmp = ddr_in32(&ddr->ddr_cdr1);
579
580 if (en)
581 tmp |= DDR_CDR1_V0PT9_EN;
582 else
583 tmp &= ~DDR_CDR1_V0PT9_EN;
584
585 ddr_out32(&ddr->ddr_cdr1, tmp);
586}
587#endif
588
589int setup_chip_volt(void)
590{
591 int vdd;
592
593 vdd = get_core_volt_from_fuse();
594 /* Nothing to do for silicons doesn't support VID */
595 if (vdd < 0)
596 return vdd;
597
598 if (setup_core_volt(vdd))
599 printf("%s: Switch core VDD to %dmV failed\n", __func__, vdd);
600#ifdef CONFIG_SYS_HAS_SERDES
601 if (setup_serdes_volt(vdd))
602 printf("%s: Switch SVDD to %dmV failed\n", __func__, vdd);
603#endif
604
605#ifdef CONFIG_SYS_FSL_DDR
606 if (vdd == 900)
607 ddr_enable_0v9_volt(true);
608#endif
609
610 return 0;
611}
612
Calvin Johnson6d6ef012018-03-08 15:30:33 +0530613#ifdef CONFIG_FSL_PFE
614void init_pfe_scfg_dcfg_regs(void)
615{
616 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
617 u32 ecccr2;
618
619 out_be32(&scfg->pfeasbcr,
620 in_be32(&scfg->pfeasbcr) | SCFG_PFEASBCR_AWCACHE0);
621 out_be32(&scfg->pfebsbcr,
622 in_be32(&scfg->pfebsbcr) | SCFG_PFEASBCR_AWCACHE0);
623
624 /* CCI-400 QoS settings for PFE */
625 out_be32(&scfg->wr_qos1, (unsigned int)(SCFG_WR_QOS1_PFE1_QOS
626 | SCFG_WR_QOS1_PFE2_QOS));
627 out_be32(&scfg->rd_qos1, (unsigned int)(SCFG_RD_QOS1_PFE1_QOS
628 | SCFG_RD_QOS1_PFE2_QOS));
629
630 ecccr2 = in_be32(CONFIG_SYS_DCSR_DCFG_ADDR + DCFG_DCSR_ECCCR2);
631 out_be32((void *)CONFIG_SYS_DCSR_DCFG_ADDR + DCFG_DCSR_ECCCR2,
632 ecccr2 | (unsigned int)DISABLE_PFE_ECC);
633}
634#endif
635
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800636void fsl_lsch2_early_init_f(void)
637{
Ashish Kumar11234062017-08-11 11:09:14 +0530638 struct ccsr_cci400 *cci = (struct ccsr_cci400 *)(CONFIG_SYS_IMMR +
639 CONFIG_SYS_CCI400_OFFSET);
Aneesh Bansal13d984d2015-12-08 13:54:27 +0530640 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800641
Hou Zhiqiang5ac9a5c2016-08-02 19:03:23 +0800642#ifdef CONFIG_LAYERSCAPE_NS_ACCESS
643 enable_layerscape_ns_access();
644#endif
645
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800646#ifdef CONFIG_FSL_IFC
647 init_early_memctl_regs(); /* tighten IFC timing */
648#endif
649
Qianyu Gong5ab2d0a2016-03-16 18:01:52 +0800650#if defined(CONFIG_FSL_QSPI) && !defined(CONFIG_QSPI_BOOT)
Gong Qianyu760df892016-01-25 15:16:06 +0800651 out_be32(&scfg->qspi_cfg, SCFG_QSPI_CLKSEL);
652#endif
Aneesh Bansal13d984d2015-12-08 13:54:27 +0530653 /* Make SEC reads and writes snoopable */
654 setbits_be32(&scfg->snpcnfgcr, SCFG_SNPCNFGCR_SECRDSNP |
Tang Yuantian2945ae02016-08-08 15:07:20 +0800655 SCFG_SNPCNFGCR_SECWRSNP |
656 SCFG_SNPCNFGCR_SATARDSNP |
657 SCFG_SNPCNFGCR_SATAWRSNP);
Aneesh Bansal13d984d2015-12-08 13:54:27 +0530658
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800659 /*
660 * Enable snoop requests and DVM message requests for
661 * Slave insterface S4 (A53 core cluster)
662 */
York Sune6b871e2017-05-15 08:51:59 -0700663 if (current_el() == 3) {
664 out_le32(&cci->slave[4].snoop_ctrl,
665 CCI400_DVM_MESSAGE_REQ_EN | CCI400_SNOOP_REQ_EN);
666 }
Mingkai Hu8beb0752015-12-07 16:58:54 +0800667
668 /* Erratum */
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800669 erratum_a008850_early(); /* part 1 of 2 */
Mingkai Hu8beb0752015-12-07 16:58:54 +0800670 erratum_a009929();
Mingkai Hu172081c2016-02-02 11:28:03 +0800671 erratum_a009660();
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800672 erratum_a010539();
Ran Wangb358b7b2017-09-04 18:46:48 +0800673 erratum_a009008();
Ran Wang9e8fabc2017-09-04 18:46:49 +0800674 erratum_a009798();
Ran Wange64f7472017-09-04 18:46:50 +0800675 erratum_a008997();
Ran Wang3ba69482017-09-04 18:46:51 +0800676 erratum_a009007();
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800677}
Mingkai Hu0e58b512015-10-26 19:47:50 +0800678#endif
Scott Wood8e728cd2015-03-24 13:25:02 -0700679
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800680#ifdef CONFIG_QSPI_AHB_INIT
681/* Enable 4bytes address support and fast read */
682int qspi_ahb_init(void)
683{
684 u32 *qspi_lut, lut_key, *qspi_key;
685
686 qspi_key = (void *)SYS_FSL_QSPI_ADDR + 0x300;
687 qspi_lut = (void *)SYS_FSL_QSPI_ADDR + 0x310;
688
689 lut_key = in_be32(qspi_key);
690
691 if (lut_key == 0x5af05af0) {
692 /* That means the register is BE */
693 out_be32(qspi_key, 0x5af05af0);
694 /* Unlock the lut table */
695 out_be32(qspi_key + 1, 0x00000002);
696 out_be32(qspi_lut, 0x0820040c);
697 out_be32(qspi_lut + 1, 0x1c080c08);
698 out_be32(qspi_lut + 2, 0x00002400);
699 /* Lock the lut table */
700 out_be32(qspi_key, 0x5af05af0);
701 out_be32(qspi_key + 1, 0x00000001);
702 } else {
703 /* That means the register is LE */
704 out_le32(qspi_key, 0x5af05af0);
705 /* Unlock the lut table */
706 out_le32(qspi_key + 1, 0x00000002);
707 out_le32(qspi_lut, 0x0820040c);
708 out_le32(qspi_lut + 1, 0x1c080c08);
709 out_le32(qspi_lut + 2, 0x00002400);
710 /* Lock the lut table */
711 out_le32(qspi_key, 0x5af05af0);
712 out_le32(qspi_key + 1, 0x00000001);
713 }
714
715 return 0;
716}
717#endif
718
Mingkai Hu0e58b512015-10-26 19:47:50 +0800719#ifdef CONFIG_BOARD_LATE_INIT
720int board_late_init(void)
Scott Wood8e728cd2015-03-24 13:25:02 -0700721{
Tang Yuantian57894be2015-12-09 15:32:18 +0800722#ifdef CONFIG_SCSI_AHCI_PLAT
723 sata_init();
724#endif
Aneesh Bansal39d5b3b2016-01-22 16:37:26 +0530725#ifdef CONFIG_CHAIN_OF_TRUST
726 fsl_setenv_chain_of_trust();
727#endif
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800728#ifdef CONFIG_QSPI_AHB_INIT
729 qspi_ahb_init();
730#endif
Tang Yuantian57894be2015-12-09 15:32:18 +0800731
Mingkai Hu0e58b512015-10-26 19:47:50 +0800732 return 0;
Scott Wood8e728cd2015-03-24 13:25:02 -0700733}
734#endif