wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 1 | /* |
Graeme Russ | 45fc1d8 | 2011-04-13 19:43:26 +1000 | [diff] [blame] | 2 | * (C) Copyright 2008-2011 |
| 3 | * Graeme Russ, <graeme.russ@gmail.com> |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 4 | * |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 5 | * (C) Copyright 2002 |
Albert ARIBAUD | 60fbc8d | 2011-08-04 18:45:45 +0200 | [diff] [blame] | 6 | * Daniel Engström, Omicron Ceti AB, <daniel@omicron.se> |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 7 | * |
Graeme Russ | c39acb4 | 2010-04-24 00:05:38 +1000 | [diff] [blame] | 8 | * Portions of this file are derived from the Linux kernel source |
| 9 | * Copyright (C) 1991, 1992 Linus Torvalds |
| 10 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 11 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 12 | */ |
| 13 | |
| 14 | #include <common.h> |
Simon Glass | 754f55e | 2016-01-19 21:32:26 -0700 | [diff] [blame] | 15 | #include <dm.h> |
Stefan Reinauer | 2acf848 | 2012-12-02 04:49:50 +0000 | [diff] [blame] | 16 | #include <asm/cache.h> |
| 17 | #include <asm/control_regs.h> |
Bin Meng | d538c36 | 2016-05-22 01:45:33 -0700 | [diff] [blame] | 18 | #include <asm/i8259.h> |
Graeme Russ | 0c8c62e | 2008-12-07 10:29:01 +1100 | [diff] [blame] | 19 | #include <asm/interrupt.h> |
Graeme Russ | 6869980 | 2011-02-12 15:11:28 +1100 | [diff] [blame] | 20 | #include <asm/io.h> |
Bin Meng | d538c36 | 2016-05-22 01:45:33 -0700 | [diff] [blame] | 21 | #include <asm/lapic.h> |
Vadim Bendebury | 6ab0258 | 2012-12-03 13:59:20 +0000 | [diff] [blame] | 22 | #include <asm/msr.h> |
Bin Meng | d538c36 | 2016-05-22 01:45:33 -0700 | [diff] [blame] | 23 | #include <asm/processor-flags.h> |
Simon Glass | c4b9ef8 | 2015-07-31 09:31:32 -0600 | [diff] [blame] | 24 | #include <asm/processor.h> |
Vadim Bendebury | 6ab0258 | 2012-12-03 13:59:20 +0000 | [diff] [blame] | 25 | #include <asm/u-boot-x86.h> |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 26 | |
Simon Glass | bb6306c | 2013-04-17 16:13:33 +0000 | [diff] [blame] | 27 | DECLARE_GLOBAL_DATA_PTR; |
| 28 | |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 29 | #define DECLARE_INTERRUPT(x) \ |
| 30 | ".globl irq_"#x"\n" \ |
Graeme Russ | 1aafcc9 | 2009-11-24 20:04:19 +1100 | [diff] [blame] | 31 | ".hidden irq_"#x"\n" \ |
| 32 | ".type irq_"#x", @function\n" \ |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 33 | "irq_"#x":\n" \ |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 34 | "pushl $"#x"\n" \ |
| 35 | "jmp irq_common_entry\n" |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 36 | |
Bin Meng | fdebed8 | 2015-07-10 10:51:23 +0800 | [diff] [blame] | 37 | static char *exceptions[] = { |
| 38 | "Divide Error", |
| 39 | "Debug", |
| 40 | "NMI Interrupt", |
| 41 | "Breakpoint", |
| 42 | "Overflow", |
| 43 | "BOUND Range Exceeded", |
| 44 | "Invalid Opcode (Undefined Opcode)", |
| 45 | "Device Not Avaiable (No Math Coprocessor)", |
| 46 | "Double Fault", |
| 47 | "Coprocessor Segment Overrun", |
| 48 | "Invalid TSS", |
| 49 | "Segment Not Present", |
| 50 | "Stack Segment Fault", |
Simon Glass | c4b9ef8 | 2015-07-31 09:31:32 -0600 | [diff] [blame] | 51 | "General Protection", |
Bin Meng | fdebed8 | 2015-07-10 10:51:23 +0800 | [diff] [blame] | 52 | "Page Fault", |
| 53 | "Reserved", |
| 54 | "x87 FPU Floating-Point Error", |
| 55 | "Alignment Check", |
| 56 | "Machine Check", |
| 57 | "SIMD Floating-Point Exception", |
| 58 | "Virtualization Exception", |
| 59 | "Reserved", |
| 60 | "Reserved", |
| 61 | "Reserved", |
| 62 | "Reserved", |
| 63 | "Reserved", |
| 64 | "Reserved", |
| 65 | "Reserved", |
| 66 | "Reserved", |
| 67 | "Reserved", |
| 68 | "Reserved", |
| 69 | "Reserved" |
| 70 | }; |
| 71 | |
Simon Glass | 8337433 | 2014-11-06 13:20:08 -0700 | [diff] [blame] | 72 | static void dump_regs(struct irq_regs *regs) |
Graeme Russ | c39acb4 | 2010-04-24 00:05:38 +1000 | [diff] [blame] | 73 | { |
Bin Meng | 9ff054b | 2015-07-10 10:38:32 +0800 | [diff] [blame] | 74 | unsigned long cs, eip, eflags; |
Graeme Russ | c39acb4 | 2010-04-24 00:05:38 +1000 | [diff] [blame] | 75 | unsigned long cr0 = 0L, cr2 = 0L, cr3 = 0L, cr4 = 0L; |
| 76 | unsigned long d0, d1, d2, d3, d6, d7; |
Graeme Russ | 6869980 | 2011-02-12 15:11:28 +1100 | [diff] [blame] | 77 | unsigned long sp; |
Graeme Russ | c39acb4 | 2010-04-24 00:05:38 +1000 | [diff] [blame] | 78 | |
Bin Meng | 9ff054b | 2015-07-10 10:38:32 +0800 | [diff] [blame] | 79 | /* |
| 80 | * Some exceptions cause an error code to be saved on the current stack |
| 81 | * after the EIP value. We should extract CS/EIP/EFLAGS from different |
| 82 | * position on the stack based on the exception number. |
| 83 | */ |
| 84 | switch (regs->irq_id) { |
| 85 | case EXC_DF: |
| 86 | case EXC_TS: |
| 87 | case EXC_NP: |
| 88 | case EXC_SS: |
| 89 | case EXC_GP: |
| 90 | case EXC_PF: |
| 91 | case EXC_AC: |
| 92 | cs = regs->context.ctx2.xcs; |
| 93 | eip = regs->context.ctx2.eip; |
| 94 | eflags = regs->context.ctx2.eflags; |
| 95 | /* We should fix up the ESP due to error code */ |
| 96 | regs->esp += 4; |
| 97 | break; |
| 98 | default: |
| 99 | cs = regs->context.ctx1.xcs; |
| 100 | eip = regs->context.ctx1.eip; |
| 101 | eflags = regs->context.ctx1.eflags; |
| 102 | break; |
| 103 | } |
| 104 | |
Graeme Russ | c39acb4 | 2010-04-24 00:05:38 +1000 | [diff] [blame] | 105 | printf("EIP: %04x:[<%08lx>] EFLAGS: %08lx\n", |
Bin Meng | 9ff054b | 2015-07-10 10:38:32 +0800 | [diff] [blame] | 106 | (u16)cs, eip, eflags); |
Simon Glass | 79dd434 | 2015-08-10 22:02:54 -0600 | [diff] [blame] | 107 | if (gd->flags & GD_FLG_RELOC) |
| 108 | printf("Original EIP :[<%08lx>]\n", eip - gd->reloc_off); |
Graeme Russ | c39acb4 | 2010-04-24 00:05:38 +1000 | [diff] [blame] | 109 | |
| 110 | printf("EAX: %08lx EBX: %08lx ECX: %08lx EDX: %08lx\n", |
| 111 | regs->eax, regs->ebx, regs->ecx, regs->edx); |
| 112 | printf("ESI: %08lx EDI: %08lx EBP: %08lx ESP: %08lx\n", |
| 113 | regs->esi, regs->edi, regs->ebp, regs->esp); |
| 114 | printf(" DS: %04x ES: %04x FS: %04x GS: %04x SS: %04x\n", |
Graeme Russ | fdee8b1 | 2011-11-08 02:33:13 +0000 | [diff] [blame] | 115 | (u16)regs->xds, (u16)regs->xes, (u16)regs->xfs, |
| 116 | (u16)regs->xgs, (u16)regs->xss); |
Graeme Russ | c39acb4 | 2010-04-24 00:05:38 +1000 | [diff] [blame] | 117 | |
| 118 | cr0 = read_cr0(); |
| 119 | cr2 = read_cr2(); |
| 120 | cr3 = read_cr3(); |
| 121 | cr4 = read_cr4(); |
| 122 | |
| 123 | printf("CR0: %08lx CR2: %08lx CR3: %08lx CR4: %08lx\n", |
| 124 | cr0, cr2, cr3, cr4); |
| 125 | |
| 126 | d0 = get_debugreg(0); |
| 127 | d1 = get_debugreg(1); |
| 128 | d2 = get_debugreg(2); |
| 129 | d3 = get_debugreg(3); |
| 130 | |
| 131 | printf("DR0: %08lx DR1: %08lx DR2: %08lx DR3: %08lx\n", |
| 132 | d0, d1, d2, d3); |
| 133 | |
| 134 | d6 = get_debugreg(6); |
| 135 | d7 = get_debugreg(7); |
| 136 | printf("DR6: %08lx DR7: %08lx\n", |
| 137 | d6, d7); |
Graeme Russ | 6869980 | 2011-02-12 15:11:28 +1100 | [diff] [blame] | 138 | |
| 139 | printf("Stack:\n"); |
| 140 | sp = regs->esp; |
| 141 | |
| 142 | sp += 64; |
| 143 | |
| 144 | while (sp > (regs->esp - 16)) { |
| 145 | if (sp == regs->esp) |
| 146 | printf("--->"); |
| 147 | else |
| 148 | printf(" "); |
| 149 | printf("0x%8.8lx : 0x%8.8lx\n", sp, (ulong)readl(sp)); |
| 150 | sp -= 4; |
| 151 | } |
Graeme Russ | c39acb4 | 2010-04-24 00:05:38 +1000 | [diff] [blame] | 152 | } |
| 153 | |
Bin Meng | fdebed8 | 2015-07-10 10:51:23 +0800 | [diff] [blame] | 154 | static void do_exception(struct irq_regs *regs) |
| 155 | { |
| 156 | printf("%s\n", exceptions[regs->irq_id]); |
| 157 | dump_regs(regs); |
| 158 | hang(); |
| 159 | } |
| 160 | |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 161 | struct idt_entry { |
| 162 | u16 base_low; |
| 163 | u16 selector; |
| 164 | u8 res; |
| 165 | u8 access; |
| 166 | u16 base_high; |
Graeme Russ | fdee8b1 | 2011-11-08 02:33:13 +0000 | [diff] [blame] | 167 | } __packed; |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 168 | |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 169 | struct desc_ptr { |
| 170 | unsigned short size; |
| 171 | unsigned long address; |
Graeme Russ | fdee8b1 | 2011-11-08 02:33:13 +0000 | [diff] [blame] | 172 | } __packed; |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 173 | |
Graeme Russ | af3f2c8 | 2011-12-19 14:26:18 +1100 | [diff] [blame] | 174 | struct idt_entry idt[256] __aligned(16); |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 175 | |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 176 | struct desc_ptr idt_ptr; |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 177 | |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 178 | static inline void load_idt(const struct desc_ptr *dtr) |
| 179 | { |
Graeme Russ | fdee8b1 | 2011-11-08 02:33:13 +0000 | [diff] [blame] | 180 | asm volatile("cs lidt %0" : : "m" (*dtr)); |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 181 | } |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 182 | |
Graeme Russ | 77290ee | 2009-02-24 21:13:40 +1100 | [diff] [blame] | 183 | void set_vector(u8 intnum, void *routine) |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 184 | { |
Simon Glass | b58770f | 2016-09-25 21:33:25 -0600 | [diff] [blame^] | 185 | idt[intnum].base_high = (u16)((ulong)(routine) >> 16); |
| 186 | idt[intnum].base_low = (u16)((ulong)(routine) & 0xffff); |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 187 | } |
| 188 | |
Graeme Russ | fdee8b1 | 2011-11-08 02:33:13 +0000 | [diff] [blame] | 189 | /* |
| 190 | * Ideally these would be defined static to avoid a checkpatch warning, but |
| 191 | * the compiler cannot see them in the inline asm and complains that they |
| 192 | * aren't defined |
| 193 | */ |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 194 | void irq_0(void); |
| 195 | void irq_1(void); |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 196 | |
Graeme Russ | 77290ee | 2009-02-24 21:13:40 +1100 | [diff] [blame] | 197 | int cpu_init_interrupts(void) |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 198 | { |
| 199 | int i; |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 200 | |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 201 | int irq_entry_size = irq_1 - irq_0; |
| 202 | void *irq_entry = (void *)irq_0; |
| 203 | |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 204 | /* Setup the IDT */ |
Graeme Russ | fdee8b1 | 2011-11-08 02:33:13 +0000 | [diff] [blame] | 205 | for (i = 0; i < 256; i++) { |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 206 | idt[i].access = 0x8e; |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 207 | idt[i].res = 0; |
Simon Glass | c4b9ef8 | 2015-07-31 09:31:32 -0600 | [diff] [blame] | 208 | idt[i].selector = X86_GDT_ENTRY_32BIT_CS * X86_GDT_ENTRY_SIZE; |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 209 | set_vector(i, irq_entry); |
| 210 | irq_entry += irq_entry_size; |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 211 | } |
| 212 | |
Simon Glass | c4b9ef8 | 2015-07-31 09:31:32 -0600 | [diff] [blame] | 213 | idt_ptr.size = 256 * 8 - 1; |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 214 | idt_ptr.address = (unsigned long) idt; |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 215 | |
| 216 | load_idt(&idt_ptr); |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 217 | |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 218 | return 0; |
| 219 | } |
| 220 | |
Simon Glass | 98d7e98 | 2015-04-28 20:25:16 -0600 | [diff] [blame] | 221 | void *x86_get_idt(void) |
| 222 | { |
| 223 | return &idt_ptr; |
| 224 | } |
| 225 | |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 226 | void __do_irq(int irq) |
| 227 | { |
| 228 | printf("Unhandled IRQ : %d\n", irq); |
| 229 | } |
| 230 | void do_irq(int irq) __attribute__((weak, alias("__do_irq"))); |
| 231 | |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 232 | void enable_interrupts(void) |
| 233 | { |
| 234 | asm("sti\n"); |
| 235 | } |
| 236 | |
| 237 | int disable_interrupts(void) |
| 238 | { |
| 239 | long flags; |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 240 | |
Simon Glass | 87086d5 | 2016-09-25 21:33:23 -0600 | [diff] [blame] | 241 | #ifdef CONFIG_X86_64 |
| 242 | asm volatile ("pushfq ; popq %0 ; cli\n" : "=g" (flags) : ); |
| 243 | #else |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 244 | asm volatile ("pushfl ; popl %0 ; cli\n" : "=g" (flags) : ); |
Simon Glass | 87086d5 | 2016-09-25 21:33:23 -0600 | [diff] [blame] | 245 | #endif |
Graeme Russ | fdee8b1 | 2011-11-08 02:33:13 +0000 | [diff] [blame] | 246 | return flags & X86_EFLAGS_IF; |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 247 | } |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 248 | |
Bin Meng | cb9d9cb | 2014-11-20 16:11:16 +0800 | [diff] [blame] | 249 | int interrupt_init(void) |
| 250 | { |
Simon Glass | 754f55e | 2016-01-19 21:32:26 -0700 | [diff] [blame] | 251 | struct udevice *dev; |
| 252 | int ret; |
| 253 | |
| 254 | /* Try to set up the interrupt router, but don't require one */ |
Simon Glass | c7298e7 | 2016-02-11 13:23:26 -0700 | [diff] [blame] | 255 | ret = uclass_first_device_err(UCLASS_IRQ, &dev); |
Simon Glass | 754f55e | 2016-01-19 21:32:26 -0700 | [diff] [blame] | 256 | if (ret && ret != -ENODEV) |
| 257 | return ret; |
| 258 | |
Ben Stoltz | ab76a47 | 2015-08-04 12:33:46 -0600 | [diff] [blame] | 259 | /* |
| 260 | * When running as an EFI application we are not in control of |
| 261 | * interrupts and should leave them alone. |
| 262 | */ |
| 263 | #ifndef CONFIG_EFI_APP |
Bin Meng | cb9d9cb | 2014-11-20 16:11:16 +0800 | [diff] [blame] | 264 | /* Just in case... */ |
| 265 | disable_interrupts(); |
| 266 | |
Bin Meng | b29a08c | 2015-10-22 19:13:30 -0700 | [diff] [blame] | 267 | #ifdef CONFIG_I8259_PIC |
Bin Meng | cb9d9cb | 2014-11-20 16:11:16 +0800 | [diff] [blame] | 268 | /* Initialize the master/slave i8259 pic */ |
| 269 | i8259_init(); |
| 270 | #endif |
| 271 | |
Bin Meng | d538c36 | 2016-05-22 01:45:33 -0700 | [diff] [blame] | 272 | lapic_setup(); |
| 273 | |
Bin Meng | cb9d9cb | 2014-11-20 16:11:16 +0800 | [diff] [blame] | 274 | /* Initialize core interrupt and exception functionality of CPU */ |
| 275 | cpu_init_interrupts(); |
| 276 | |
Simon Glass | 2b6d80b | 2015-08-04 12:34:00 -0600 | [diff] [blame] | 277 | /* |
| 278 | * It is now safe to enable interrupts. |
| 279 | * |
| 280 | * TODO(sjg@chromium.org): But we don't handle these correctly when |
| 281 | * booted from EFI. |
| 282 | */ |
| 283 | if (ll_boot_init()) |
| 284 | enable_interrupts(); |
Ben Stoltz | ab76a47 | 2015-08-04 12:33:46 -0600 | [diff] [blame] | 285 | #endif |
Bin Meng | cb9d9cb | 2014-11-20 16:11:16 +0800 | [diff] [blame] | 286 | |
| 287 | return 0; |
| 288 | } |
| 289 | |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 290 | /* IRQ Low-Level Service Routine */ |
Graeme Russ | 4326153 | 2010-10-07 20:03:23 +1100 | [diff] [blame] | 291 | void irq_llsr(struct irq_regs *regs) |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 292 | { |
| 293 | /* |
| 294 | * For detailed description of each exception, refer to: |
Albert ARIBAUD | 60fbc8d | 2011-08-04 18:45:45 +0200 | [diff] [blame] | 295 | * Intel® 64 and IA-32 Architectures Software Developer's Manual |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 296 | * Volume 1: Basic Architecture |
| 297 | * Order Number: 253665-029US, November 2008 |
| 298 | * Table 6-1. Exceptions and Interrupts |
| 299 | */ |
Bin Meng | fdebed8 | 2015-07-10 10:51:23 +0800 | [diff] [blame] | 300 | if (regs->irq_id < 32) { |
| 301 | /* Architecture defined exception */ |
| 302 | do_exception(regs); |
| 303 | } else { |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 304 | /* Hardware or User IRQ */ |
Graeme Russ | 4326153 | 2010-10-07 20:03:23 +1100 | [diff] [blame] | 305 | do_irq(regs->irq_id); |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 306 | } |
| 307 | } |
| 308 | |
| 309 | /* |
| 310 | * OK - This looks really horrible, but it serves a purpose - It helps create |
| 311 | * fully relocatable code. |
| 312 | * - The call to irq_llsr will be a relative jump |
| 313 | * - The IRQ entries will be guaranteed to be in order |
Graeme Russ | c39acb4 | 2010-04-24 00:05:38 +1000 | [diff] [blame] | 314 | * Interrupt entries are now very small (a push and a jump) but they are |
| 315 | * now slower (all registers pushed on stack which provides complete |
| 316 | * crash dumps in the low level handlers |
Graeme Russ | 4326153 | 2010-10-07 20:03:23 +1100 | [diff] [blame] | 317 | * |
| 318 | * Interrupt Entry Point: |
| 319 | * - Interrupt has caused eflags, CS and EIP to be pushed |
| 320 | * - Interrupt Vector Handler has pushed orig_eax |
| 321 | * - pt_regs.esp needs to be adjusted by 40 bytes: |
| 322 | * 12 bytes pushed by CPU (EFLAGSF, CS, EIP) |
| 323 | * 4 bytes pushed by vector handler (irq_id) |
| 324 | * 24 bytes pushed before SP (SS, GS, FS, ES, DS, EAX) |
| 325 | * NOTE: Only longs are pushed on/popped off the stack! |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 326 | */ |
| 327 | asm(".globl irq_common_entry\n" \ |
Graeme Russ | 1aafcc9 | 2009-11-24 20:04:19 +1100 | [diff] [blame] | 328 | ".hidden irq_common_entry\n" \ |
| 329 | ".type irq_common_entry, @function\n" \ |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 330 | "irq_common_entry:\n" \ |
Graeme Russ | c39acb4 | 2010-04-24 00:05:38 +1000 | [diff] [blame] | 331 | "cld\n" \ |
Graeme Russ | 4326153 | 2010-10-07 20:03:23 +1100 | [diff] [blame] | 332 | "pushl %ss\n" \ |
Graeme Russ | c39acb4 | 2010-04-24 00:05:38 +1000 | [diff] [blame] | 333 | "pushl %gs\n" \ |
| 334 | "pushl %fs\n" \ |
| 335 | "pushl %es\n" \ |
| 336 | "pushl %ds\n" \ |
| 337 | "pushl %eax\n" \ |
Graeme Russ | 4326153 | 2010-10-07 20:03:23 +1100 | [diff] [blame] | 338 | "movl %esp, %eax\n" \ |
| 339 | "addl $40, %eax\n" \ |
| 340 | "pushl %eax\n" \ |
Graeme Russ | c39acb4 | 2010-04-24 00:05:38 +1000 | [diff] [blame] | 341 | "pushl %ebp\n" \ |
| 342 | "pushl %edi\n" \ |
| 343 | "pushl %esi\n" \ |
| 344 | "pushl %edx\n" \ |
| 345 | "pushl %ecx\n" \ |
| 346 | "pushl %ebx\n" \ |
| 347 | "mov %esp, %eax\n" \ |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 348 | "call irq_llsr\n" \ |
Graeme Russ | c39acb4 | 2010-04-24 00:05:38 +1000 | [diff] [blame] | 349 | "popl %ebx\n" \ |
| 350 | "popl %ecx\n" \ |
| 351 | "popl %edx\n" \ |
| 352 | "popl %esi\n" \ |
| 353 | "popl %edi\n" \ |
| 354 | "popl %ebp\n" \ |
| 355 | "popl %eax\n" \ |
Graeme Russ | 4326153 | 2010-10-07 20:03:23 +1100 | [diff] [blame] | 356 | "popl %eax\n" \ |
Graeme Russ | c39acb4 | 2010-04-24 00:05:38 +1000 | [diff] [blame] | 357 | "popl %ds\n" \ |
| 358 | "popl %es\n" \ |
| 359 | "popl %fs\n" \ |
| 360 | "popl %gs\n" \ |
Graeme Russ | 4326153 | 2010-10-07 20:03:23 +1100 | [diff] [blame] | 361 | "popl %ss\n" \ |
Graeme Russ | c39acb4 | 2010-04-24 00:05:38 +1000 | [diff] [blame] | 362 | "add $4, %esp\n" \ |
Graeme Russ | d11b085 | 2009-11-24 20:04:18 +1100 | [diff] [blame] | 363 | "iret\n" \ |
| 364 | DECLARE_INTERRUPT(0) \ |
| 365 | DECLARE_INTERRUPT(1) \ |
| 366 | DECLARE_INTERRUPT(2) \ |
| 367 | DECLARE_INTERRUPT(3) \ |
| 368 | DECLARE_INTERRUPT(4) \ |
| 369 | DECLARE_INTERRUPT(5) \ |
| 370 | DECLARE_INTERRUPT(6) \ |
| 371 | DECLARE_INTERRUPT(7) \ |
| 372 | DECLARE_INTERRUPT(8) \ |
| 373 | DECLARE_INTERRUPT(9) \ |
| 374 | DECLARE_INTERRUPT(10) \ |
| 375 | DECLARE_INTERRUPT(11) \ |
| 376 | DECLARE_INTERRUPT(12) \ |
| 377 | DECLARE_INTERRUPT(13) \ |
| 378 | DECLARE_INTERRUPT(14) \ |
| 379 | DECLARE_INTERRUPT(15) \ |
| 380 | DECLARE_INTERRUPT(16) \ |
| 381 | DECLARE_INTERRUPT(17) \ |
| 382 | DECLARE_INTERRUPT(18) \ |
| 383 | DECLARE_INTERRUPT(19) \ |
| 384 | DECLARE_INTERRUPT(20) \ |
| 385 | DECLARE_INTERRUPT(21) \ |
| 386 | DECLARE_INTERRUPT(22) \ |
| 387 | DECLARE_INTERRUPT(23) \ |
| 388 | DECLARE_INTERRUPT(24) \ |
| 389 | DECLARE_INTERRUPT(25) \ |
| 390 | DECLARE_INTERRUPT(26) \ |
| 391 | DECLARE_INTERRUPT(27) \ |
| 392 | DECLARE_INTERRUPT(28) \ |
| 393 | DECLARE_INTERRUPT(29) \ |
| 394 | DECLARE_INTERRUPT(30) \ |
| 395 | DECLARE_INTERRUPT(31) \ |
| 396 | DECLARE_INTERRUPT(32) \ |
| 397 | DECLARE_INTERRUPT(33) \ |
| 398 | DECLARE_INTERRUPT(34) \ |
| 399 | DECLARE_INTERRUPT(35) \ |
| 400 | DECLARE_INTERRUPT(36) \ |
| 401 | DECLARE_INTERRUPT(37) \ |
| 402 | DECLARE_INTERRUPT(38) \ |
| 403 | DECLARE_INTERRUPT(39) \ |
| 404 | DECLARE_INTERRUPT(40) \ |
| 405 | DECLARE_INTERRUPT(41) \ |
| 406 | DECLARE_INTERRUPT(42) \ |
| 407 | DECLARE_INTERRUPT(43) \ |
| 408 | DECLARE_INTERRUPT(44) \ |
| 409 | DECLARE_INTERRUPT(45) \ |
| 410 | DECLARE_INTERRUPT(46) \ |
| 411 | DECLARE_INTERRUPT(47) \ |
| 412 | DECLARE_INTERRUPT(48) \ |
| 413 | DECLARE_INTERRUPT(49) \ |
| 414 | DECLARE_INTERRUPT(50) \ |
| 415 | DECLARE_INTERRUPT(51) \ |
| 416 | DECLARE_INTERRUPT(52) \ |
| 417 | DECLARE_INTERRUPT(53) \ |
| 418 | DECLARE_INTERRUPT(54) \ |
| 419 | DECLARE_INTERRUPT(55) \ |
| 420 | DECLARE_INTERRUPT(56) \ |
| 421 | DECLARE_INTERRUPT(57) \ |
| 422 | DECLARE_INTERRUPT(58) \ |
| 423 | DECLARE_INTERRUPT(59) \ |
| 424 | DECLARE_INTERRUPT(60) \ |
| 425 | DECLARE_INTERRUPT(61) \ |
| 426 | DECLARE_INTERRUPT(62) \ |
| 427 | DECLARE_INTERRUPT(63) \ |
| 428 | DECLARE_INTERRUPT(64) \ |
| 429 | DECLARE_INTERRUPT(65) \ |
| 430 | DECLARE_INTERRUPT(66) \ |
| 431 | DECLARE_INTERRUPT(67) \ |
| 432 | DECLARE_INTERRUPT(68) \ |
| 433 | DECLARE_INTERRUPT(69) \ |
| 434 | DECLARE_INTERRUPT(70) \ |
| 435 | DECLARE_INTERRUPT(71) \ |
| 436 | DECLARE_INTERRUPT(72) \ |
| 437 | DECLARE_INTERRUPT(73) \ |
| 438 | DECLARE_INTERRUPT(74) \ |
| 439 | DECLARE_INTERRUPT(75) \ |
| 440 | DECLARE_INTERRUPT(76) \ |
| 441 | DECLARE_INTERRUPT(77) \ |
| 442 | DECLARE_INTERRUPT(78) \ |
| 443 | DECLARE_INTERRUPT(79) \ |
| 444 | DECLARE_INTERRUPT(80) \ |
| 445 | DECLARE_INTERRUPT(81) \ |
| 446 | DECLARE_INTERRUPT(82) \ |
| 447 | DECLARE_INTERRUPT(83) \ |
| 448 | DECLARE_INTERRUPT(84) \ |
| 449 | DECLARE_INTERRUPT(85) \ |
| 450 | DECLARE_INTERRUPT(86) \ |
| 451 | DECLARE_INTERRUPT(87) \ |
| 452 | DECLARE_INTERRUPT(88) \ |
| 453 | DECLARE_INTERRUPT(89) \ |
| 454 | DECLARE_INTERRUPT(90) \ |
| 455 | DECLARE_INTERRUPT(91) \ |
| 456 | DECLARE_INTERRUPT(92) \ |
| 457 | DECLARE_INTERRUPT(93) \ |
| 458 | DECLARE_INTERRUPT(94) \ |
| 459 | DECLARE_INTERRUPT(95) \ |
| 460 | DECLARE_INTERRUPT(97) \ |
| 461 | DECLARE_INTERRUPT(96) \ |
| 462 | DECLARE_INTERRUPT(98) \ |
| 463 | DECLARE_INTERRUPT(99) \ |
| 464 | DECLARE_INTERRUPT(100) \ |
| 465 | DECLARE_INTERRUPT(101) \ |
| 466 | DECLARE_INTERRUPT(102) \ |
| 467 | DECLARE_INTERRUPT(103) \ |
| 468 | DECLARE_INTERRUPT(104) \ |
| 469 | DECLARE_INTERRUPT(105) \ |
| 470 | DECLARE_INTERRUPT(106) \ |
| 471 | DECLARE_INTERRUPT(107) \ |
| 472 | DECLARE_INTERRUPT(108) \ |
| 473 | DECLARE_INTERRUPT(109) \ |
| 474 | DECLARE_INTERRUPT(110) \ |
| 475 | DECLARE_INTERRUPT(111) \ |
| 476 | DECLARE_INTERRUPT(112) \ |
| 477 | DECLARE_INTERRUPT(113) \ |
| 478 | DECLARE_INTERRUPT(114) \ |
| 479 | DECLARE_INTERRUPT(115) \ |
| 480 | DECLARE_INTERRUPT(116) \ |
| 481 | DECLARE_INTERRUPT(117) \ |
| 482 | DECLARE_INTERRUPT(118) \ |
| 483 | DECLARE_INTERRUPT(119) \ |
| 484 | DECLARE_INTERRUPT(120) \ |
| 485 | DECLARE_INTERRUPT(121) \ |
| 486 | DECLARE_INTERRUPT(122) \ |
| 487 | DECLARE_INTERRUPT(123) \ |
| 488 | DECLARE_INTERRUPT(124) \ |
| 489 | DECLARE_INTERRUPT(125) \ |
| 490 | DECLARE_INTERRUPT(126) \ |
| 491 | DECLARE_INTERRUPT(127) \ |
| 492 | DECLARE_INTERRUPT(128) \ |
| 493 | DECLARE_INTERRUPT(129) \ |
| 494 | DECLARE_INTERRUPT(130) \ |
| 495 | DECLARE_INTERRUPT(131) \ |
| 496 | DECLARE_INTERRUPT(132) \ |
| 497 | DECLARE_INTERRUPT(133) \ |
| 498 | DECLARE_INTERRUPT(134) \ |
| 499 | DECLARE_INTERRUPT(135) \ |
| 500 | DECLARE_INTERRUPT(136) \ |
| 501 | DECLARE_INTERRUPT(137) \ |
| 502 | DECLARE_INTERRUPT(138) \ |
| 503 | DECLARE_INTERRUPT(139) \ |
| 504 | DECLARE_INTERRUPT(140) \ |
| 505 | DECLARE_INTERRUPT(141) \ |
| 506 | DECLARE_INTERRUPT(142) \ |
| 507 | DECLARE_INTERRUPT(143) \ |
| 508 | DECLARE_INTERRUPT(144) \ |
| 509 | DECLARE_INTERRUPT(145) \ |
| 510 | DECLARE_INTERRUPT(146) \ |
| 511 | DECLARE_INTERRUPT(147) \ |
| 512 | DECLARE_INTERRUPT(148) \ |
| 513 | DECLARE_INTERRUPT(149) \ |
| 514 | DECLARE_INTERRUPT(150) \ |
| 515 | DECLARE_INTERRUPT(151) \ |
| 516 | DECLARE_INTERRUPT(152) \ |
| 517 | DECLARE_INTERRUPT(153) \ |
| 518 | DECLARE_INTERRUPT(154) \ |
| 519 | DECLARE_INTERRUPT(155) \ |
| 520 | DECLARE_INTERRUPT(156) \ |
| 521 | DECLARE_INTERRUPT(157) \ |
| 522 | DECLARE_INTERRUPT(158) \ |
| 523 | DECLARE_INTERRUPT(159) \ |
| 524 | DECLARE_INTERRUPT(160) \ |
| 525 | DECLARE_INTERRUPT(161) \ |
| 526 | DECLARE_INTERRUPT(162) \ |
| 527 | DECLARE_INTERRUPT(163) \ |
| 528 | DECLARE_INTERRUPT(164) \ |
| 529 | DECLARE_INTERRUPT(165) \ |
| 530 | DECLARE_INTERRUPT(166) \ |
| 531 | DECLARE_INTERRUPT(167) \ |
| 532 | DECLARE_INTERRUPT(168) \ |
| 533 | DECLARE_INTERRUPT(169) \ |
| 534 | DECLARE_INTERRUPT(170) \ |
| 535 | DECLARE_INTERRUPT(171) \ |
| 536 | DECLARE_INTERRUPT(172) \ |
| 537 | DECLARE_INTERRUPT(173) \ |
| 538 | DECLARE_INTERRUPT(174) \ |
| 539 | DECLARE_INTERRUPT(175) \ |
| 540 | DECLARE_INTERRUPT(176) \ |
| 541 | DECLARE_INTERRUPT(177) \ |
| 542 | DECLARE_INTERRUPT(178) \ |
| 543 | DECLARE_INTERRUPT(179) \ |
| 544 | DECLARE_INTERRUPT(180) \ |
| 545 | DECLARE_INTERRUPT(181) \ |
| 546 | DECLARE_INTERRUPT(182) \ |
| 547 | DECLARE_INTERRUPT(183) \ |
| 548 | DECLARE_INTERRUPT(184) \ |
| 549 | DECLARE_INTERRUPT(185) \ |
| 550 | DECLARE_INTERRUPT(186) \ |
| 551 | DECLARE_INTERRUPT(187) \ |
| 552 | DECLARE_INTERRUPT(188) \ |
| 553 | DECLARE_INTERRUPT(189) \ |
| 554 | DECLARE_INTERRUPT(190) \ |
| 555 | DECLARE_INTERRUPT(191) \ |
| 556 | DECLARE_INTERRUPT(192) \ |
| 557 | DECLARE_INTERRUPT(193) \ |
| 558 | DECLARE_INTERRUPT(194) \ |
| 559 | DECLARE_INTERRUPT(195) \ |
| 560 | DECLARE_INTERRUPT(196) \ |
| 561 | DECLARE_INTERRUPT(197) \ |
| 562 | DECLARE_INTERRUPT(198) \ |
| 563 | DECLARE_INTERRUPT(199) \ |
| 564 | DECLARE_INTERRUPT(200) \ |
| 565 | DECLARE_INTERRUPT(201) \ |
| 566 | DECLARE_INTERRUPT(202) \ |
| 567 | DECLARE_INTERRUPT(203) \ |
| 568 | DECLARE_INTERRUPT(204) \ |
| 569 | DECLARE_INTERRUPT(205) \ |
| 570 | DECLARE_INTERRUPT(206) \ |
| 571 | DECLARE_INTERRUPT(207) \ |
| 572 | DECLARE_INTERRUPT(208) \ |
| 573 | DECLARE_INTERRUPT(209) \ |
| 574 | DECLARE_INTERRUPT(210) \ |
| 575 | DECLARE_INTERRUPT(211) \ |
| 576 | DECLARE_INTERRUPT(212) \ |
| 577 | DECLARE_INTERRUPT(213) \ |
| 578 | DECLARE_INTERRUPT(214) \ |
| 579 | DECLARE_INTERRUPT(215) \ |
| 580 | DECLARE_INTERRUPT(216) \ |
| 581 | DECLARE_INTERRUPT(217) \ |
| 582 | DECLARE_INTERRUPT(218) \ |
| 583 | DECLARE_INTERRUPT(219) \ |
| 584 | DECLARE_INTERRUPT(220) \ |
| 585 | DECLARE_INTERRUPT(221) \ |
| 586 | DECLARE_INTERRUPT(222) \ |
| 587 | DECLARE_INTERRUPT(223) \ |
| 588 | DECLARE_INTERRUPT(224) \ |
| 589 | DECLARE_INTERRUPT(225) \ |
| 590 | DECLARE_INTERRUPT(226) \ |
| 591 | DECLARE_INTERRUPT(227) \ |
| 592 | DECLARE_INTERRUPT(228) \ |
| 593 | DECLARE_INTERRUPT(229) \ |
| 594 | DECLARE_INTERRUPT(230) \ |
| 595 | DECLARE_INTERRUPT(231) \ |
| 596 | DECLARE_INTERRUPT(232) \ |
| 597 | DECLARE_INTERRUPT(233) \ |
| 598 | DECLARE_INTERRUPT(234) \ |
| 599 | DECLARE_INTERRUPT(235) \ |
| 600 | DECLARE_INTERRUPT(236) \ |
| 601 | DECLARE_INTERRUPT(237) \ |
| 602 | DECLARE_INTERRUPT(238) \ |
| 603 | DECLARE_INTERRUPT(239) \ |
| 604 | DECLARE_INTERRUPT(240) \ |
| 605 | DECLARE_INTERRUPT(241) \ |
| 606 | DECLARE_INTERRUPT(242) \ |
| 607 | DECLARE_INTERRUPT(243) \ |
| 608 | DECLARE_INTERRUPT(244) \ |
| 609 | DECLARE_INTERRUPT(245) \ |
| 610 | DECLARE_INTERRUPT(246) \ |
| 611 | DECLARE_INTERRUPT(247) \ |
| 612 | DECLARE_INTERRUPT(248) \ |
| 613 | DECLARE_INTERRUPT(249) \ |
| 614 | DECLARE_INTERRUPT(250) \ |
| 615 | DECLARE_INTERRUPT(251) \ |
| 616 | DECLARE_INTERRUPT(252) \ |
| 617 | DECLARE_INTERRUPT(253) \ |
| 618 | DECLARE_INTERRUPT(254) \ |
| 619 | DECLARE_INTERRUPT(255)); |